mpi2_cnfg.h 137 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334
  1. /*
  2. * Copyright (c) 2000-2013 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.24
  10. *
  11. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  12. * prefix are for use only on MPI v2.5 products, and must not be used
  13. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  14. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  15. *
  16. * Version History
  17. * ---------------
  18. *
  19. * Date Version Description
  20. * -------- -------- ------------------------------------------------------
  21. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  22. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  23. * Added Manufacturing Page 11.
  24. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  25. * define.
  26. * 06-26-07 02.00.02 Adding generic structure for product-specific
  27. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  28. * Rework of BIOS Page 2 configuration page.
  29. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  30. * forms.
  31. * Added configuration pages IOC Page 8 and Driver
  32. * Persistent Mapping Page 0.
  33. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  34. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  35. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  36. * Page 0).
  37. * Added new value for AccessStatus field of SAS Device
  38. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  39. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  40. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  41. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  42. * NVDATA.
  43. * Modified IOC Page 7 to use masks and added field for
  44. * SASBroadcastPrimitiveMasks.
  45. * Added MPI2_CONFIG_PAGE_BIOS_4.
  46. * Added MPI2_CONFIG_PAGE_LOG_0.
  47. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  48. * Added SAS Device IDs.
  49. * Updated Integrated RAID configuration pages including
  50. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  51. * Page 0.
  52. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  53. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  54. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  55. * Added missing MaxNumRoutedSasAddresses field to
  56. * MPI2_CONFIG_PAGE_EXPANDER_0.
  57. * Added SAS Port Page 0.
  58. * Modified structure layout for
  59. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  60. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  61. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  62. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  63. * to 0x000000FF.
  64. * Added two new values for the Physical Disk Coercion Size
  65. * bits in the Flags field of Manufacturing Page 4.
  66. * Added product-specific Manufacturing pages 16 to 31.
  67. * Modified Flags bits for controlling write cache on SATA
  68. * drives in IO Unit Page 1.
  69. * Added new bit to AdditionalControlFlags of SAS IO Unit
  70. * Page 1 to control Invalid Topology Correction.
  71. * Added additional defines for RAID Volume Page 0
  72. * VolumeStatusFlags field.
  73. * Modified meaning of RAID Volume Page 0 VolumeSettings
  74. * define for auto-configure of hot-swap drives.
  75. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  76. * added related defines.
  77. * Added PhysDiskAttributes field (and related defines) to
  78. * RAID Physical Disk Page 0.
  79. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  80. * Added three new DiscoveryStatus bits for SAS IO Unit
  81. * Page 0 and SAS Expander Page 0.
  82. * Removed multiplexing information from SAS IO Unit pages.
  83. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  84. * Removed Zone Address Resolved bit from PhyInfo and from
  85. * Expander Page 0 Flags field.
  86. * Added two new AccessStatus values to SAS Device Page 0
  87. * for indicating routing problems. Added 3 reserved words
  88. * to this page.
  89. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  90. * Inserted missing reserved field into structure for IOC
  91. * Page 6.
  92. * Added more pending task bits to RAID Volume Page 0
  93. * VolumeStatusFlags defines.
  94. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  95. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  96. * and SAS Expander Page 0 to flag a downstream initiator
  97. * when in simplified routing mode.
  98. * Removed SATA Init Failure defines for DiscoveryStatus
  99. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  100. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  101. * Added PortGroups, DmaGroup, and ControlGroup fields to
  102. * SAS Device Page 0.
  103. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  104. * Unit Page 6.
  105. * Added expander reduced functionality data to SAS
  106. * Expander Page 0.
  107. * Added SAS PHY Page 2 and SAS PHY Page 3.
  108. * 07-30-09 02.00.12 Added IO Unit Page 7.
  109. * Added new device ids.
  110. * Added SAS IO Unit Page 5.
  111. * Added partial and slumber power management capable flags
  112. * to SAS Device Page 0 Flags field.
  113. * Added PhyInfo defines for power condition.
  114. * Added Ethernet configuration pages.
  115. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  116. * Added SAS PHY Page 4 structure and defines.
  117. * 02-10-10 02.00.14 Modified the comments for the configuration page
  118. * structures that contain an array of data. The host
  119. * should use the "count" field in the page data (e.g. the
  120. * NumPhys field) to determine the number of valid elements
  121. * in the array.
  122. * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
  123. * Added PowerManagementCapabilities to IO Unit Page 7.
  124. * Added PortWidthModGroup field to
  125. * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
  126. * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
  127. * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
  128. * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
  129. * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
  130. * define.
  131. * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
  132. * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
  133. * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
  134. * defines.
  135. * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
  136. * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
  137. * the Pinout field.
  138. * Added BoardTemperature and BoardTemperatureUnits fields
  139. * to MPI2_CONFIG_PAGE_IO_UNIT_7.
  140. * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
  141. * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
  142. * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
  143. * Added IO Unit Page 8, IO Unit Page 9,
  144. * and IO Unit Page 10.
  145. * Added SASNotifyPrimitiveMasks field to
  146. * MPI2_CONFIG_PAGE_IOC_7.
  147. * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
  148. * 05-25-11 02.00.20 Cleaned up a few comments.
  149. * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
  150. * for PCIe link as obsolete.
  151. * Added SpinupFlags field containing a Disable Spin-up bit
  152. * to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of SAS IO
  153. * Unit Page 4.
  154. * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
  155. * Added UEFIVersion field to BIOS Page 1 and defined new
  156. * BiosOptions bits.
  157. * Incorporating additions for MPI v2.5.
  158. * 11-27-12 02.00.23 Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
  159. * Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
  160. * 12-20-12 02.00.24 Marked MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION as
  161. * obsolete for MPI v2.5 and later.
  162. * Added some defines for 12G SAS speeds.
  163. * --------------------------------------------------------------------------
  164. */
  165. #ifndef MPI2_CNFG_H
  166. #define MPI2_CNFG_H
  167. /*****************************************************************************
  168. * Configuration Page Header and defines
  169. *****************************************************************************/
  170. /*Config Page Header */
  171. typedef struct _MPI2_CONFIG_PAGE_HEADER {
  172. U8 PageVersion; /*0x00 */
  173. U8 PageLength; /*0x01 */
  174. U8 PageNumber; /*0x02 */
  175. U8 PageType; /*0x03 */
  176. } MPI2_CONFIG_PAGE_HEADER, *PTR_MPI2_CONFIG_PAGE_HEADER,
  177. Mpi2ConfigPageHeader_t, *pMpi2ConfigPageHeader_t;
  178. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION {
  179. MPI2_CONFIG_PAGE_HEADER Struct;
  180. U8 Bytes[4];
  181. U16 Word16[2];
  182. U32 Word32;
  183. } MPI2_CONFIG_PAGE_HEADER_UNION, *PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  184. Mpi2ConfigPageHeaderUnion, *pMpi2ConfigPageHeaderUnion;
  185. /*Extended Config Page Header */
  186. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER {
  187. U8 PageVersion; /*0x00 */
  188. U8 Reserved1; /*0x01 */
  189. U8 PageNumber; /*0x02 */
  190. U8 PageType; /*0x03 */
  191. U16 ExtPageLength; /*0x04 */
  192. U8 ExtPageType; /*0x06 */
  193. U8 Reserved2; /*0x07 */
  194. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  195. *PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  196. Mpi2ConfigExtendedPageHeader_t,
  197. *pMpi2ConfigExtendedPageHeader_t;
  198. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION {
  199. MPI2_CONFIG_PAGE_HEADER Struct;
  200. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  201. U8 Bytes[8];
  202. U16 Word16[4];
  203. U32 Word32[2];
  204. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  205. *PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  206. Mpi2ConfigPageExtendedHeaderUnion,
  207. *pMpi2ConfigPageExtendedHeaderUnion;
  208. /*PageType field values */
  209. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  210. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  211. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  212. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  213. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  214. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  215. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  216. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  217. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  218. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  219. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  220. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  221. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  222. /*ExtPageType field values */
  223. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  224. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  225. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  226. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  227. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  228. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  229. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  230. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  231. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  232. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  233. #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
  234. /*****************************************************************************
  235. * PageAddress defines
  236. *****************************************************************************/
  237. /*RAID Volume PageAddress format */
  238. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  239. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  240. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  241. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  242. /*RAID Physical Disk PageAddress format */
  243. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  244. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  245. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  246. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  247. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  248. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  249. /*SAS Expander PageAddress format */
  250. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  251. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  252. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  253. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  254. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  255. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  256. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  257. /*SAS Device PageAddress format */
  258. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  259. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  260. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  261. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  262. /*SAS PHY PageAddress format */
  263. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  264. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  265. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  266. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  267. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  268. /*SAS Port PageAddress format */
  269. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  270. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  271. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  272. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  273. /*SAS Enclosure PageAddress format */
  274. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  275. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  276. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  277. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  278. /*RAID Configuration PageAddress format */
  279. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  280. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  281. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  282. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  283. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  284. /*Driver Persistent Mapping PageAddress format */
  285. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  286. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  287. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  288. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  289. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  290. /*Ethernet PageAddress format */
  291. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  292. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  293. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  294. /****************************************************************************
  295. * Configuration messages
  296. ****************************************************************************/
  297. /*Configuration Request Message */
  298. typedef struct _MPI2_CONFIG_REQUEST {
  299. U8 Action; /*0x00 */
  300. U8 SGLFlags; /*0x01 */
  301. U8 ChainOffset; /*0x02 */
  302. U8 Function; /*0x03 */
  303. U16 ExtPageLength; /*0x04 */
  304. U8 ExtPageType; /*0x06 */
  305. U8 MsgFlags; /*0x07 */
  306. U8 VP_ID; /*0x08 */
  307. U8 VF_ID; /*0x09 */
  308. U16 Reserved1; /*0x0A */
  309. U8 Reserved2; /*0x0C */
  310. U8 ProxyVF_ID; /*0x0D */
  311. U16 Reserved4; /*0x0E */
  312. U32 Reserved3; /*0x10 */
  313. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  314. U32 PageAddress; /*0x18 */
  315. MPI2_SGE_IO_UNION PageBufferSGE; /*0x1C */
  316. } MPI2_CONFIG_REQUEST, *PTR_MPI2_CONFIG_REQUEST,
  317. Mpi2ConfigRequest_t, *pMpi2ConfigRequest_t;
  318. /*values for the Action field */
  319. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  320. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  321. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  322. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  323. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  324. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  325. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  326. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  327. /*use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
  328. /*Config Reply Message */
  329. typedef struct _MPI2_CONFIG_REPLY {
  330. U8 Action; /*0x00 */
  331. U8 SGLFlags; /*0x01 */
  332. U8 MsgLength; /*0x02 */
  333. U8 Function; /*0x03 */
  334. U16 ExtPageLength; /*0x04 */
  335. U8 ExtPageType; /*0x06 */
  336. U8 MsgFlags; /*0x07 */
  337. U8 VP_ID; /*0x08 */
  338. U8 VF_ID; /*0x09 */
  339. U16 Reserved1; /*0x0A */
  340. U16 Reserved2; /*0x0C */
  341. U16 IOCStatus; /*0x0E */
  342. U32 IOCLogInfo; /*0x10 */
  343. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  344. } MPI2_CONFIG_REPLY, *PTR_MPI2_CONFIG_REPLY,
  345. Mpi2ConfigReply_t, *pMpi2ConfigReply_t;
  346. /*****************************************************************************
  347. *
  348. * C o n f i g u r a t i o n P a g e s
  349. *
  350. *****************************************************************************/
  351. /****************************************************************************
  352. * Manufacturing Config pages
  353. ****************************************************************************/
  354. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  355. /*MPI v2.0 SAS products */
  356. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  357. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  358. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  359. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  360. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  361. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  362. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  363. #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
  364. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  365. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  366. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  367. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  368. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  369. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  370. #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
  371. #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
  372. #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
  373. /*MPI v2.5 SAS products */
  374. #define MPI25_MFGPAGE_DEVID_SAS3004 (0x0096)
  375. #define MPI25_MFGPAGE_DEVID_SAS3008 (0x0097)
  376. #define MPI25_MFGPAGE_DEVID_SAS3108_1 (0x0090)
  377. #define MPI25_MFGPAGE_DEVID_SAS3108_2 (0x0091)
  378. #define MPI25_MFGPAGE_DEVID_SAS3108_5 (0x0094)
  379. #define MPI25_MFGPAGE_DEVID_SAS3108_6 (0x0095)
  380. /*Manufacturing Page 0 */
  381. typedef struct _MPI2_CONFIG_PAGE_MAN_0 {
  382. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  383. U8 ChipName[16]; /*0x04 */
  384. U8 ChipRevision[8]; /*0x14 */
  385. U8 BoardName[16]; /*0x1C */
  386. U8 BoardAssembly[16]; /*0x2C */
  387. U8 BoardTracerNumber[16]; /*0x3C */
  388. } MPI2_CONFIG_PAGE_MAN_0,
  389. *PTR_MPI2_CONFIG_PAGE_MAN_0,
  390. Mpi2ManufacturingPage0_t,
  391. *pMpi2ManufacturingPage0_t;
  392. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  393. /*Manufacturing Page 1 */
  394. typedef struct _MPI2_CONFIG_PAGE_MAN_1 {
  395. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  396. U8 VPD[256]; /*0x04 */
  397. } MPI2_CONFIG_PAGE_MAN_1,
  398. *PTR_MPI2_CONFIG_PAGE_MAN_1,
  399. Mpi2ManufacturingPage1_t,
  400. *pMpi2ManufacturingPage1_t;
  401. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  402. typedef struct _MPI2_CHIP_REVISION_ID {
  403. U16 DeviceID; /*0x00 */
  404. U8 PCIRevisionID; /*0x02 */
  405. U8 Reserved; /*0x03 */
  406. } MPI2_CHIP_REVISION_ID, *PTR_MPI2_CHIP_REVISION_ID,
  407. Mpi2ChipRevisionId_t, *pMpi2ChipRevisionId_t;
  408. /*Manufacturing Page 2 */
  409. /*
  410. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  411. *one and check Header.PageLength at runtime.
  412. */
  413. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  414. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  415. #endif
  416. typedef struct _MPI2_CONFIG_PAGE_MAN_2 {
  417. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  418. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  419. U32
  420. HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/*0x08 */
  421. } MPI2_CONFIG_PAGE_MAN_2,
  422. *PTR_MPI2_CONFIG_PAGE_MAN_2,
  423. Mpi2ManufacturingPage2_t,
  424. *pMpi2ManufacturingPage2_t;
  425. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  426. /*Manufacturing Page 3 */
  427. /*
  428. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  429. *one and check Header.PageLength at runtime.
  430. */
  431. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  432. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  433. #endif
  434. typedef struct _MPI2_CONFIG_PAGE_MAN_3 {
  435. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  436. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  437. U32
  438. Info[MPI2_MAN_PAGE_3_INFO_WORDS];/*0x08 */
  439. } MPI2_CONFIG_PAGE_MAN_3,
  440. *PTR_MPI2_CONFIG_PAGE_MAN_3,
  441. Mpi2ManufacturingPage3_t,
  442. *pMpi2ManufacturingPage3_t;
  443. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  444. /*Manufacturing Page 4 */
  445. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS {
  446. U8 PowerSaveFlags; /*0x00 */
  447. U8 InternalOperationsSleepTime; /*0x01 */
  448. U8 InternalOperationsRunTime; /*0x02 */
  449. U8 HostIdleTime; /*0x03 */
  450. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  451. *PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  452. Mpi2ManPage4PwrSaveSettings_t,
  453. *pMpi2ManPage4PwrSaveSettings_t;
  454. /*defines for the PowerSaveFlags field */
  455. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  456. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  457. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  458. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  459. typedef struct _MPI2_CONFIG_PAGE_MAN_4 {
  460. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  461. U32 Reserved1; /*0x04 */
  462. U32 Flags; /*0x08 */
  463. U8 InquirySize; /*0x0C */
  464. U8 Reserved2; /*0x0D */
  465. U16 Reserved3; /*0x0E */
  466. U8 InquiryData[56]; /*0x10 */
  467. U32 RAID0VolumeSettings; /*0x48 */
  468. U32 RAID1EVolumeSettings; /*0x4C */
  469. U32 RAID1VolumeSettings; /*0x50 */
  470. U32 RAID10VolumeSettings; /*0x54 */
  471. U32 Reserved4; /*0x58 */
  472. U32 Reserved5; /*0x5C */
  473. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /*0x60 */
  474. U8 MaxOCEDisks; /*0x64 */
  475. U8 ResyncRate; /*0x65 */
  476. U16 DataScrubDuration; /*0x66 */
  477. U8 MaxHotSpares; /*0x68 */
  478. U8 MaxPhysDisksPerVol; /*0x69 */
  479. U8 MaxPhysDisks; /*0x6A */
  480. U8 MaxVolumes; /*0x6B */
  481. } MPI2_CONFIG_PAGE_MAN_4,
  482. *PTR_MPI2_CONFIG_PAGE_MAN_4,
  483. Mpi2ManufacturingPage4_t,
  484. *pMpi2ManufacturingPage4_t;
  485. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  486. /*Manufacturing Page 4 Flags field */
  487. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  488. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  489. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  490. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  491. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  492. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  493. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  494. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  495. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  496. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  497. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  498. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  499. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  500. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  501. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  502. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  503. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  504. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  505. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  506. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  507. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  508. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  509. /*Manufacturing Page 5 */
  510. /*
  511. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  512. *one and check the value returned for NumPhys at runtime.
  513. */
  514. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  515. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  516. #endif
  517. typedef struct _MPI2_MANUFACTURING5_ENTRY {
  518. U64 WWID; /*0x00 */
  519. U64 DeviceName; /*0x08 */
  520. } MPI2_MANUFACTURING5_ENTRY,
  521. *PTR_MPI2_MANUFACTURING5_ENTRY,
  522. Mpi2Manufacturing5Entry_t,
  523. *pMpi2Manufacturing5Entry_t;
  524. typedef struct _MPI2_CONFIG_PAGE_MAN_5 {
  525. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  526. U8 NumPhys; /*0x04 */
  527. U8 Reserved1; /*0x05 */
  528. U16 Reserved2; /*0x06 */
  529. U32 Reserved3; /*0x08 */
  530. U32 Reserved4; /*0x0C */
  531. MPI2_MANUFACTURING5_ENTRY
  532. Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/*0x08 */
  533. } MPI2_CONFIG_PAGE_MAN_5,
  534. *PTR_MPI2_CONFIG_PAGE_MAN_5,
  535. Mpi2ManufacturingPage5_t,
  536. *pMpi2ManufacturingPage5_t;
  537. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  538. /*Manufacturing Page 6 */
  539. typedef struct _MPI2_CONFIG_PAGE_MAN_6 {
  540. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  541. U32 ProductSpecificInfo;/*0x04 */
  542. } MPI2_CONFIG_PAGE_MAN_6,
  543. *PTR_MPI2_CONFIG_PAGE_MAN_6,
  544. Mpi2ManufacturingPage6_t,
  545. *pMpi2ManufacturingPage6_t;
  546. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  547. /*Manufacturing Page 7 */
  548. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO {
  549. U32 Pinout; /*0x00 */
  550. U8 Connector[16]; /*0x04 */
  551. U8 Location; /*0x14 */
  552. U8 ReceptacleID; /*0x15 */
  553. U16 Slot; /*0x16 */
  554. U32 Reserved2; /*0x18 */
  555. } MPI2_MANPAGE7_CONNECTOR_INFO,
  556. *PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  557. Mpi2ManPage7ConnectorInfo_t,
  558. *pMpi2ManPage7ConnectorInfo_t;
  559. /*defines for the Pinout field */
  560. #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
  561. #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
  562. #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
  563. #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
  564. #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
  565. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
  566. #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
  567. #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
  568. #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
  569. #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
  570. #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
  571. #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
  572. #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
  573. #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
  574. #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
  575. #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
  576. #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
  577. /*defines for the Location field */
  578. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  579. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  580. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  581. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  582. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  583. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  584. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  585. /*
  586. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  587. *one and check the value returned for NumPhys at runtime.
  588. */
  589. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  590. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  591. #endif
  592. typedef struct _MPI2_CONFIG_PAGE_MAN_7 {
  593. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  594. U32 Reserved1; /*0x04 */
  595. U32 Reserved2; /*0x08 */
  596. U32 Flags; /*0x0C */
  597. U8 EnclosureName[16]; /*0x10 */
  598. U8 NumPhys; /*0x20 */
  599. U8 Reserved3; /*0x21 */
  600. U16 Reserved4; /*0x22 */
  601. MPI2_MANPAGE7_CONNECTOR_INFO
  602. ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /*0x24 */
  603. } MPI2_CONFIG_PAGE_MAN_7,
  604. *PTR_MPI2_CONFIG_PAGE_MAN_7,
  605. Mpi2ManufacturingPage7_t,
  606. *pMpi2ManufacturingPage7_t;
  607. #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
  608. /*defines for the Flags field */
  609. #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER (0x00000002)
  610. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  611. /*
  612. *Generic structure to use for product-specific manufacturing pages
  613. *(currently Manufacturing Page 8 through Manufacturing Page 31).
  614. */
  615. typedef struct _MPI2_CONFIG_PAGE_MAN_PS {
  616. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  617. U32 ProductSpecificInfo;/*0x04 */
  618. } MPI2_CONFIG_PAGE_MAN_PS,
  619. *PTR_MPI2_CONFIG_PAGE_MAN_PS,
  620. Mpi2ManufacturingPagePS_t,
  621. *pMpi2ManufacturingPagePS_t;
  622. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  623. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  624. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  625. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  626. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  627. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  628. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  629. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  630. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  631. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  632. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  633. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  634. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  635. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  636. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  637. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  638. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  639. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  640. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  641. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  642. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  643. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  644. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  645. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  646. /****************************************************************************
  647. * IO Unit Config Pages
  648. ****************************************************************************/
  649. /*IO Unit Page 0 */
  650. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0 {
  651. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  652. U64 UniqueValue; /*0x04 */
  653. MPI2_VERSION_UNION NvdataVersionDefault; /*0x08 */
  654. MPI2_VERSION_UNION NvdataVersionPersistent; /*0x0A */
  655. } MPI2_CONFIG_PAGE_IO_UNIT_0,
  656. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  657. Mpi2IOUnitPage0_t, *pMpi2IOUnitPage0_t;
  658. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  659. /*IO Unit Page 1 */
  660. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1 {
  661. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  662. U32 Flags; /*0x04 */
  663. } MPI2_CONFIG_PAGE_IO_UNIT_1,
  664. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  665. Mpi2IOUnitPage1_t, *pMpi2IOUnitPage1_t;
  666. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  667. /*IO Unit Page 1 Flags defines */
  668. #define MPI25_IOUNITPAGE1_NEW_DEVICE_FAST_PATH_DISABLE (0x00002000)
  669. #define MPI25_IOUNITPAGE1_DISABLE_FAST_PATH (0x00001000)
  670. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  671. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  672. #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
  673. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  674. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  675. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  676. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  677. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  678. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  679. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  680. /*IO Unit Page 3 */
  681. /*
  682. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  683. *one and check the value returned for GPIOCount at runtime.
  684. */
  685. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  686. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  687. #endif
  688. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3 {
  689. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  690. U8 GPIOCount; /*0x04 */
  691. U8 Reserved1; /*0x05 */
  692. U16 Reserved2; /*0x06 */
  693. U16
  694. GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/*0x08 */
  695. } MPI2_CONFIG_PAGE_IO_UNIT_3,
  696. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  697. Mpi2IOUnitPage3_t, *pMpi2IOUnitPage3_t;
  698. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  699. /*defines for IO Unit Page 3 GPIOVal field */
  700. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  701. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  702. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  703. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  704. /*IO Unit Page 5 */
  705. /*
  706. *Upper layer code (drivers, utilities, etc.) should leave this define set to
  707. *one and check the value returned for NumDmaEngines at runtime.
  708. */
  709. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  710. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  711. #endif
  712. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  713. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  714. U64
  715. RaidAcceleratorBufferBaseAddress; /*0x04 */
  716. U64
  717. RaidAcceleratorBufferSize; /*0x0C */
  718. U64
  719. RaidAcceleratorControlBaseAddress; /*0x14 */
  720. U8 RAControlSize; /*0x1C */
  721. U8 NumDmaEngines; /*0x1D */
  722. U8 RAMinControlSize; /*0x1E */
  723. U8 RAMaxControlSize; /*0x1F */
  724. U32 Reserved1; /*0x20 */
  725. U32 Reserved2; /*0x24 */
  726. U32 Reserved3; /*0x28 */
  727. U32
  728. DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /*0x2C */
  729. } MPI2_CONFIG_PAGE_IO_UNIT_5,
  730. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  731. Mpi2IOUnitPage5_t, *pMpi2IOUnitPage5_t;
  732. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  733. /*defines for IO Unit Page 5 DmaEngineCapabilities field */
  734. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFF00)
  735. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  736. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  737. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  738. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  739. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  740. /*IO Unit Page 6 */
  741. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  742. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  743. U16 Flags; /*0x04 */
  744. U8 RAHostControlSize; /*0x06 */
  745. U8 Reserved0; /*0x07 */
  746. U64
  747. RaidAcceleratorHostControlBaseAddress; /*0x08 */
  748. U32 Reserved1; /*0x10 */
  749. U32 Reserved2; /*0x14 */
  750. U32 Reserved3; /*0x18 */
  751. } MPI2_CONFIG_PAGE_IO_UNIT_6,
  752. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  753. Mpi2IOUnitPage6_t, *pMpi2IOUnitPage6_t;
  754. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  755. /*defines for IO Unit Page 6 Flags field */
  756. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  757. /*IO Unit Page 7 */
  758. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  759. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  760. U8 CurrentPowerMode; /*0x04 */
  761. U8 PreviousPowerMode; /*0x05 */
  762. U8 PCIeWidth; /*0x06 */
  763. U8 PCIeSpeed; /*0x07 */
  764. U32 ProcessorState; /*0x08 */
  765. U32
  766. PowerManagementCapabilities; /*0x0C */
  767. U16 IOCTemperature; /*0x10 */
  768. U8
  769. IOCTemperatureUnits; /*0x12 */
  770. U8 IOCSpeed; /*0x13 */
  771. U16 BoardTemperature; /*0x14 */
  772. U8
  773. BoardTemperatureUnits; /*0x16 */
  774. U8 Reserved3; /*0x17 */
  775. } MPI2_CONFIG_PAGE_IO_UNIT_7,
  776. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  777. Mpi2IOUnitPage7_t, *pMpi2IOUnitPage7_t;
  778. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x02)
  779. /*defines for IO Unit Page 7 CurrentPowerMode and PreviousPowerMode fields */
  780. #define MPI25_IOUNITPAGE7_PM_INIT_MASK (0xC0)
  781. #define MPI25_IOUNITPAGE7_PM_INIT_UNAVAILABLE (0x00)
  782. #define MPI25_IOUNITPAGE7_PM_INIT_HOST (0x40)
  783. #define MPI25_IOUNITPAGE7_PM_INIT_IO_UNIT (0x80)
  784. #define MPI25_IOUNITPAGE7_PM_INIT_PCIE_DPA (0xC0)
  785. #define MPI25_IOUNITPAGE7_PM_MODE_MASK (0x07)
  786. #define MPI25_IOUNITPAGE7_PM_MODE_UNAVAILABLE (0x00)
  787. #define MPI25_IOUNITPAGE7_PM_MODE_UNKNOWN (0x01)
  788. #define MPI25_IOUNITPAGE7_PM_MODE_FULL_POWER (0x04)
  789. #define MPI25_IOUNITPAGE7_PM_MODE_REDUCED_POWER (0x05)
  790. #define MPI25_IOUNITPAGE7_PM_MODE_STANDBY (0x06)
  791. /*defines for IO Unit Page 7 PCIeWidth field */
  792. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  793. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  794. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  795. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  796. /*defines for IO Unit Page 7 PCIeSpeed field */
  797. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  798. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  799. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  800. /*defines for IO Unit Page 7 ProcessorState field */
  801. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  802. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  803. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  804. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  805. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  806. /*defines for IO Unit Page 7 PowerManagementCapabilities field */
  807. #define MPI25_IOUNITPAGE7_PMCAP_DPA_FULL_PWR_MODE (0x00400000)
  808. #define MPI25_IOUNITPAGE7_PMCAP_DPA_REDUCED_PWR_MODE (0x00200000)
  809. #define MPI25_IOUNITPAGE7_PMCAP_DPA_STANDBY_MODE (0x00100000)
  810. #define MPI25_IOUNITPAGE7_PMCAP_HOST_FULL_PWR_MODE (0x00040000)
  811. #define MPI25_IOUNITPAGE7_PMCAP_HOST_REDUCED_PWR_MODE (0x00020000)
  812. #define MPI25_IOUNITPAGE7_PMCAP_HOST_STANDBY_MODE (0x00010000)
  813. #define MPI25_IOUNITPAGE7_PMCAP_IO_FULL_PWR_MODE (0x00004000)
  814. #define MPI25_IOUNITPAGE7_PMCAP_IO_REDUCED_PWR_MODE (0x00002000)
  815. #define MPI25_IOUNITPAGE7_PMCAP_IO_STANDBY_MODE (0x00001000)
  816. #define MPI2_IOUNITPAGE7_PMCAP_HOST_12_5_PCT_IOCSPEED (0x00000400)
  817. #define MPI2_IOUNITPAGE7_PMCAP_HOST_25_0_PCT_IOCSPEED (0x00000200)
  818. #define MPI2_IOUNITPAGE7_PMCAP_HOST_50_0_PCT_IOCSPEED (0x00000100)
  819. #define MPI25_IOUNITPAGE7_PMCAP_IO_12_5_PCT_IOCSPEED (0x00000040)
  820. #define MPI25_IOUNITPAGE7_PMCAP_IO_25_0_PCT_IOCSPEED (0x00000020)
  821. #define MPI25_IOUNITPAGE7_PMCAP_IO_50_0_PCT_IOCSPEED (0x00000010)
  822. #define MPI2_IOUNITPAGE7_PMCAP_HOST_WIDTH_CHANGE_PCIE (0x00000008)
  823. #define MPI2_IOUNITPAGE7_PMCAP_HOST_SPEED_CHANGE_PCIE (0x00000004)
  824. #define MPI25_IOUNITPAGE7_PMCAP_IO_WIDTH_CHANGE_PCIE (0x00000002)
  825. #define MPI25_IOUNITPAGE7_PMCAP_IO_SPEED_CHANGE_PCIE (0x00000001)
  826. /*obsolete names for the PowerManagementCapabilities bits (above) */
  827. #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
  828. #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
  829. #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
  830. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /*obsolete */
  831. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /*obsolete */
  832. /*defines for IO Unit Page 7 IOCTemperatureUnits field */
  833. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  834. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  835. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  836. /*defines for IO Unit Page 7 IOCSpeed field */
  837. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  838. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  839. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  840. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  841. /*defines for IO Unit Page 7 BoardTemperatureUnits field */
  842. #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
  843. #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
  844. #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
  845. /*IO Unit Page 8 */
  846. #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
  847. typedef struct _MPI2_IOUNIT8_SENSOR {
  848. U16 Flags; /*0x00 */
  849. U16 Reserved1; /*0x02 */
  850. U16
  851. Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /*0x04 */
  852. U32 Reserved2; /*0x0C */
  853. U32 Reserved3; /*0x10 */
  854. U32 Reserved4; /*0x14 */
  855. } MPI2_IOUNIT8_SENSOR, *PTR_MPI2_IOUNIT8_SENSOR,
  856. Mpi2IOUnit8Sensor_t, *pMpi2IOUnit8Sensor_t;
  857. /*defines for IO Unit Page 8 Sensor Flags field */
  858. #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
  859. #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
  860. #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
  861. #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
  862. /*
  863. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  864. *one and check the value returned for NumSensors at runtime.
  865. */
  866. #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
  867. #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
  868. #endif
  869. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
  870. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  871. U32 Reserved1; /*0x04 */
  872. U32 Reserved2; /*0x08 */
  873. U8 NumSensors; /*0x0C */
  874. U8 PollingInterval; /*0x0D */
  875. U16 Reserved3; /*0x0E */
  876. MPI2_IOUNIT8_SENSOR
  877. Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/*0x10 */
  878. } MPI2_CONFIG_PAGE_IO_UNIT_8,
  879. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
  880. Mpi2IOUnitPage8_t, *pMpi2IOUnitPage8_t;
  881. #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
  882. /*IO Unit Page 9 */
  883. typedef struct _MPI2_IOUNIT9_SENSOR {
  884. U16 CurrentTemperature; /*0x00 */
  885. U16 Reserved1; /*0x02 */
  886. U8 Flags; /*0x04 */
  887. U8 Reserved2; /*0x05 */
  888. U16 Reserved3; /*0x06 */
  889. U32 Reserved4; /*0x08 */
  890. U32 Reserved5; /*0x0C */
  891. } MPI2_IOUNIT9_SENSOR, *PTR_MPI2_IOUNIT9_SENSOR,
  892. Mpi2IOUnit9Sensor_t, *pMpi2IOUnit9Sensor_t;
  893. /*defines for IO Unit Page 9 Sensor Flags field */
  894. #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
  895. /*
  896. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  897. *one and check the value returned for NumSensors at runtime.
  898. */
  899. #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
  900. #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
  901. #endif
  902. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
  903. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  904. U32 Reserved1; /*0x04 */
  905. U32 Reserved2; /*0x08 */
  906. U8 NumSensors; /*0x0C */
  907. U8 Reserved4; /*0x0D */
  908. U16 Reserved3; /*0x0E */
  909. MPI2_IOUNIT9_SENSOR
  910. Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/*0x10 */
  911. } MPI2_CONFIG_PAGE_IO_UNIT_9,
  912. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
  913. Mpi2IOUnitPage9_t, *pMpi2IOUnitPage9_t;
  914. #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
  915. /*IO Unit Page 10 */
  916. typedef struct _MPI2_IOUNIT10_FUNCTION {
  917. U8 CreditPercent; /*0x00 */
  918. U8 Reserved1; /*0x01 */
  919. U16 Reserved2; /*0x02 */
  920. } MPI2_IOUNIT10_FUNCTION,
  921. *PTR_MPI2_IOUNIT10_FUNCTION,
  922. Mpi2IOUnit10Function_t,
  923. *pMpi2IOUnit10Function_t;
  924. /*
  925. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  926. *one and check the value returned for NumFunctions at runtime.
  927. */
  928. #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
  929. #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
  930. #endif
  931. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
  932. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  933. U8 NumFunctions; /*0x04 */
  934. U8 Reserved1; /*0x05 */
  935. U16 Reserved2; /*0x06 */
  936. U32 Reserved3; /*0x08 */
  937. U32 Reserved4; /*0x0C */
  938. MPI2_IOUNIT10_FUNCTION
  939. Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/*0x10 */
  940. } MPI2_CONFIG_PAGE_IO_UNIT_10,
  941. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
  942. Mpi2IOUnitPage10_t, *pMpi2IOUnitPage10_t;
  943. #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
  944. /****************************************************************************
  945. * IOC Config Pages
  946. ****************************************************************************/
  947. /*IOC Page 0 */
  948. typedef struct _MPI2_CONFIG_PAGE_IOC_0 {
  949. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  950. U32 Reserved1; /*0x04 */
  951. U32 Reserved2; /*0x08 */
  952. U16 VendorID; /*0x0C */
  953. U16 DeviceID; /*0x0E */
  954. U8 RevisionID; /*0x10 */
  955. U8 Reserved3; /*0x11 */
  956. U16 Reserved4; /*0x12 */
  957. U32 ClassCode; /*0x14 */
  958. U16 SubsystemVendorID; /*0x18 */
  959. U16 SubsystemID; /*0x1A */
  960. } MPI2_CONFIG_PAGE_IOC_0,
  961. *PTR_MPI2_CONFIG_PAGE_IOC_0,
  962. Mpi2IOCPage0_t, *pMpi2IOCPage0_t;
  963. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  964. /*IOC Page 1 */
  965. typedef struct _MPI2_CONFIG_PAGE_IOC_1 {
  966. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  967. U32 Flags; /*0x04 */
  968. U32 CoalescingTimeout; /*0x08 */
  969. U8 CoalescingDepth; /*0x0C */
  970. U8 PCISlotNum; /*0x0D */
  971. U8 PCIBusNum; /*0x0E */
  972. U8 PCIDomainSegment; /*0x0F */
  973. U32 Reserved1; /*0x10 */
  974. U32 Reserved2; /*0x14 */
  975. } MPI2_CONFIG_PAGE_IOC_1,
  976. *PTR_MPI2_CONFIG_PAGE_IOC_1,
  977. Mpi2IOCPage1_t, *pMpi2IOCPage1_t;
  978. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  979. /*defines for IOC Page 1 Flags field */
  980. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  981. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  982. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  983. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  984. /*IOC Page 6 */
  985. typedef struct _MPI2_CONFIG_PAGE_IOC_6 {
  986. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  987. U32
  988. CapabilitiesFlags; /*0x04 */
  989. U8 MaxDrivesRAID0; /*0x08 */
  990. U8 MaxDrivesRAID1; /*0x09 */
  991. U8
  992. MaxDrivesRAID1E; /*0x0A */
  993. U8
  994. MaxDrivesRAID10; /*0x0B */
  995. U8 MinDrivesRAID0; /*0x0C */
  996. U8 MinDrivesRAID1; /*0x0D */
  997. U8
  998. MinDrivesRAID1E; /*0x0E */
  999. U8
  1000. MinDrivesRAID10; /*0x0F */
  1001. U32 Reserved1; /*0x10 */
  1002. U8
  1003. MaxGlobalHotSpares; /*0x14 */
  1004. U8 MaxPhysDisks; /*0x15 */
  1005. U8 MaxVolumes; /*0x16 */
  1006. U8 MaxConfigs; /*0x17 */
  1007. U8 MaxOCEDisks; /*0x18 */
  1008. U8 Reserved2; /*0x19 */
  1009. U16 Reserved3; /*0x1A */
  1010. U32
  1011. SupportedStripeSizeMapRAID0; /*0x1C */
  1012. U32
  1013. SupportedStripeSizeMapRAID1E; /*0x20 */
  1014. U32
  1015. SupportedStripeSizeMapRAID10; /*0x24 */
  1016. U32 Reserved4; /*0x28 */
  1017. U32 Reserved5; /*0x2C */
  1018. U16
  1019. DefaultMetadataSize; /*0x30 */
  1020. U16 Reserved6; /*0x32 */
  1021. U16
  1022. MaxBadBlockTableEntries; /*0x34 */
  1023. U16 Reserved7; /*0x36 */
  1024. U32
  1025. IRNvsramVersion; /*0x38 */
  1026. } MPI2_CONFIG_PAGE_IOC_6,
  1027. *PTR_MPI2_CONFIG_PAGE_IOC_6,
  1028. Mpi2IOCPage6_t, *pMpi2IOCPage6_t;
  1029. #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
  1030. /*defines for IOC Page 6 CapabilitiesFlags */
  1031. #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
  1032. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  1033. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  1034. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  1035. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  1036. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  1037. /*IOC Page 7 */
  1038. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  1039. typedef struct _MPI2_CONFIG_PAGE_IOC_7 {
  1040. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1041. U32 Reserved1; /*0x04 */
  1042. U32
  1043. EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/*0x08 */
  1044. U16 SASBroadcastPrimitiveMasks; /*0x18 */
  1045. U16 SASNotifyPrimitiveMasks; /*0x1A */
  1046. U32 Reserved3; /*0x1C */
  1047. } MPI2_CONFIG_PAGE_IOC_7,
  1048. *PTR_MPI2_CONFIG_PAGE_IOC_7,
  1049. Mpi2IOCPage7_t, *pMpi2IOCPage7_t;
  1050. #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
  1051. /*IOC Page 8 */
  1052. typedef struct _MPI2_CONFIG_PAGE_IOC_8 {
  1053. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1054. U8 NumDevsPerEnclosure; /*0x04 */
  1055. U8 Reserved1; /*0x05 */
  1056. U16 Reserved2; /*0x06 */
  1057. U16 MaxPersistentEntries; /*0x08 */
  1058. U16 MaxNumPhysicalMappedIDs; /*0x0A */
  1059. U16 Flags; /*0x0C */
  1060. U16 Reserved3; /*0x0E */
  1061. U16 IRVolumeMappingFlags; /*0x10 */
  1062. U16 Reserved4; /*0x12 */
  1063. U32 Reserved5; /*0x14 */
  1064. } MPI2_CONFIG_PAGE_IOC_8,
  1065. *PTR_MPI2_CONFIG_PAGE_IOC_8,
  1066. Mpi2IOCPage8_t, *pMpi2IOCPage8_t;
  1067. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  1068. /*defines for IOC Page 8 Flags field */
  1069. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  1070. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  1071. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  1072. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  1073. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  1074. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  1075. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  1076. /*defines for IOC Page 8 IRVolumeMappingFlags */
  1077. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  1078. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  1079. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  1080. /****************************************************************************
  1081. * BIOS Config Pages
  1082. ****************************************************************************/
  1083. /*BIOS Page 1 */
  1084. typedef struct _MPI2_CONFIG_PAGE_BIOS_1 {
  1085. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1086. U32 BiosOptions; /*0x04 */
  1087. U32 IOCSettings; /*0x08 */
  1088. U32 Reserved1; /*0x0C */
  1089. U32 DeviceSettings; /*0x10 */
  1090. U16 NumberOfDevices; /*0x14 */
  1091. U16 UEFIVersion; /*0x16 */
  1092. U16 IOTimeoutBlockDevicesNonRM; /*0x18 */
  1093. U16 IOTimeoutSequential; /*0x1A */
  1094. U16 IOTimeoutOther; /*0x1C */
  1095. U16 IOTimeoutBlockDevicesRM; /*0x1E */
  1096. } MPI2_CONFIG_PAGE_BIOS_1,
  1097. *PTR_MPI2_CONFIG_PAGE_BIOS_1,
  1098. Mpi2BiosPage1_t, *pMpi2BiosPage1_t;
  1099. #define MPI2_BIOSPAGE1_PAGEVERSION (0x05)
  1100. /*values for BIOS Page 1 BiosOptions field */
  1101. #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID (0x000000F0)
  1102. #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID (0x00000000)
  1103. #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
  1104. #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
  1105. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
  1106. #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
  1107. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  1108. /*values for BIOS Page 1 IOCSettings field */
  1109. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  1110. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  1111. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  1112. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  1113. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  1114. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  1115. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  1116. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1117. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1118. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1119. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1120. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1121. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1122. /*values for BIOS Page 1 DeviceSettings field */
  1123. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  1124. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1125. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1126. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1127. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1128. /*defines for BIOS Page 1 UEFIVersion field */
  1129. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
  1130. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
  1131. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
  1132. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
  1133. /*BIOS Page 2 */
  1134. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER {
  1135. U32 Reserved1; /*0x00 */
  1136. U32 Reserved2; /*0x04 */
  1137. U32 Reserved3; /*0x08 */
  1138. U32 Reserved4; /*0x0C */
  1139. U32 Reserved5; /*0x10 */
  1140. U32 Reserved6; /*0x14 */
  1141. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1142. *PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1143. Mpi2BootDeviceAdapterOrder_t,
  1144. *pMpi2BootDeviceAdapterOrder_t;
  1145. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID {
  1146. U64 SASAddress; /*0x00 */
  1147. U8 LUN[8]; /*0x08 */
  1148. U32 Reserved1; /*0x10 */
  1149. U32 Reserved2; /*0x14 */
  1150. } MPI2_BOOT_DEVICE_SAS_WWID,
  1151. *PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  1152. Mpi2BootDeviceSasWwid_t,
  1153. *pMpi2BootDeviceSasWwid_t;
  1154. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT {
  1155. U64 EnclosureLogicalID; /*0x00 */
  1156. U32 Reserved1; /*0x08 */
  1157. U32 Reserved2; /*0x0C */
  1158. U16 SlotNumber; /*0x10 */
  1159. U16 Reserved3; /*0x12 */
  1160. U32 Reserved4; /*0x14 */
  1161. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1162. *PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1163. Mpi2BootDeviceEnclosureSlot_t,
  1164. *pMpi2BootDeviceEnclosureSlot_t;
  1165. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME {
  1166. U64 DeviceName; /*0x00 */
  1167. U8 LUN[8]; /*0x08 */
  1168. U32 Reserved1; /*0x10 */
  1169. U32 Reserved2; /*0x14 */
  1170. } MPI2_BOOT_DEVICE_DEVICE_NAME,
  1171. *PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  1172. Mpi2BootDeviceDeviceName_t,
  1173. *pMpi2BootDeviceDeviceName_t;
  1174. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE {
  1175. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1176. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  1177. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1178. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  1179. } MPI2_BIOSPAGE2_BOOT_DEVICE,
  1180. *PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  1181. Mpi2BiosPage2BootDevice_t,
  1182. *pMpi2BiosPage2BootDevice_t;
  1183. typedef struct _MPI2_CONFIG_PAGE_BIOS_2 {
  1184. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1185. U32 Reserved1; /*0x04 */
  1186. U32 Reserved2; /*0x08 */
  1187. U32 Reserved3; /*0x0C */
  1188. U32 Reserved4; /*0x10 */
  1189. U32 Reserved5; /*0x14 */
  1190. U32 Reserved6; /*0x18 */
  1191. U8 ReqBootDeviceForm; /*0x1C */
  1192. U8 Reserved7; /*0x1D */
  1193. U16 Reserved8; /*0x1E */
  1194. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /*0x20 */
  1195. U8 ReqAltBootDeviceForm; /*0x38 */
  1196. U8 Reserved9; /*0x39 */
  1197. U16 Reserved10; /*0x3A */
  1198. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /*0x3C */
  1199. U8 CurrentBootDeviceForm; /*0x58 */
  1200. U8 Reserved11; /*0x59 */
  1201. U16 Reserved12; /*0x5A */
  1202. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /*0x58 */
  1203. } MPI2_CONFIG_PAGE_BIOS_2, *PTR_MPI2_CONFIG_PAGE_BIOS_2,
  1204. Mpi2BiosPage2_t, *pMpi2BiosPage2_t;
  1205. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  1206. /*values for BIOS Page 2 BootDeviceForm fields */
  1207. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  1208. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  1209. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  1210. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1211. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  1212. /*BIOS Page 3 */
  1213. typedef struct _MPI2_ADAPTER_INFO {
  1214. U8 PciBusNumber; /*0x00 */
  1215. U8 PciDeviceAndFunctionNumber; /*0x01 */
  1216. U16 AdapterFlags; /*0x02 */
  1217. } MPI2_ADAPTER_INFO, *PTR_MPI2_ADAPTER_INFO,
  1218. Mpi2AdapterInfo_t, *pMpi2AdapterInfo_t;
  1219. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  1220. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  1221. typedef struct _MPI2_CONFIG_PAGE_BIOS_3 {
  1222. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1223. U32 GlobalFlags; /*0x04 */
  1224. U32 BiosVersion; /*0x08 */
  1225. MPI2_ADAPTER_INFO AdapterOrder[4]; /*0x0C */
  1226. U32 Reserved1; /*0x1C */
  1227. } MPI2_CONFIG_PAGE_BIOS_3,
  1228. *PTR_MPI2_CONFIG_PAGE_BIOS_3,
  1229. Mpi2BiosPage3_t, *pMpi2BiosPage3_t;
  1230. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  1231. /*values for BIOS Page 3 GlobalFlags */
  1232. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  1233. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  1234. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  1235. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  1236. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  1237. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  1238. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  1239. /*BIOS Page 4 */
  1240. /*
  1241. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1242. *one and check the value returned for NumPhys at runtime.
  1243. */
  1244. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  1245. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  1246. #endif
  1247. typedef struct _MPI2_BIOS4_ENTRY {
  1248. U64 ReassignmentWWID; /*0x00 */
  1249. U64 ReassignmentDeviceName; /*0x08 */
  1250. } MPI2_BIOS4_ENTRY, *PTR_MPI2_BIOS4_ENTRY,
  1251. Mpi2MBios4Entry_t, *pMpi2Bios4Entry_t;
  1252. typedef struct _MPI2_CONFIG_PAGE_BIOS_4 {
  1253. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1254. U8 NumPhys; /*0x04 */
  1255. U8 Reserved1; /*0x05 */
  1256. U16 Reserved2; /*0x06 */
  1257. MPI2_BIOS4_ENTRY
  1258. Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /*0x08 */
  1259. } MPI2_CONFIG_PAGE_BIOS_4, *PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1260. Mpi2BiosPage4_t, *pMpi2BiosPage4_t;
  1261. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1262. /****************************************************************************
  1263. * RAID Volume Config Pages
  1264. ****************************************************************************/
  1265. /*RAID Volume Page 0 */
  1266. typedef struct _MPI2_RAIDVOL0_PHYS_DISK {
  1267. U8 RAIDSetNum; /*0x00 */
  1268. U8 PhysDiskMap; /*0x01 */
  1269. U8 PhysDiskNum; /*0x02 */
  1270. U8 Reserved; /*0x03 */
  1271. } MPI2_RAIDVOL0_PHYS_DISK, *PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1272. Mpi2RaidVol0PhysDisk_t, *pMpi2RaidVol0PhysDisk_t;
  1273. /*defines for the PhysDiskMap field */
  1274. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1275. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1276. typedef struct _MPI2_RAIDVOL0_SETTINGS {
  1277. U16 Settings; /*0x00 */
  1278. U8 HotSparePool; /*0x01 */
  1279. U8 Reserved; /*0x02 */
  1280. } MPI2_RAIDVOL0_SETTINGS, *PTR_MPI2_RAIDVOL0_SETTINGS,
  1281. Mpi2RaidVol0Settings_t,
  1282. *pMpi2RaidVol0Settings_t;
  1283. /*RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1284. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1285. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1286. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1287. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1288. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1289. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1290. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1291. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1292. /*RAID Volume Page 0 VolumeSettings defines */
  1293. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1294. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1295. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1296. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1297. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1298. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1299. /*
  1300. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1301. *one and check the value returned for NumPhysDisks at runtime.
  1302. */
  1303. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1304. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1305. #endif
  1306. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0 {
  1307. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1308. U16 DevHandle; /*0x04 */
  1309. U8 VolumeState; /*0x06 */
  1310. U8 VolumeType; /*0x07 */
  1311. U32 VolumeStatusFlags; /*0x08 */
  1312. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /*0x0C */
  1313. U64 MaxLBA; /*0x10 */
  1314. U32 StripeSize; /*0x18 */
  1315. U16 BlockSize; /*0x1C */
  1316. U16 Reserved1; /*0x1E */
  1317. U8 SupportedPhysDisks;/*0x20 */
  1318. U8 ResyncRate; /*0x21 */
  1319. U16 DataScrubDuration; /*0x22 */
  1320. U8 NumPhysDisks; /*0x24 */
  1321. U8 Reserved2; /*0x25 */
  1322. U8 Reserved3; /*0x26 */
  1323. U8 InactiveStatus; /*0x27 */
  1324. MPI2_RAIDVOL0_PHYS_DISK
  1325. PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /*0x28 */
  1326. } MPI2_CONFIG_PAGE_RAID_VOL_0,
  1327. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1328. Mpi2RaidVolPage0_t, *pMpi2RaidVolPage0_t;
  1329. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1330. /*values for RAID VolumeState */
  1331. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1332. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1333. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1334. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1335. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1336. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1337. /*values for RAID VolumeType */
  1338. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1339. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1340. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1341. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1342. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1343. /*values for RAID Volume Page 0 VolumeStatusFlags field */
  1344. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1345. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1346. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1347. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1348. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1349. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1350. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1351. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1352. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1353. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1354. #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
  1355. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1356. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1357. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1358. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1359. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1360. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1361. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1362. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1363. /*values for RAID Volume Page 0 SupportedPhysDisks field */
  1364. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1365. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1366. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1367. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1368. /*values for RAID Volume Page 0 InactiveStatus field */
  1369. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1370. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1371. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1372. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1373. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1374. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1375. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1376. /*RAID Volume Page 1 */
  1377. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1 {
  1378. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1379. U16 DevHandle; /*0x04 */
  1380. U16 Reserved0; /*0x06 */
  1381. U8 GUID[24]; /*0x08 */
  1382. U8 Name[16]; /*0x20 */
  1383. U64 WWID; /*0x30 */
  1384. U32 Reserved1; /*0x38 */
  1385. U32 Reserved2; /*0x3C */
  1386. } MPI2_CONFIG_PAGE_RAID_VOL_1,
  1387. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1388. Mpi2RaidVolPage1_t, *pMpi2RaidVolPage1_t;
  1389. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1390. /****************************************************************************
  1391. * RAID Physical Disk Config Pages
  1392. ****************************************************************************/
  1393. /*RAID Physical Disk Page 0 */
  1394. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS {
  1395. U16 Reserved1; /*0x00 */
  1396. U8 HotSparePool; /*0x02 */
  1397. U8 Reserved2; /*0x03 */
  1398. } MPI2_RAIDPHYSDISK0_SETTINGS,
  1399. *PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1400. Mpi2RaidPhysDisk0Settings_t,
  1401. *pMpi2RaidPhysDisk0Settings_t;
  1402. /*use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1403. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA {
  1404. U8 VendorID[8]; /*0x00 */
  1405. U8 ProductID[16]; /*0x08 */
  1406. U8 ProductRevLevel[4]; /*0x18 */
  1407. U8 SerialNum[32]; /*0x1C */
  1408. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1409. *PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1410. Mpi2RaidPhysDisk0InquiryData_t,
  1411. *pMpi2RaidPhysDisk0InquiryData_t;
  1412. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0 {
  1413. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1414. U16 DevHandle; /*0x04 */
  1415. U8 Reserved1; /*0x06 */
  1416. U8 PhysDiskNum; /*0x07 */
  1417. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /*0x08 */
  1418. U32 Reserved2; /*0x0C */
  1419. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /*0x10 */
  1420. U32 Reserved3; /*0x4C */
  1421. U8 PhysDiskState; /*0x50 */
  1422. U8 OfflineReason; /*0x51 */
  1423. U8 IncompatibleReason; /*0x52 */
  1424. U8 PhysDiskAttributes; /*0x53 */
  1425. U32 PhysDiskStatusFlags;/*0x54 */
  1426. U64 DeviceMaxLBA; /*0x58 */
  1427. U64 HostMaxLBA; /*0x60 */
  1428. U64 CoercedMaxLBA; /*0x68 */
  1429. U16 BlockSize; /*0x70 */
  1430. U16 Reserved5; /*0x72 */
  1431. U32 Reserved6; /*0x74 */
  1432. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1433. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1434. Mpi2RaidPhysDiskPage0_t,
  1435. *pMpi2RaidPhysDiskPage0_t;
  1436. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1437. /*PhysDiskState defines */
  1438. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1439. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1440. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1441. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1442. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1443. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1444. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1445. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1446. /*OfflineReason defines */
  1447. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1448. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1449. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1450. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1451. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1452. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1453. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1454. /*IncompatibleReason defines */
  1455. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1456. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1457. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1458. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1459. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1460. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1461. #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
  1462. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1463. /*PhysDiskAttributes defines */
  1464. #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
  1465. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1466. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1467. #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
  1468. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1469. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1470. /*PhysDiskStatusFlags defines */
  1471. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1472. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1473. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1474. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1475. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1476. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1477. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1478. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1479. /*RAID Physical Disk Page 1 */
  1480. /*
  1481. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1482. *one and check the value returned for NumPhysDiskPaths at runtime.
  1483. */
  1484. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1485. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1486. #endif
  1487. typedef struct _MPI2_RAIDPHYSDISK1_PATH {
  1488. U16 DevHandle; /*0x00 */
  1489. U16 Reserved1; /*0x02 */
  1490. U64 WWID; /*0x04 */
  1491. U64 OwnerWWID; /*0x0C */
  1492. U8 OwnerIdentifier; /*0x14 */
  1493. U8 Reserved2; /*0x15 */
  1494. U16 Flags; /*0x16 */
  1495. } MPI2_RAIDPHYSDISK1_PATH, *PTR_MPI2_RAIDPHYSDISK1_PATH,
  1496. Mpi2RaidPhysDisk1Path_t,
  1497. *pMpi2RaidPhysDisk1Path_t;
  1498. /*RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1499. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1500. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1501. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1502. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1 {
  1503. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1504. U8 NumPhysDiskPaths; /*0x04 */
  1505. U8 PhysDiskNum; /*0x05 */
  1506. U16 Reserved1; /*0x06 */
  1507. U32 Reserved2; /*0x08 */
  1508. MPI2_RAIDPHYSDISK1_PATH
  1509. PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/*0x0C */
  1510. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1511. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1512. Mpi2RaidPhysDiskPage1_t,
  1513. *pMpi2RaidPhysDiskPage1_t;
  1514. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1515. /****************************************************************************
  1516. * values for fields used by several types of SAS Config Pages
  1517. ****************************************************************************/
  1518. /*values for NegotiatedLinkRates fields */
  1519. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1520. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1521. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1522. /*link rates used for Negotiated Physical and Logical Link Rate */
  1523. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1524. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1525. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1526. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1527. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1528. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1529. #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  1530. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1531. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1532. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1533. #define MPI25_SAS_NEG_LINK_RATE_12_0 (0x0B)
  1534. /*values for AttachedPhyInfo fields */
  1535. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1536. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1537. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1538. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1539. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1540. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1541. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1542. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1543. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1544. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1545. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1546. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1547. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1548. /*values for PhyInfo fields */
  1549. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1550. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1551. #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
  1552. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1553. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1554. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1555. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1556. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1557. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1558. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1559. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1560. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1561. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1562. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1563. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1564. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1565. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1566. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1567. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1568. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1569. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1570. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1571. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1572. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1573. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1574. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1575. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1576. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1577. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1578. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1579. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1580. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1581. /*values for SAS ProgrammedLinkRate fields */
  1582. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1583. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1584. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1585. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1586. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1587. #define MPI25_SAS_PRATE_MAX_RATE_12_0 (0xB0)
  1588. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1589. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1590. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1591. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1592. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1593. #define MPI25_SAS_PRATE_MIN_RATE_12_0 (0x0B)
  1594. /*values for SAS HwLinkRate fields */
  1595. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1596. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1597. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1598. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1599. #define MPI25_SAS_HWRATE_MAX_RATE_12_0 (0xB0)
  1600. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1601. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1602. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1603. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1604. #define MPI25_SAS_HWRATE_MIN_RATE_12_0 (0x0B)
  1605. /****************************************************************************
  1606. * SAS IO Unit Config Pages
  1607. ****************************************************************************/
  1608. /*SAS IO Unit Page 0 */
  1609. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA {
  1610. U8 Port; /*0x00 */
  1611. U8 PortFlags; /*0x01 */
  1612. U8 PhyFlags; /*0x02 */
  1613. U8 NegotiatedLinkRate; /*0x03 */
  1614. U32 ControllerPhyDeviceInfo;/*0x04 */
  1615. U16 AttachedDevHandle; /*0x08 */
  1616. U16 ControllerDevHandle; /*0x0A */
  1617. U32 DiscoveryStatus; /*0x0C */
  1618. U32 Reserved; /*0x10 */
  1619. } MPI2_SAS_IO_UNIT0_PHY_DATA,
  1620. *PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1621. Mpi2SasIOUnit0PhyData_t,
  1622. *pMpi2SasIOUnit0PhyData_t;
  1623. /*
  1624. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1625. *one and check the value returned for NumPhys at runtime.
  1626. */
  1627. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1628. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1629. #endif
  1630. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0 {
  1631. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1632. U32 Reserved1;/*0x08 */
  1633. U8 NumPhys; /*0x0C */
  1634. U8 Reserved2;/*0x0D */
  1635. U16 Reserved3;/*0x0E */
  1636. MPI2_SAS_IO_UNIT0_PHY_DATA
  1637. PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /*0x10 */
  1638. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1639. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1640. Mpi2SasIOUnitPage0_t, *pMpi2SasIOUnitPage0_t;
  1641. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1642. /*values for SAS IO Unit Page 0 PortFlags */
  1643. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1644. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1645. /*values for SAS IO Unit Page 0 PhyFlags */
  1646. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1647. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1648. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1649. /*see mpi2_sas.h for values for
  1650. *SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1651. /*values for SAS IO Unit Page 0 DiscoveryStatus */
  1652. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1653. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1654. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1655. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1656. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1657. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1658. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1659. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1660. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1661. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1662. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1663. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1664. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1665. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1666. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1667. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1668. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1669. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1670. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1671. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1672. /*SAS IO Unit Page 1 */
  1673. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA {
  1674. U8 Port; /*0x00 */
  1675. U8 PortFlags; /*0x01 */
  1676. U8 PhyFlags; /*0x02 */
  1677. U8 MaxMinLinkRate; /*0x03 */
  1678. U32 ControllerPhyDeviceInfo; /*0x04 */
  1679. U16 MaxTargetPortConnectTime; /*0x08 */
  1680. U16 Reserved1; /*0x0A */
  1681. } MPI2_SAS_IO_UNIT1_PHY_DATA,
  1682. *PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1683. Mpi2SasIOUnit1PhyData_t,
  1684. *pMpi2SasIOUnit1PhyData_t;
  1685. /*
  1686. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1687. *one and check the value returned for NumPhys at runtime.
  1688. */
  1689. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1690. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1691. #endif
  1692. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1 {
  1693. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1694. U16
  1695. ControlFlags; /*0x08 */
  1696. U16
  1697. SASNarrowMaxQueueDepth; /*0x0A */
  1698. U16
  1699. AdditionalControlFlags; /*0x0C */
  1700. U16
  1701. SASWideMaxQueueDepth; /*0x0E */
  1702. U8
  1703. NumPhys; /*0x10 */
  1704. U8
  1705. SATAMaxQDepth; /*0x11 */
  1706. U8
  1707. ReportDeviceMissingDelay; /*0x12 */
  1708. U8
  1709. IODeviceMissingDelay; /*0x13 */
  1710. MPI2_SAS_IO_UNIT1_PHY_DATA
  1711. PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /*0x14 */
  1712. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1713. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1714. Mpi2SasIOUnitPage1_t, *pMpi2SasIOUnitPage1_t;
  1715. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1716. /*values for SAS IO Unit Page 1 ControlFlags */
  1717. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1718. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1719. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1720. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1721. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1722. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1723. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1724. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1725. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1726. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1727. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1728. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1729. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1730. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1731. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1732. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1733. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1734. /*values for SAS IO Unit Page 1 AdditionalControlFlags */
  1735. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1736. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1737. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1738. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1739. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1740. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1741. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1742. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1743. /*defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1744. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1745. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1746. /*values for SAS IO Unit Page 1 PortFlags */
  1747. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1748. /*values for SAS IO Unit Page 1 PhyFlags */
  1749. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1750. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1751. /*values for SAS IO Unit Page 1 MaxMinLinkRate */
  1752. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1753. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1754. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1755. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1756. #define MPI25_SASIOUNIT1_MAX_RATE_12_0 (0xB0)
  1757. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1758. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1759. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1760. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1761. #define MPI25_SASIOUNIT1_MIN_RATE_12_0 (0x0B)
  1762. /*see mpi2_sas.h for values for
  1763. *SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1764. /*SAS IO Unit Page 4 */
  1765. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP {
  1766. U8 MaxTargetSpinup; /*0x00 */
  1767. U8 SpinupDelay; /*0x01 */
  1768. U8 SpinupFlags; /*0x02 */
  1769. U8 Reserved1; /*0x03 */
  1770. } MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1771. *PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1772. Mpi2SasIOUnit4SpinupGroup_t,
  1773. *pMpi2SasIOUnit4SpinupGroup_t;
  1774. /*defines for SAS IO Unit Page 4 SpinupFlags */
  1775. #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
  1776. /*
  1777. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1778. *one and check the value returned for NumPhys at runtime.
  1779. */
  1780. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1781. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1782. #endif
  1783. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4 {
  1784. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header;/*0x00 */
  1785. MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1786. SpinupGroupParameters[4]; /*0x08 */
  1787. U32
  1788. Reserved1; /*0x18 */
  1789. U32
  1790. Reserved2; /*0x1C */
  1791. U32
  1792. Reserved3; /*0x20 */
  1793. U8
  1794. BootDeviceWaitTime; /*0x24 */
  1795. U8
  1796. Reserved4; /*0x25 */
  1797. U16
  1798. Reserved5; /*0x26 */
  1799. U8
  1800. NumPhys; /*0x28 */
  1801. U8
  1802. PEInitialSpinupDelay; /*0x29 */
  1803. U8
  1804. PEReplyDelay; /*0x2A */
  1805. U8
  1806. Flags; /*0x2B */
  1807. U8
  1808. PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /*0x2C */
  1809. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1810. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1811. Mpi2SasIOUnitPage4_t, *pMpi2SasIOUnitPage4_t;
  1812. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1813. /*defines for Flags field */
  1814. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1815. /*defines for PHY field */
  1816. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1817. /*SAS IO Unit Page 5 */
  1818. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  1819. U8 ControlFlags; /*0x00 */
  1820. U8 PortWidthModGroup; /*0x01 */
  1821. U16 InactivityTimerExponent; /*0x02 */
  1822. U8 SATAPartialTimeout; /*0x04 */
  1823. U8 Reserved2; /*0x05 */
  1824. U8 SATASlumberTimeout; /*0x06 */
  1825. U8 Reserved3; /*0x07 */
  1826. U8 SASPartialTimeout; /*0x08 */
  1827. U8 Reserved4; /*0x09 */
  1828. U8 SASSlumberTimeout; /*0x0A */
  1829. U8 Reserved5; /*0x0B */
  1830. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1831. *PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1832. Mpi2SasIOUnit5PhyPmSettings_t,
  1833. *pMpi2SasIOUnit5PhyPmSettings_t;
  1834. /*defines for ControlFlags field */
  1835. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  1836. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  1837. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  1838. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  1839. /*defines for PortWidthModeGroup field */
  1840. #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
  1841. /*defines for InactivityTimerExponent field */
  1842. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  1843. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  1844. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  1845. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  1846. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  1847. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  1848. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  1849. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  1850. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  1851. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  1852. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  1853. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  1854. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  1855. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  1856. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  1857. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  1858. /*
  1859. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1860. *one and check the value returned for NumPhys at runtime.
  1861. */
  1862. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  1863. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  1864. #endif
  1865. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  1866. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1867. U8 NumPhys; /*0x08 */
  1868. U8 Reserved1;/*0x09 */
  1869. U16 Reserved2;/*0x0A */
  1870. U32 Reserved3;/*0x0C */
  1871. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
  1872. SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];/*0x10 */
  1873. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1874. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1875. Mpi2SasIOUnitPage5_t, *pMpi2SasIOUnitPage5_t;
  1876. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
  1877. /*SAS IO Unit Page 6 */
  1878. typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
  1879. U8 CurrentStatus; /*0x00 */
  1880. U8 CurrentModulation; /*0x01 */
  1881. U8 CurrentUtilization; /*0x02 */
  1882. U8 Reserved1; /*0x03 */
  1883. U32 Reserved2; /*0x04 */
  1884. } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1885. *PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1886. Mpi2SasIOUnit6PortWidthModGroupStatus_t,
  1887. *pMpi2SasIOUnit6PortWidthModGroupStatus_t;
  1888. /*defines for CurrentStatus field */
  1889. #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
  1890. #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
  1891. #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
  1892. #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
  1893. #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
  1894. #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
  1895. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
  1896. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
  1897. /*defines for CurrentModulation field */
  1898. #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
  1899. #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
  1900. #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
  1901. #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
  1902. /*
  1903. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1904. *one and check the value returned for NumGroups at runtime.
  1905. */
  1906. #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
  1907. #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
  1908. #endif
  1909. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
  1910. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1911. U32 Reserved1; /*0x08 */
  1912. U32 Reserved2; /*0x0C */
  1913. U8 NumGroups; /*0x10 */
  1914. U8 Reserved3; /*0x11 */
  1915. U16 Reserved4; /*0x12 */
  1916. MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
  1917. PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /*0x14 */
  1918. } MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1919. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1920. Mpi2SasIOUnitPage6_t, *pMpi2SasIOUnitPage6_t;
  1921. #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
  1922. /*SAS IO Unit Page 7 */
  1923. typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
  1924. U8 Flags; /*0x00 */
  1925. U8 Reserved1; /*0x01 */
  1926. U16 Reserved2; /*0x02 */
  1927. U8 Threshold75Pct; /*0x04 */
  1928. U8 Threshold50Pct; /*0x05 */
  1929. U8 Threshold25Pct; /*0x06 */
  1930. U8 Reserved3; /*0x07 */
  1931. } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1932. *PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1933. Mpi2SasIOUnit7PortWidthModGroupSettings_t,
  1934. *pMpi2SasIOUnit7PortWidthModGroupSettings_t;
  1935. /*defines for Flags field */
  1936. #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
  1937. /*
  1938. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1939. *one and check the value returned for NumGroups at runtime.
  1940. */
  1941. #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
  1942. #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
  1943. #endif
  1944. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
  1945. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1946. U8 SamplingInterval; /*0x08 */
  1947. U8 WindowLength; /*0x09 */
  1948. U16 Reserved1; /*0x0A */
  1949. U32 Reserved2; /*0x0C */
  1950. U32 Reserved3; /*0x10 */
  1951. U8 NumGroups; /*0x14 */
  1952. U8 Reserved4; /*0x15 */
  1953. U16 Reserved5; /*0x16 */
  1954. MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
  1955. PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX];/*0x18 */
  1956. } MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1957. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1958. Mpi2SasIOUnitPage7_t, *pMpi2SasIOUnitPage7_t;
  1959. #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
  1960. /*SAS IO Unit Page 8 */
  1961. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
  1962. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  1963. Header; /*0x00 */
  1964. U32
  1965. Reserved1; /*0x08 */
  1966. U32
  1967. PowerManagementCapabilities; /*0x0C */
  1968. U8
  1969. TxRxSleepStatus; /*0x10 */
  1970. U8
  1971. Reserved2; /*0x11 */
  1972. U16
  1973. Reserved3; /*0x12 */
  1974. } MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1975. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1976. Mpi2SasIOUnitPage8_t, *pMpi2SasIOUnitPage8_t;
  1977. #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
  1978. /*defines for PowerManagementCapabilities field */
  1979. #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
  1980. #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  1981. #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  1982. #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  1983. #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  1984. #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
  1985. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  1986. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  1987. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  1988. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  1989. /*defines for TxRxSleepStatus field */
  1990. #define MPI25_SASIOUNIT8_TXRXSLEEP_UNSUPPORTED (0x00)
  1991. #define MPI25_SASIOUNIT8_TXRXSLEEP_DISENGAGED (0x01)
  1992. #define MPI25_SASIOUNIT8_TXRXSLEEP_ACTIVE (0x02)
  1993. #define MPI25_SASIOUNIT8_TXRXSLEEP_SHUTDOWN (0x03)
  1994. /*SAS IO Unit Page 16 */
  1995. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
  1996. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  1997. Header; /*0x00 */
  1998. U64
  1999. TimeStamp; /*0x08 */
  2000. U32
  2001. Reserved1; /*0x10 */
  2002. U32
  2003. Reserved2; /*0x14 */
  2004. U32
  2005. FastPathPendedRequests; /*0x18 */
  2006. U32
  2007. FastPathUnPendedRequests; /*0x1C */
  2008. U32
  2009. FastPathHostRequestStarts; /*0x20 */
  2010. U32
  2011. FastPathFirmwareRequestStarts; /*0x24 */
  2012. U32
  2013. FastPathHostCompletions; /*0x28 */
  2014. U32
  2015. FastPathFirmwareCompletions; /*0x2C */
  2016. U32
  2017. NonFastPathRequestStarts; /*0x30 */
  2018. U32
  2019. NonFastPathHostCompletions; /*0x30 */
  2020. } MPI2_CONFIG_PAGE_SASIOUNIT16,
  2021. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
  2022. Mpi2SasIOUnitPage16_t, *pMpi2SasIOUnitPage16_t;
  2023. #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
  2024. /****************************************************************************
  2025. * SAS Expander Config Pages
  2026. ****************************************************************************/
  2027. /*SAS Expander Page 0 */
  2028. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0 {
  2029. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2030. Header; /*0x00 */
  2031. U8
  2032. PhysicalPort; /*0x08 */
  2033. U8
  2034. ReportGenLength; /*0x09 */
  2035. U16
  2036. EnclosureHandle; /*0x0A */
  2037. U64
  2038. SASAddress; /*0x0C */
  2039. U32
  2040. DiscoveryStatus; /*0x14 */
  2041. U16
  2042. DevHandle; /*0x18 */
  2043. U16
  2044. ParentDevHandle; /*0x1A */
  2045. U16
  2046. ExpanderChangeCount; /*0x1C */
  2047. U16
  2048. ExpanderRouteIndexes; /*0x1E */
  2049. U8
  2050. NumPhys; /*0x20 */
  2051. U8
  2052. SASLevel; /*0x21 */
  2053. U16
  2054. Flags; /*0x22 */
  2055. U16
  2056. STPBusInactivityTimeLimit; /*0x24 */
  2057. U16
  2058. STPMaxConnectTimeLimit; /*0x26 */
  2059. U16
  2060. STP_SMP_NexusLossTime; /*0x28 */
  2061. U16
  2062. MaxNumRoutedSasAddresses; /*0x2A */
  2063. U64
  2064. ActiveZoneManagerSASAddress;/*0x2C */
  2065. U16
  2066. ZoneLockInactivityLimit; /*0x34 */
  2067. U16
  2068. Reserved1; /*0x36 */
  2069. U8
  2070. TimeToReducedFunc; /*0x38 */
  2071. U8
  2072. InitialTimeToReducedFunc; /*0x39 */
  2073. U8
  2074. MaxReducedFuncTime; /*0x3A */
  2075. U8
  2076. Reserved2; /*0x3B */
  2077. } MPI2_CONFIG_PAGE_EXPANDER_0,
  2078. *PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  2079. Mpi2ExpanderPage0_t, *pMpi2ExpanderPage0_t;
  2080. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  2081. /*values for SAS Expander Page 0 DiscoveryStatus field */
  2082. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  2083. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  2084. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  2085. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  2086. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  2087. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  2088. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  2089. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  2090. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  2091. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2092. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  2093. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  2094. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  2095. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2096. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  2097. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2098. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  2099. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  2100. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2101. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  2102. /*values for SAS Expander Page 0 Flags field */
  2103. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  2104. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  2105. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  2106. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  2107. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  2108. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  2109. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  2110. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  2111. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  2112. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  2113. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  2114. /*SAS Expander Page 1 */
  2115. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1 {
  2116. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2117. Header; /*0x00 */
  2118. U8
  2119. PhysicalPort; /*0x08 */
  2120. U8
  2121. Reserved1; /*0x09 */
  2122. U16
  2123. Reserved2; /*0x0A */
  2124. U8
  2125. NumPhys; /*0x0C */
  2126. U8
  2127. Phy; /*0x0D */
  2128. U16
  2129. NumTableEntriesProgrammed; /*0x0E */
  2130. U8
  2131. ProgrammedLinkRate; /*0x10 */
  2132. U8
  2133. HwLinkRate; /*0x11 */
  2134. U16
  2135. AttachedDevHandle; /*0x12 */
  2136. U32
  2137. PhyInfo; /*0x14 */
  2138. U32
  2139. AttachedDeviceInfo; /*0x18 */
  2140. U16
  2141. ExpanderDevHandle; /*0x1C */
  2142. U8
  2143. ChangeCount; /*0x1E */
  2144. U8
  2145. NegotiatedLinkRate; /*0x1F */
  2146. U8
  2147. PhyIdentifier; /*0x20 */
  2148. U8
  2149. AttachedPhyIdentifier; /*0x21 */
  2150. U8
  2151. Reserved3; /*0x22 */
  2152. U8
  2153. DiscoveryInfo; /*0x23 */
  2154. U32
  2155. AttachedPhyInfo; /*0x24 */
  2156. U8
  2157. ZoneGroup; /*0x28 */
  2158. U8
  2159. SelfConfigStatus; /*0x29 */
  2160. U16
  2161. Reserved4; /*0x2A */
  2162. } MPI2_CONFIG_PAGE_EXPANDER_1,
  2163. *PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  2164. Mpi2ExpanderPage1_t, *pMpi2ExpanderPage1_t;
  2165. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  2166. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2167. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2168. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2169. /*see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines
  2170. *used for the AttachedDeviceInfo field */
  2171. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2172. /*values for SAS Expander Page 1 DiscoveryInfo field */
  2173. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  2174. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  2175. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2176. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2177. /****************************************************************************
  2178. * SAS Device Config Pages
  2179. ****************************************************************************/
  2180. /*SAS Device Page 0 */
  2181. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0 {
  2182. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2183. Header; /*0x00 */
  2184. U16
  2185. Slot; /*0x08 */
  2186. U16
  2187. EnclosureHandle; /*0x0A */
  2188. U64
  2189. SASAddress; /*0x0C */
  2190. U16
  2191. ParentDevHandle; /*0x14 */
  2192. U8
  2193. PhyNum; /*0x16 */
  2194. U8
  2195. AccessStatus; /*0x17 */
  2196. U16
  2197. DevHandle; /*0x18 */
  2198. U8
  2199. AttachedPhyIdentifier; /*0x1A */
  2200. U8
  2201. ZoneGroup; /*0x1B */
  2202. U32
  2203. DeviceInfo; /*0x1C */
  2204. U16
  2205. Flags; /*0x20 */
  2206. U8
  2207. PhysicalPort; /*0x22 */
  2208. U8
  2209. MaxPortConnections; /*0x23 */
  2210. U64
  2211. DeviceName; /*0x24 */
  2212. U8
  2213. PortGroups; /*0x2C */
  2214. U8
  2215. DmaGroup; /*0x2D */
  2216. U8
  2217. ControlGroup; /*0x2E */
  2218. U8
  2219. Reserved1; /*0x2F */
  2220. U32
  2221. Reserved2; /*0x30 */
  2222. U32
  2223. Reserved3; /*0x34 */
  2224. } MPI2_CONFIG_PAGE_SAS_DEV_0,
  2225. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  2226. Mpi2SasDevicePage0_t,
  2227. *pMpi2SasDevicePage0_t;
  2228. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  2229. /*values for SAS Device Page 0 AccessStatus field */
  2230. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2231. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2232. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2233. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  2234. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  2235. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  2236. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  2237. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  2238. /*specific values for SATA Init failures */
  2239. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  2240. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  2241. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  2242. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  2243. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  2244. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  2245. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  2246. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  2247. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  2248. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  2249. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  2250. /*see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2251. /*values for SAS Device Page 0 Flags field */
  2252. #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  2253. #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH (0x4000)
  2254. #define MPI25_SAS_DEVICE0_FLAGS_FAST_PATH_CAPABLE (0x2000)
  2255. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  2256. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  2257. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  2258. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2259. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2260. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2261. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2262. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2263. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2264. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2265. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2266. /*SAS Device Page 1 */
  2267. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1 {
  2268. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2269. Header; /*0x00 */
  2270. U32
  2271. Reserved1; /*0x08 */
  2272. U64
  2273. SASAddress; /*0x0C */
  2274. U32
  2275. Reserved2; /*0x14 */
  2276. U16
  2277. DevHandle; /*0x18 */
  2278. U16
  2279. Reserved3; /*0x1A */
  2280. U8
  2281. InitialRegDeviceFIS[20];/*0x1C */
  2282. } MPI2_CONFIG_PAGE_SAS_DEV_1,
  2283. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  2284. Mpi2SasDevicePage1_t,
  2285. *pMpi2SasDevicePage1_t;
  2286. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  2287. /****************************************************************************
  2288. * SAS PHY Config Pages
  2289. ****************************************************************************/
  2290. /*SAS PHY Page 0 */
  2291. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0 {
  2292. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2293. Header; /*0x00 */
  2294. U16
  2295. OwnerDevHandle; /*0x08 */
  2296. U16
  2297. Reserved1; /*0x0A */
  2298. U16
  2299. AttachedDevHandle; /*0x0C */
  2300. U8
  2301. AttachedPhyIdentifier; /*0x0E */
  2302. U8
  2303. Reserved2; /*0x0F */
  2304. U32
  2305. AttachedPhyInfo; /*0x10 */
  2306. U8
  2307. ProgrammedLinkRate; /*0x14 */
  2308. U8
  2309. HwLinkRate; /*0x15 */
  2310. U8
  2311. ChangeCount; /*0x16 */
  2312. U8
  2313. Flags; /*0x17 */
  2314. U32
  2315. PhyInfo; /*0x18 */
  2316. U8
  2317. NegotiatedLinkRate; /*0x1C */
  2318. U8
  2319. Reserved3; /*0x1D */
  2320. U16
  2321. Reserved4; /*0x1E */
  2322. } MPI2_CONFIG_PAGE_SAS_PHY_0,
  2323. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  2324. Mpi2SasPhyPage0_t, *pMpi2SasPhyPage0_t;
  2325. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  2326. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2327. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2328. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2329. /*values for SAS PHY Page 0 Flags field */
  2330. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2331. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2332. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2333. /*SAS PHY Page 1 */
  2334. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1 {
  2335. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2336. Header; /*0x00 */
  2337. U32
  2338. Reserved1; /*0x08 */
  2339. U32
  2340. InvalidDwordCount; /*0x0C */
  2341. U32
  2342. RunningDisparityErrorCount; /*0x10 */
  2343. U32
  2344. LossDwordSynchCount; /*0x14 */
  2345. U32
  2346. PhyResetProblemCount; /*0x18 */
  2347. } MPI2_CONFIG_PAGE_SAS_PHY_1,
  2348. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  2349. Mpi2SasPhyPage1_t, *pMpi2SasPhyPage1_t;
  2350. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  2351. /*SAS PHY Page 2 */
  2352. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  2353. U8 PhyEventCode; /*0x00 */
  2354. U8 Reserved1; /*0x01 */
  2355. U16 Reserved2; /*0x02 */
  2356. U32 PhyEventInfo; /*0x04 */
  2357. } MPI2_SASPHY2_PHY_EVENT, *PTR_MPI2_SASPHY2_PHY_EVENT,
  2358. Mpi2SasPhy2PhyEvent_t, *pMpi2SasPhy2PhyEvent_t;
  2359. /*use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  2360. /*
  2361. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2362. *one and check the value returned for NumPhyEvents at runtime.
  2363. */
  2364. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  2365. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  2366. #endif
  2367. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  2368. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2369. Header; /*0x00 */
  2370. U32
  2371. Reserved1; /*0x08 */
  2372. U8
  2373. NumPhyEvents; /*0x0C */
  2374. U8
  2375. Reserved2; /*0x0D */
  2376. U16
  2377. Reserved3; /*0x0E */
  2378. MPI2_SASPHY2_PHY_EVENT
  2379. PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /*0x10 */
  2380. } MPI2_CONFIG_PAGE_SAS_PHY_2,
  2381. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  2382. Mpi2SasPhyPage2_t,
  2383. *pMpi2SasPhyPage2_t;
  2384. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  2385. /*SAS PHY Page 3 */
  2386. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  2387. U8 PhyEventCode; /*0x00 */
  2388. U8 Reserved1; /*0x01 */
  2389. U16 Reserved2; /*0x02 */
  2390. U8 CounterType; /*0x04 */
  2391. U8 ThresholdWindow; /*0x05 */
  2392. U8 TimeUnits; /*0x06 */
  2393. U8 Reserved3; /*0x07 */
  2394. U32 EventThreshold; /*0x08 */
  2395. U16 ThresholdFlags; /*0x0C */
  2396. U16 Reserved4; /*0x0E */
  2397. } MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2398. *PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2399. Mpi2SasPhy3PhyEventConfig_t,
  2400. *pMpi2SasPhy3PhyEventConfig_t;
  2401. /*values for PhyEventCode field */
  2402. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  2403. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  2404. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  2405. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  2406. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  2407. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  2408. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  2409. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  2410. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  2411. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  2412. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  2413. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  2414. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  2415. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  2416. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  2417. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  2418. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  2419. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  2420. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  2421. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  2422. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  2423. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  2424. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  2425. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  2426. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  2427. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  2428. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  2429. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  2430. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  2431. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  2432. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  2433. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  2434. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  2435. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  2436. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  2437. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  2438. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  2439. /*values for the CounterType field */
  2440. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  2441. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  2442. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  2443. /*values for the TimeUnits field */
  2444. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  2445. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  2446. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  2447. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  2448. /*values for the ThresholdFlags field */
  2449. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  2450. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  2451. /*
  2452. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2453. *one and check the value returned for NumPhyEvents at runtime.
  2454. */
  2455. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  2456. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  2457. #endif
  2458. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  2459. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2460. Header; /*0x00 */
  2461. U32
  2462. Reserved1; /*0x08 */
  2463. U8
  2464. NumPhyEvents; /*0x0C */
  2465. U8
  2466. Reserved2; /*0x0D */
  2467. U16
  2468. Reserved3; /*0x0E */
  2469. MPI2_SASPHY3_PHY_EVENT_CONFIG
  2470. PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /*0x10 */
  2471. } MPI2_CONFIG_PAGE_SAS_PHY_3,
  2472. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  2473. Mpi2SasPhyPage3_t, *pMpi2SasPhyPage3_t;
  2474. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  2475. /*SAS PHY Page 4 */
  2476. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  2477. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2478. Header; /*0x00 */
  2479. U16
  2480. Reserved1; /*0x08 */
  2481. U8
  2482. Reserved2; /*0x0A */
  2483. U8
  2484. Flags; /*0x0B */
  2485. U8
  2486. InitialFrame[28]; /*0x0C */
  2487. } MPI2_CONFIG_PAGE_SAS_PHY_4,
  2488. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  2489. Mpi2SasPhyPage4_t, *pMpi2SasPhyPage4_t;
  2490. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  2491. /*values for the Flags field */
  2492. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  2493. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  2494. /****************************************************************************
  2495. * SAS Port Config Pages
  2496. ****************************************************************************/
  2497. /*SAS Port Page 0 */
  2498. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0 {
  2499. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2500. Header; /*0x00 */
  2501. U8
  2502. PortNumber; /*0x08 */
  2503. U8
  2504. PhysicalPort; /*0x09 */
  2505. U8
  2506. PortWidth; /*0x0A */
  2507. U8
  2508. PhysicalPortWidth; /*0x0B */
  2509. U8
  2510. ZoneGroup; /*0x0C */
  2511. U8
  2512. Reserved1; /*0x0D */
  2513. U16
  2514. Reserved2; /*0x0E */
  2515. U64
  2516. SASAddress; /*0x10 */
  2517. U32
  2518. DeviceInfo; /*0x18 */
  2519. U32
  2520. Reserved3; /*0x1C */
  2521. U32
  2522. Reserved4; /*0x20 */
  2523. } MPI2_CONFIG_PAGE_SAS_PORT_0,
  2524. *PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  2525. Mpi2SasPortPage0_t, *pMpi2SasPortPage0_t;
  2526. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  2527. /*see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  2528. /****************************************************************************
  2529. * SAS Enclosure Config Pages
  2530. ****************************************************************************/
  2531. /*SAS Enclosure Page 0 */
  2532. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0 {
  2533. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2534. Header; /*0x00 */
  2535. U32
  2536. Reserved1; /*0x08 */
  2537. U64
  2538. EnclosureLogicalID; /*0x0C */
  2539. U16
  2540. Flags; /*0x14 */
  2541. U16
  2542. EnclosureHandle; /*0x16 */
  2543. U16
  2544. NumSlots; /*0x18 */
  2545. U16
  2546. StartSlot; /*0x1A */
  2547. U16
  2548. Reserved2; /*0x1C */
  2549. U16
  2550. SEPDevHandle; /*0x1E */
  2551. U32
  2552. Reserved3; /*0x20 */
  2553. U32
  2554. Reserved4; /*0x24 */
  2555. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2556. *PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2557. Mpi2SasEnclosurePage0_t, *pMpi2SasEnclosurePage0_t;
  2558. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  2559. /*values for SAS Enclosure Page 0 Flags field */
  2560. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2561. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2562. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2563. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2564. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2565. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2566. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2567. /****************************************************************************
  2568. * Log Config Page
  2569. ****************************************************************************/
  2570. /*Log Page 0 */
  2571. /*
  2572. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2573. *one and check the value returned for NumLogEntries at runtime.
  2574. */
  2575. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  2576. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  2577. #endif
  2578. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  2579. typedef struct _MPI2_LOG_0_ENTRY {
  2580. U64 TimeStamp; /*0x00 */
  2581. U32 Reserved1; /*0x08 */
  2582. U16 LogSequence; /*0x0C */
  2583. U16 LogEntryQualifier; /*0x0E */
  2584. U8 VP_ID; /*0x10 */
  2585. U8 VF_ID; /*0x11 */
  2586. U16 Reserved2; /*0x12 */
  2587. U8
  2588. LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/*0x14 */
  2589. } MPI2_LOG_0_ENTRY, *PTR_MPI2_LOG_0_ENTRY,
  2590. Mpi2Log0Entry_t, *pMpi2Log0Entry_t;
  2591. /*values for Log Page 0 LogEntry LogEntryQualifier field */
  2592. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2593. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2594. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2595. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2596. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2597. typedef struct _MPI2_CONFIG_PAGE_LOG_0 {
  2598. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2599. U32 Reserved1; /*0x08 */
  2600. U32 Reserved2; /*0x0C */
  2601. U16 NumLogEntries;/*0x10 */
  2602. U16 Reserved3; /*0x12 */
  2603. MPI2_LOG_0_ENTRY
  2604. LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /*0x14 */
  2605. } MPI2_CONFIG_PAGE_LOG_0, *PTR_MPI2_CONFIG_PAGE_LOG_0,
  2606. Mpi2LogPage0_t, *pMpi2LogPage0_t;
  2607. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2608. /****************************************************************************
  2609. * RAID Config Page
  2610. ****************************************************************************/
  2611. /*RAID Page 0 */
  2612. /*
  2613. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2614. *one and check the value returned for NumElements at runtime.
  2615. */
  2616. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2617. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2618. #endif
  2619. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT {
  2620. U16 ElementFlags; /*0x00 */
  2621. U16 VolDevHandle; /*0x02 */
  2622. U8 HotSparePool; /*0x04 */
  2623. U8 PhysDiskNum; /*0x05 */
  2624. U16 PhysDiskDevHandle; /*0x06 */
  2625. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2626. *PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2627. Mpi2RaidConfig0ConfigElement_t,
  2628. *pMpi2RaidConfig0ConfigElement_t;
  2629. /*values for the ElementFlags field */
  2630. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2631. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2632. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2633. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2634. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2635. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0 {
  2636. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2637. U8 NumHotSpares; /*0x08 */
  2638. U8 NumPhysDisks; /*0x09 */
  2639. U8 NumVolumes; /*0x0A */
  2640. U8 ConfigNum; /*0x0B */
  2641. U32 Flags; /*0x0C */
  2642. U8 ConfigGUID[24]; /*0x10 */
  2643. U32 Reserved1; /*0x28 */
  2644. U8 NumElements; /*0x2C */
  2645. U8 Reserved2; /*0x2D */
  2646. U16 Reserved3; /*0x2E */
  2647. MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2648. ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /*0x30 */
  2649. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2650. *PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2651. Mpi2RaidConfigurationPage0_t,
  2652. *pMpi2RaidConfigurationPage0_t;
  2653. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2654. /*values for RAID Configuration Page 0 Flags field */
  2655. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2656. /****************************************************************************
  2657. * Driver Persistent Mapping Config Pages
  2658. ****************************************************************************/
  2659. /*Driver Persistent Mapping Page 0 */
  2660. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY {
  2661. U64 PhysicalIdentifier; /*0x00 */
  2662. U16 MappingInformation; /*0x08 */
  2663. U16 DeviceIndex; /*0x0A */
  2664. U32 PhysicalBitsMapping; /*0x0C */
  2665. U32 Reserved1; /*0x10 */
  2666. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2667. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2668. Mpi2DriverMap0Entry_t, *pMpi2DriverMap0Entry_t;
  2669. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0 {
  2670. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2671. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /*0x08 */
  2672. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2673. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2674. Mpi2DriverMappingPage0_t, *pMpi2DriverMappingPage0_t;
  2675. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2676. /*values for Driver Persistent Mapping Page 0 MappingInformation field */
  2677. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2678. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2679. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2680. /****************************************************************************
  2681. * Ethernet Config Pages
  2682. ****************************************************************************/
  2683. /*Ethernet Page 0 */
  2684. /*IP address (union of IPv4 and IPv6) */
  2685. typedef union _MPI2_ETHERNET_IP_ADDR {
  2686. U32 IPv4Addr;
  2687. U32 IPv6Addr[4];
  2688. } MPI2_ETHERNET_IP_ADDR, *PTR_MPI2_ETHERNET_IP_ADDR,
  2689. Mpi2EthernetIpAddr_t, *pMpi2EthernetIpAddr_t;
  2690. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2691. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2692. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2693. U8 NumInterfaces; /*0x08 */
  2694. U8 Reserved0; /*0x09 */
  2695. U16 Reserved1; /*0x0A */
  2696. U32 Status; /*0x0C */
  2697. U8 MediaState; /*0x10 */
  2698. U8 Reserved2; /*0x11 */
  2699. U16 Reserved3; /*0x12 */
  2700. U8 MacAddress[6]; /*0x14 */
  2701. U8 Reserved4; /*0x1A */
  2702. U8 Reserved5; /*0x1B */
  2703. MPI2_ETHERNET_IP_ADDR IpAddress; /*0x1C */
  2704. MPI2_ETHERNET_IP_ADDR SubnetMask; /*0x2C */
  2705. MPI2_ETHERNET_IP_ADDR GatewayIpAddress;/*0x3C */
  2706. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /*0x4C */
  2707. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /*0x5C */
  2708. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /*0x6C */
  2709. U8
  2710. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  2711. } MPI2_CONFIG_PAGE_ETHERNET_0,
  2712. *PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2713. Mpi2EthernetPage0_t, *pMpi2EthernetPage0_t;
  2714. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2715. /*values for Ethernet Page 0 Status field */
  2716. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2717. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2718. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2719. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2720. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2721. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2722. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2723. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2724. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2725. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2726. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2727. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2728. /*values for Ethernet Page 0 MediaState field */
  2729. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2730. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2731. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2732. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2733. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2734. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2735. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2736. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2737. /*Ethernet Page 1 */
  2738. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2739. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2740. Header; /*0x00 */
  2741. U32
  2742. Reserved0; /*0x08 */
  2743. U32
  2744. Flags; /*0x0C */
  2745. U8
  2746. MediaState; /*0x10 */
  2747. U8
  2748. Reserved1; /*0x11 */
  2749. U16
  2750. Reserved2; /*0x12 */
  2751. U8
  2752. MacAddress[6]; /*0x14 */
  2753. U8
  2754. Reserved3; /*0x1A */
  2755. U8
  2756. Reserved4; /*0x1B */
  2757. MPI2_ETHERNET_IP_ADDR
  2758. StaticIpAddress; /*0x1C */
  2759. MPI2_ETHERNET_IP_ADDR
  2760. StaticSubnetMask; /*0x2C */
  2761. MPI2_ETHERNET_IP_ADDR
  2762. StaticGatewayIpAddress; /*0x3C */
  2763. MPI2_ETHERNET_IP_ADDR
  2764. StaticDNS1IpAddress; /*0x4C */
  2765. MPI2_ETHERNET_IP_ADDR
  2766. StaticDNS2IpAddress; /*0x5C */
  2767. U32
  2768. Reserved5; /*0x6C */
  2769. U32
  2770. Reserved6; /*0x70 */
  2771. U32
  2772. Reserved7; /*0x74 */
  2773. U32
  2774. Reserved8; /*0x78 */
  2775. U8
  2776. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  2777. } MPI2_CONFIG_PAGE_ETHERNET_1,
  2778. *PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  2779. Mpi2EthernetPage1_t, *pMpi2EthernetPage1_t;
  2780. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  2781. /*values for Ethernet Page 1 Flags field */
  2782. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  2783. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  2784. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  2785. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  2786. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  2787. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  2788. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  2789. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  2790. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  2791. /*values for Ethernet Page 1 MediaState field */
  2792. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  2793. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  2794. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  2795. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  2796. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  2797. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  2798. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  2799. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  2800. /****************************************************************************
  2801. * Extended Manufacturing Config Pages
  2802. ****************************************************************************/
  2803. /*
  2804. *Generic structure to use for product-specific extended manufacturing pages
  2805. *(currently Extended Manufacturing Page 40 through Extended Manufacturing
  2806. *Page 60).
  2807. */
  2808. typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
  2809. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2810. Header; /*0x00 */
  2811. U32
  2812. ProductSpecificInfo; /*0x08 */
  2813. } MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2814. *PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2815. Mpi2ExtManufacturingPagePS_t,
  2816. *pMpi2ExtManufacturingPagePS_t;
  2817. /*PageVersion should be provided by product-specific code */
  2818. #endif