ipr.h 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <asm/unaligned.h>
  28. #include <linux/types.h>
  29. #include <linux/completion.h>
  30. #include <linux/libata.h>
  31. #include <linux/list.h>
  32. #include <linux/kref.h>
  33. #include <linux/blk-iopoll.h>
  34. #include <scsi/scsi.h>
  35. #include <scsi/scsi_cmnd.h>
  36. /*
  37. * Literals
  38. */
  39. #define IPR_DRIVER_VERSION "2.6.0"
  40. #define IPR_DRIVER_DATE "(November 16, 2012)"
  41. /*
  42. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  43. * ops per device for devices not running tagged command queuing.
  44. * This can be adjusted at runtime through sysfs device attributes.
  45. */
  46. #define IPR_MAX_CMD_PER_LUN 6
  47. #define IPR_MAX_CMD_PER_ATA_LUN 1
  48. /*
  49. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  50. * ops the mid-layer can send to the adapter.
  51. */
  52. #define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
  53. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  54. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  55. #define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
  56. #define IPR_SUBS_DEV_ID_2780 0x0264
  57. #define IPR_SUBS_DEV_ID_5702 0x0266
  58. #define IPR_SUBS_DEV_ID_5703 0x0278
  59. #define IPR_SUBS_DEV_ID_572E 0x028D
  60. #define IPR_SUBS_DEV_ID_573E 0x02D3
  61. #define IPR_SUBS_DEV_ID_573D 0x02D4
  62. #define IPR_SUBS_DEV_ID_571A 0x02C0
  63. #define IPR_SUBS_DEV_ID_571B 0x02BE
  64. #define IPR_SUBS_DEV_ID_571E 0x02BF
  65. #define IPR_SUBS_DEV_ID_571F 0x02D5
  66. #define IPR_SUBS_DEV_ID_572A 0x02C1
  67. #define IPR_SUBS_DEV_ID_572B 0x02C2
  68. #define IPR_SUBS_DEV_ID_572F 0x02C3
  69. #define IPR_SUBS_DEV_ID_574E 0x030A
  70. #define IPR_SUBS_DEV_ID_575B 0x030D
  71. #define IPR_SUBS_DEV_ID_575C 0x0338
  72. #define IPR_SUBS_DEV_ID_57B3 0x033A
  73. #define IPR_SUBS_DEV_ID_57B7 0x0360
  74. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  75. #define IPR_SUBS_DEV_ID_57B4 0x033B
  76. #define IPR_SUBS_DEV_ID_57B2 0x035F
  77. #define IPR_SUBS_DEV_ID_57C0 0x0352
  78. #define IPR_SUBS_DEV_ID_57C3 0x0353
  79. #define IPR_SUBS_DEV_ID_57C4 0x0354
  80. #define IPR_SUBS_DEV_ID_57C6 0x0357
  81. #define IPR_SUBS_DEV_ID_57CC 0x035C
  82. #define IPR_SUBS_DEV_ID_57B5 0x033C
  83. #define IPR_SUBS_DEV_ID_57CE 0x035E
  84. #define IPR_SUBS_DEV_ID_57B1 0x0355
  85. #define IPR_SUBS_DEV_ID_574D 0x0356
  86. #define IPR_SUBS_DEV_ID_57C8 0x035D
  87. #define IPR_SUBS_DEV_ID_57D5 0x03FB
  88. #define IPR_SUBS_DEV_ID_57D6 0x03FC
  89. #define IPR_SUBS_DEV_ID_57D7 0x03FF
  90. #define IPR_SUBS_DEV_ID_57D8 0x03FE
  91. #define IPR_SUBS_DEV_ID_57D9 0x046D
  92. #define IPR_SUBS_DEV_ID_57EB 0x0474
  93. #define IPR_SUBS_DEV_ID_57EC 0x0475
  94. #define IPR_SUBS_DEV_ID_57ED 0x0499
  95. #define IPR_SUBS_DEV_ID_57EE 0x049A
  96. #define IPR_SUBS_DEV_ID_57EF 0x049B
  97. #define IPR_SUBS_DEV_ID_57F0 0x049C
  98. #define IPR_NAME "ipr"
  99. /*
  100. * Return codes
  101. */
  102. #define IPR_RC_JOB_CONTINUE 1
  103. #define IPR_RC_JOB_RETURN 2
  104. /*
  105. * IOASCs
  106. */
  107. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  108. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  109. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  110. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  111. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  112. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  113. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  114. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  115. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  116. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  117. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  118. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  119. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  120. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  121. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  122. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  123. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  124. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  125. /* Driver data flags */
  126. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  127. #define IPR_USE_PCI_WARM_RESET 0x00000002
  128. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  129. #define IPR_NUM_LOG_HCAMS 2
  130. #define IPR_NUM_CFG_CHG_HCAMS 2
  131. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  132. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  133. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  134. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  135. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  136. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  137. #define IPR_VSET_BUS 0xff
  138. #define IPR_IOA_BUS 0xff
  139. #define IPR_IOA_TARGET 0xff
  140. #define IPR_IOA_LUN 0xff
  141. #define IPR_MAX_NUM_BUSES 16
  142. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  143. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  144. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  145. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  146. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  147. #define IPR_MAX_COMMANDS 100
  148. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  149. IPR_NUM_INTERNAL_CMD_BLKS)
  150. #define IPR_MAX_PHYSICAL_DEVS 192
  151. #define IPR_DEFAULT_SIS64_DEVS 1024
  152. #define IPR_MAX_SIS64_DEVS 4096
  153. #define IPR_MAX_SGLIST 64
  154. #define IPR_IOA_MAX_SECTORS 32767
  155. #define IPR_VSET_MAX_SECTORS 512
  156. #define IPR_MAX_CDB_LEN 16
  157. #define IPR_MAX_HRRQ_RETRIES 3
  158. #define IPR_DEFAULT_BUS_WIDTH 16
  159. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  160. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  161. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  162. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  163. #define IPR_IOA_RES_HANDLE 0xffffffff
  164. #define IPR_INVALID_RES_HANDLE 0
  165. #define IPR_IOA_RES_ADDR 0x00ffffff
  166. /*
  167. * Adapter Commands
  168. */
  169. #define IPR_QUERY_RSRC_STATE 0xC2
  170. #define IPR_RESET_DEVICE 0xC3
  171. #define IPR_RESET_TYPE_SELECT 0x80
  172. #define IPR_LUN_RESET 0x40
  173. #define IPR_TARGET_RESET 0x20
  174. #define IPR_BUS_RESET 0x10
  175. #define IPR_ATA_PHY_RESET 0x80
  176. #define IPR_ID_HOST_RR_Q 0xC4
  177. #define IPR_QUERY_IOA_CONFIG 0xC5
  178. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  179. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  180. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  181. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  182. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  183. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  184. #define IPR_IOA_SHUTDOWN 0xF7
  185. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  186. /*
  187. * Timeouts
  188. */
  189. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  190. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  191. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  192. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  193. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  194. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  195. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  196. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  197. #define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
  198. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  199. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  200. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  201. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  202. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  203. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  204. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  205. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  206. #define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
  207. #define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
  208. #define IPR_DUMP_DELAY_SECONDS 4
  209. #define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
  210. /*
  211. * SCSI Literals
  212. */
  213. #define IPR_VENDOR_ID_LEN 8
  214. #define IPR_PROD_ID_LEN 16
  215. #define IPR_SERIAL_NUM_LEN 8
  216. /*
  217. * Hardware literals
  218. */
  219. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  220. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  221. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  222. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  223. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  224. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  225. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  226. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  227. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  228. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  229. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  230. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  231. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  232. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  233. #define IPR_DOORBELL 0x82800000
  234. #define IPR_RUNTIME_RESET 0x40000000
  235. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  236. #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
  237. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  238. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  239. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  240. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  241. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  242. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  243. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  244. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  245. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  246. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  247. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  248. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  249. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  250. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  251. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  252. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  253. #define IPR_PCII_ERROR_INTERRUPTS \
  254. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  255. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  256. #define IPR_PCII_OPER_INTERRUPTS \
  257. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  258. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  259. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  260. #define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
  261. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  262. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  263. /*
  264. * Dump literals
  265. */
  266. #define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  267. #define IPR_FMT3_MAX_IOA_DUMP_SIZE (32 * 1024 * 1024)
  268. #define IPR_FMT2_NUM_SDT_ENTRIES 511
  269. #define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
  270. #define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  271. #define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  272. /*
  273. * Misc literals
  274. */
  275. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  276. #define IPR_MAX_MSIX_VECTORS 0x5
  277. #define IPR_MAX_HRRQ_NUM 0x10
  278. #define IPR_INIT_HRRQ 0x0
  279. /*
  280. * Adapter interface types
  281. */
  282. struct ipr_res_addr {
  283. u8 reserved;
  284. u8 bus;
  285. u8 target;
  286. u8 lun;
  287. #define IPR_GET_PHYS_LOC(res_addr) \
  288. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  289. }__attribute__((packed, aligned (4)));
  290. struct ipr_std_inq_vpids {
  291. u8 vendor_id[IPR_VENDOR_ID_LEN];
  292. u8 product_id[IPR_PROD_ID_LEN];
  293. }__attribute__((packed));
  294. struct ipr_vpd {
  295. struct ipr_std_inq_vpids vpids;
  296. u8 sn[IPR_SERIAL_NUM_LEN];
  297. }__attribute__((packed));
  298. struct ipr_ext_vpd {
  299. struct ipr_vpd vpd;
  300. __be32 wwid[2];
  301. }__attribute__((packed));
  302. struct ipr_ext_vpd64 {
  303. struct ipr_vpd vpd;
  304. __be32 wwid[4];
  305. }__attribute__((packed));
  306. struct ipr_std_inq_data {
  307. u8 peri_qual_dev_type;
  308. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  309. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  310. u8 removeable_medium_rsvd;
  311. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  312. #define IPR_IS_DASD_DEVICE(std_inq) \
  313. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  314. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  315. #define IPR_IS_SES_DEVICE(std_inq) \
  316. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  317. u8 version;
  318. u8 aen_naca_fmt;
  319. u8 additional_len;
  320. u8 sccs_rsvd;
  321. u8 bq_enc_multi;
  322. u8 sync_cmdq_flags;
  323. struct ipr_std_inq_vpids vpids;
  324. u8 ros_rsvd_ram_rsvd[4];
  325. u8 serial_num[IPR_SERIAL_NUM_LEN];
  326. }__attribute__ ((packed));
  327. #define IPR_RES_TYPE_AF_DASD 0x00
  328. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  329. #define IPR_RES_TYPE_VOLUME_SET 0x02
  330. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  331. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  332. #define IPR_RES_TYPE_ARRAY 0x05
  333. #define IPR_RES_TYPE_IOAFP 0xff
  334. struct ipr_config_table_entry {
  335. u8 proto;
  336. #define IPR_PROTO_SATA 0x02
  337. #define IPR_PROTO_SATA_ATAPI 0x03
  338. #define IPR_PROTO_SAS_STP 0x06
  339. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  340. u8 array_id;
  341. u8 flags;
  342. #define IPR_IS_IOA_RESOURCE 0x80
  343. u8 rsvd_subtype;
  344. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  345. #define IPR_QUEUE_FROZEN_MODEL 0
  346. #define IPR_QUEUE_NACA_MODEL 1
  347. struct ipr_res_addr res_addr;
  348. __be32 res_handle;
  349. __be32 lun_wwn[2];
  350. struct ipr_std_inq_data std_inq_data;
  351. }__attribute__ ((packed, aligned (4)));
  352. struct ipr_config_table_entry64 {
  353. u8 res_type;
  354. u8 proto;
  355. u8 vset_num;
  356. u8 array_id;
  357. __be16 flags;
  358. __be16 res_flags;
  359. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  360. __be32 res_handle;
  361. u8 dev_id_type;
  362. u8 reserved[3];
  363. __be64 dev_id;
  364. __be64 lun;
  365. __be64 lun_wwn[2];
  366. #define IPR_MAX_RES_PATH_LENGTH 48
  367. __be64 res_path;
  368. struct ipr_std_inq_data std_inq_data;
  369. u8 reserved2[4];
  370. __be64 reserved3[2];
  371. u8 reserved4[8];
  372. }__attribute__ ((packed, aligned (8)));
  373. struct ipr_config_table_hdr {
  374. u8 num_entries;
  375. u8 flags;
  376. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  377. __be16 reserved;
  378. }__attribute__((packed, aligned (4)));
  379. struct ipr_config_table_hdr64 {
  380. __be16 num_entries;
  381. __be16 reserved;
  382. u8 flags;
  383. u8 reserved2[11];
  384. }__attribute__((packed, aligned (4)));
  385. struct ipr_config_table {
  386. struct ipr_config_table_hdr hdr;
  387. struct ipr_config_table_entry dev[0];
  388. }__attribute__((packed, aligned (4)));
  389. struct ipr_config_table64 {
  390. struct ipr_config_table_hdr64 hdr64;
  391. struct ipr_config_table_entry64 dev[0];
  392. }__attribute__((packed, aligned (8)));
  393. struct ipr_config_table_entry_wrapper {
  394. union {
  395. struct ipr_config_table_entry *cfgte;
  396. struct ipr_config_table_entry64 *cfgte64;
  397. } u;
  398. };
  399. struct ipr_hostrcb_cfg_ch_not {
  400. union {
  401. struct ipr_config_table_entry cfgte;
  402. struct ipr_config_table_entry64 cfgte64;
  403. } u;
  404. u8 reserved[936];
  405. }__attribute__((packed, aligned (4)));
  406. struct ipr_supported_device {
  407. __be16 data_length;
  408. u8 reserved;
  409. u8 num_records;
  410. struct ipr_std_inq_vpids vpids;
  411. u8 reserved2[16];
  412. }__attribute__((packed, aligned (4)));
  413. struct ipr_hrr_queue {
  414. struct ipr_ioa_cfg *ioa_cfg;
  415. __be32 *host_rrq;
  416. dma_addr_t host_rrq_dma;
  417. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  418. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  419. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  420. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  421. #define IPR_ID_HRRQ_SELE_ENABLE 0x02
  422. volatile __be32 *hrrq_start;
  423. volatile __be32 *hrrq_end;
  424. volatile __be32 *hrrq_curr;
  425. struct list_head hrrq_free_q;
  426. struct list_head hrrq_pending_q;
  427. spinlock_t _lock;
  428. spinlock_t *lock;
  429. volatile u32 toggle_bit;
  430. u32 size;
  431. u32 min_cmd_id;
  432. u32 max_cmd_id;
  433. u8 allow_interrupts:1;
  434. u8 ioa_is_dead:1;
  435. u8 allow_cmds:1;
  436. u8 removing_ioa:1;
  437. struct blk_iopoll iopoll;
  438. };
  439. /* Command packet structure */
  440. struct ipr_cmd_pkt {
  441. u8 reserved; /* Reserved by IOA */
  442. u8 hrrq_id;
  443. u8 request_type;
  444. #define IPR_RQTYPE_SCSICDB 0x00
  445. #define IPR_RQTYPE_IOACMD 0x01
  446. #define IPR_RQTYPE_HCAM 0x02
  447. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  448. u8 reserved2;
  449. u8 flags_hi;
  450. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  451. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  452. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  453. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  454. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  455. u8 flags_lo;
  456. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  457. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  458. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  459. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  460. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  461. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  462. #define IPR_FLAGS_LO_ACA_TASK 0x08
  463. u8 cdb[16];
  464. __be16 timeout;
  465. }__attribute__ ((packed, aligned(4)));
  466. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  467. u8 flags;
  468. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  469. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  470. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  471. u8 reserved[3];
  472. __be16 data;
  473. u8 feature;
  474. u8 nsect;
  475. u8 lbal;
  476. u8 lbam;
  477. u8 lbah;
  478. u8 device;
  479. u8 command;
  480. u8 reserved2[3];
  481. u8 hob_feature;
  482. u8 hob_nsect;
  483. u8 hob_lbal;
  484. u8 hob_lbam;
  485. u8 hob_lbah;
  486. u8 ctl;
  487. }__attribute__ ((packed, aligned(2)));
  488. struct ipr_ioadl_desc {
  489. __be32 flags_and_data_len;
  490. #define IPR_IOADL_FLAGS_MASK 0xff000000
  491. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  492. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  493. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  494. #define IPR_IOADL_FLAGS_READ 0x48000000
  495. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  496. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  497. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  498. #define IPR_IOADL_FLAGS_LAST 0x01000000
  499. __be32 address;
  500. }__attribute__((packed, aligned (8)));
  501. struct ipr_ioadl64_desc {
  502. __be32 flags;
  503. __be32 data_len;
  504. __be64 address;
  505. }__attribute__((packed, aligned (16)));
  506. struct ipr_ata64_ioadl {
  507. struct ipr_ioarcb_ata_regs regs;
  508. u16 reserved[5];
  509. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  510. }__attribute__((packed, aligned (16)));
  511. struct ipr_ioarcb_add_data {
  512. union {
  513. struct ipr_ioarcb_ata_regs regs;
  514. struct ipr_ioadl_desc ioadl[5];
  515. __be32 add_cmd_parms[10];
  516. } u;
  517. }__attribute__ ((packed, aligned (4)));
  518. struct ipr_ioarcb_sis64_add_addr_ecb {
  519. __be64 ioasa_host_pci_addr;
  520. __be64 data_ioadl_addr;
  521. __be64 reserved;
  522. __be32 ext_control_buf[4];
  523. }__attribute__((packed, aligned (8)));
  524. /* IOA Request Control Block 128 bytes */
  525. struct ipr_ioarcb {
  526. union {
  527. __be32 ioarcb_host_pci_addr;
  528. __be64 ioarcb_host_pci_addr64;
  529. } a;
  530. __be32 res_handle;
  531. __be32 host_response_handle;
  532. __be32 reserved1;
  533. __be32 reserved2;
  534. __be32 reserved3;
  535. __be32 data_transfer_length;
  536. __be32 read_data_transfer_length;
  537. __be32 write_ioadl_addr;
  538. __be32 ioadl_len;
  539. __be32 read_ioadl_addr;
  540. __be32 read_ioadl_len;
  541. __be32 ioasa_host_pci_addr;
  542. __be16 ioasa_len;
  543. __be16 reserved4;
  544. struct ipr_cmd_pkt cmd_pkt;
  545. __be16 add_cmd_parms_offset;
  546. __be16 add_cmd_parms_len;
  547. union {
  548. struct ipr_ioarcb_add_data add_data;
  549. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  550. } u;
  551. }__attribute__((packed, aligned (4)));
  552. struct ipr_ioasa_vset {
  553. __be32 failing_lba_hi;
  554. __be32 failing_lba_lo;
  555. __be32 reserved;
  556. }__attribute__((packed, aligned (4)));
  557. struct ipr_ioasa_af_dasd {
  558. __be32 failing_lba;
  559. __be32 reserved[2];
  560. }__attribute__((packed, aligned (4)));
  561. struct ipr_ioasa_gpdd {
  562. u8 end_state;
  563. u8 bus_phase;
  564. __be16 reserved;
  565. __be32 ioa_data[2];
  566. }__attribute__((packed, aligned (4)));
  567. struct ipr_ioasa_gata {
  568. u8 error;
  569. u8 nsect; /* Interrupt reason */
  570. u8 lbal;
  571. u8 lbam;
  572. u8 lbah;
  573. u8 device;
  574. u8 status;
  575. u8 alt_status; /* ATA CTL */
  576. u8 hob_nsect;
  577. u8 hob_lbal;
  578. u8 hob_lbam;
  579. u8 hob_lbah;
  580. }__attribute__((packed, aligned (4)));
  581. struct ipr_auto_sense {
  582. __be16 auto_sense_len;
  583. __be16 ioa_data_len;
  584. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  585. };
  586. struct ipr_ioasa_hdr {
  587. __be32 ioasc;
  588. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  589. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  590. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  591. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  592. __be16 ret_stat_len; /* Length of the returned IOASA */
  593. __be16 avail_stat_len; /* Total Length of status available. */
  594. __be32 residual_data_len; /* number of bytes in the host data */
  595. /* buffers that were not used by the IOARCB command. */
  596. __be32 ilid;
  597. #define IPR_NO_ILID 0
  598. #define IPR_DRIVER_ILID 0xffffffff
  599. __be32 fd_ioasc;
  600. __be32 fd_phys_locator;
  601. __be32 fd_res_handle;
  602. __be32 ioasc_specific; /* status code specific field */
  603. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  604. #define IPR_AUTOSENSE_VALID 0x40000000
  605. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  606. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  607. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  608. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  609. }__attribute__((packed, aligned (4)));
  610. struct ipr_ioasa {
  611. struct ipr_ioasa_hdr hdr;
  612. union {
  613. struct ipr_ioasa_vset vset;
  614. struct ipr_ioasa_af_dasd dasd;
  615. struct ipr_ioasa_gpdd gpdd;
  616. struct ipr_ioasa_gata gata;
  617. } u;
  618. struct ipr_auto_sense auto_sense;
  619. }__attribute__((packed, aligned (4)));
  620. struct ipr_ioasa64 {
  621. struct ipr_ioasa_hdr hdr;
  622. u8 fd_res_path[8];
  623. union {
  624. struct ipr_ioasa_vset vset;
  625. struct ipr_ioasa_af_dasd dasd;
  626. struct ipr_ioasa_gpdd gpdd;
  627. struct ipr_ioasa_gata gata;
  628. } u;
  629. struct ipr_auto_sense auto_sense;
  630. }__attribute__((packed, aligned (4)));
  631. struct ipr_mode_parm_hdr {
  632. u8 length;
  633. u8 medium_type;
  634. u8 device_spec_parms;
  635. u8 block_desc_len;
  636. }__attribute__((packed));
  637. struct ipr_mode_pages {
  638. struct ipr_mode_parm_hdr hdr;
  639. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  640. }__attribute__((packed));
  641. struct ipr_mode_page_hdr {
  642. u8 ps_page_code;
  643. #define IPR_MODE_PAGE_PS 0x80
  644. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  645. u8 page_length;
  646. }__attribute__ ((packed));
  647. struct ipr_dev_bus_entry {
  648. struct ipr_res_addr res_addr;
  649. u8 flags;
  650. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  651. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  652. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  653. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  654. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  655. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  656. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  657. u8 scsi_id;
  658. u8 bus_width;
  659. u8 extended_reset_delay;
  660. #define IPR_EXTENDED_RESET_DELAY 7
  661. __be32 max_xfer_rate;
  662. u8 spinup_delay;
  663. u8 reserved3;
  664. __be16 reserved4;
  665. }__attribute__((packed, aligned (4)));
  666. struct ipr_mode_page28 {
  667. struct ipr_mode_page_hdr hdr;
  668. u8 num_entries;
  669. u8 entry_length;
  670. struct ipr_dev_bus_entry bus[0];
  671. }__attribute__((packed));
  672. struct ipr_mode_page24 {
  673. struct ipr_mode_page_hdr hdr;
  674. u8 flags;
  675. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  676. }__attribute__((packed));
  677. struct ipr_ioa_vpd {
  678. struct ipr_std_inq_data std_inq_data;
  679. u8 ascii_part_num[12];
  680. u8 reserved[40];
  681. u8 ascii_plant_code[4];
  682. }__attribute__((packed));
  683. struct ipr_inquiry_page3 {
  684. u8 peri_qual_dev_type;
  685. u8 page_code;
  686. u8 reserved1;
  687. u8 page_length;
  688. u8 ascii_len;
  689. u8 reserved2[3];
  690. u8 load_id[4];
  691. u8 major_release;
  692. u8 card_type;
  693. u8 minor_release[2];
  694. u8 ptf_number[4];
  695. u8 patch_number[4];
  696. }__attribute__((packed));
  697. struct ipr_inquiry_cap {
  698. u8 peri_qual_dev_type;
  699. u8 page_code;
  700. u8 reserved1;
  701. u8 page_length;
  702. u8 ascii_len;
  703. u8 reserved2;
  704. u8 sis_version[2];
  705. u8 cap;
  706. #define IPR_CAP_DUAL_IOA_RAID 0x80
  707. u8 reserved3[15];
  708. }__attribute__((packed));
  709. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  710. struct ipr_inquiry_page0 {
  711. u8 peri_qual_dev_type;
  712. u8 page_code;
  713. u8 reserved1;
  714. u8 len;
  715. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  716. }__attribute__((packed));
  717. struct ipr_hostrcb_device_data_entry {
  718. struct ipr_vpd vpd;
  719. struct ipr_res_addr dev_res_addr;
  720. struct ipr_vpd new_vpd;
  721. struct ipr_vpd ioa_last_with_dev_vpd;
  722. struct ipr_vpd cfc_last_with_dev_vpd;
  723. __be32 ioa_data[5];
  724. }__attribute__((packed, aligned (4)));
  725. struct ipr_hostrcb_device_data_entry_enhanced {
  726. struct ipr_ext_vpd vpd;
  727. u8 ccin[4];
  728. struct ipr_res_addr dev_res_addr;
  729. struct ipr_ext_vpd new_vpd;
  730. u8 new_ccin[4];
  731. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  732. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  733. }__attribute__((packed, aligned (4)));
  734. struct ipr_hostrcb64_device_data_entry_enhanced {
  735. struct ipr_ext_vpd vpd;
  736. u8 ccin[4];
  737. u8 res_path[8];
  738. struct ipr_ext_vpd new_vpd;
  739. u8 new_ccin[4];
  740. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  741. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  742. }__attribute__((packed, aligned (4)));
  743. struct ipr_hostrcb_array_data_entry {
  744. struct ipr_vpd vpd;
  745. struct ipr_res_addr expected_dev_res_addr;
  746. struct ipr_res_addr dev_res_addr;
  747. }__attribute__((packed, aligned (4)));
  748. struct ipr_hostrcb64_array_data_entry {
  749. struct ipr_ext_vpd vpd;
  750. u8 ccin[4];
  751. u8 expected_res_path[8];
  752. u8 res_path[8];
  753. }__attribute__((packed, aligned (4)));
  754. struct ipr_hostrcb_array_data_entry_enhanced {
  755. struct ipr_ext_vpd vpd;
  756. u8 ccin[4];
  757. struct ipr_res_addr expected_dev_res_addr;
  758. struct ipr_res_addr dev_res_addr;
  759. }__attribute__((packed, aligned (4)));
  760. struct ipr_hostrcb_type_ff_error {
  761. __be32 ioa_data[758];
  762. }__attribute__((packed, aligned (4)));
  763. struct ipr_hostrcb_type_01_error {
  764. __be32 seek_counter;
  765. __be32 read_counter;
  766. u8 sense_data[32];
  767. __be32 ioa_data[236];
  768. }__attribute__((packed, aligned (4)));
  769. struct ipr_hostrcb_type_02_error {
  770. struct ipr_vpd ioa_vpd;
  771. struct ipr_vpd cfc_vpd;
  772. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  773. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  774. __be32 ioa_data[3];
  775. }__attribute__((packed, aligned (4)));
  776. struct ipr_hostrcb_type_12_error {
  777. struct ipr_ext_vpd ioa_vpd;
  778. struct ipr_ext_vpd cfc_vpd;
  779. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  780. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  781. __be32 ioa_data[3];
  782. }__attribute__((packed, aligned (4)));
  783. struct ipr_hostrcb_type_03_error {
  784. struct ipr_vpd ioa_vpd;
  785. struct ipr_vpd cfc_vpd;
  786. __be32 errors_detected;
  787. __be32 errors_logged;
  788. u8 ioa_data[12];
  789. struct ipr_hostrcb_device_data_entry dev[3];
  790. }__attribute__((packed, aligned (4)));
  791. struct ipr_hostrcb_type_13_error {
  792. struct ipr_ext_vpd ioa_vpd;
  793. struct ipr_ext_vpd cfc_vpd;
  794. __be32 errors_detected;
  795. __be32 errors_logged;
  796. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  797. }__attribute__((packed, aligned (4)));
  798. struct ipr_hostrcb_type_23_error {
  799. struct ipr_ext_vpd ioa_vpd;
  800. struct ipr_ext_vpd cfc_vpd;
  801. __be32 errors_detected;
  802. __be32 errors_logged;
  803. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  804. }__attribute__((packed, aligned (4)));
  805. struct ipr_hostrcb_type_04_error {
  806. struct ipr_vpd ioa_vpd;
  807. struct ipr_vpd cfc_vpd;
  808. u8 ioa_data[12];
  809. struct ipr_hostrcb_array_data_entry array_member[10];
  810. __be32 exposed_mode_adn;
  811. __be32 array_id;
  812. struct ipr_vpd incomp_dev_vpd;
  813. __be32 ioa_data2;
  814. struct ipr_hostrcb_array_data_entry array_member2[8];
  815. struct ipr_res_addr last_func_vset_res_addr;
  816. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  817. u8 protection_level[8];
  818. }__attribute__((packed, aligned (4)));
  819. struct ipr_hostrcb_type_14_error {
  820. struct ipr_ext_vpd ioa_vpd;
  821. struct ipr_ext_vpd cfc_vpd;
  822. __be32 exposed_mode_adn;
  823. __be32 array_id;
  824. struct ipr_res_addr last_func_vset_res_addr;
  825. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  826. u8 protection_level[8];
  827. __be32 num_entries;
  828. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  829. }__attribute__((packed, aligned (4)));
  830. struct ipr_hostrcb_type_24_error {
  831. struct ipr_ext_vpd ioa_vpd;
  832. struct ipr_ext_vpd cfc_vpd;
  833. u8 reserved[2];
  834. u8 exposed_mode_adn;
  835. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  836. u8 array_id;
  837. u8 last_res_path[8];
  838. u8 protection_level[8];
  839. struct ipr_ext_vpd64 array_vpd;
  840. u8 description[16];
  841. u8 reserved2[3];
  842. u8 num_entries;
  843. struct ipr_hostrcb64_array_data_entry array_member[32];
  844. }__attribute__((packed, aligned (4)));
  845. struct ipr_hostrcb_type_07_error {
  846. u8 failure_reason[64];
  847. struct ipr_vpd vpd;
  848. u32 data[222];
  849. }__attribute__((packed, aligned (4)));
  850. struct ipr_hostrcb_type_17_error {
  851. u8 failure_reason[64];
  852. struct ipr_ext_vpd vpd;
  853. u32 data[476];
  854. }__attribute__((packed, aligned (4)));
  855. struct ipr_hostrcb_config_element {
  856. u8 type_status;
  857. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  858. #define IPR_PATH_CFG_NOT_EXIST 0x00
  859. #define IPR_PATH_CFG_IOA_PORT 0x10
  860. #define IPR_PATH_CFG_EXP_PORT 0x20
  861. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  862. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  863. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  864. #define IPR_PATH_CFG_NO_PROB 0x00
  865. #define IPR_PATH_CFG_DEGRADED 0x01
  866. #define IPR_PATH_CFG_FAILED 0x02
  867. #define IPR_PATH_CFG_SUSPECT 0x03
  868. #define IPR_PATH_NOT_DETECTED 0x04
  869. #define IPR_PATH_INCORRECT_CONN 0x05
  870. u8 cascaded_expander;
  871. u8 phy;
  872. u8 link_rate;
  873. #define IPR_PHY_LINK_RATE_MASK 0x0F
  874. __be32 wwid[2];
  875. }__attribute__((packed, aligned (4)));
  876. struct ipr_hostrcb64_config_element {
  877. __be16 length;
  878. u8 descriptor_id;
  879. #define IPR_DESCRIPTOR_MASK 0xC0
  880. #define IPR_DESCRIPTOR_SIS64 0x00
  881. u8 reserved;
  882. u8 type_status;
  883. u8 reserved2[2];
  884. u8 link_rate;
  885. u8 res_path[8];
  886. __be32 wwid[2];
  887. }__attribute__((packed, aligned (8)));
  888. struct ipr_hostrcb_fabric_desc {
  889. __be16 length;
  890. u8 ioa_port;
  891. u8 cascaded_expander;
  892. u8 phy;
  893. u8 path_state;
  894. #define IPR_PATH_ACTIVE_MASK 0xC0
  895. #define IPR_PATH_NO_INFO 0x00
  896. #define IPR_PATH_ACTIVE 0x40
  897. #define IPR_PATH_NOT_ACTIVE 0x80
  898. #define IPR_PATH_STATE_MASK 0x0F
  899. #define IPR_PATH_STATE_NO_INFO 0x00
  900. #define IPR_PATH_HEALTHY 0x01
  901. #define IPR_PATH_DEGRADED 0x02
  902. #define IPR_PATH_FAILED 0x03
  903. __be16 num_entries;
  904. struct ipr_hostrcb_config_element elem[1];
  905. }__attribute__((packed, aligned (4)));
  906. struct ipr_hostrcb64_fabric_desc {
  907. __be16 length;
  908. u8 descriptor_id;
  909. u8 reserved[2];
  910. u8 path_state;
  911. u8 reserved2[2];
  912. u8 res_path[8];
  913. u8 reserved3[6];
  914. __be16 num_entries;
  915. struct ipr_hostrcb64_config_element elem[1];
  916. }__attribute__((packed, aligned (8)));
  917. #define for_each_hrrq(hrrq, ioa_cfg) \
  918. for (hrrq = (ioa_cfg)->hrrq; \
  919. hrrq < ((ioa_cfg)->hrrq + (ioa_cfg)->hrrq_num); hrrq++)
  920. #define for_each_fabric_cfg(fabric, cfg) \
  921. for (cfg = (fabric)->elem; \
  922. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  923. cfg++)
  924. struct ipr_hostrcb_type_20_error {
  925. u8 failure_reason[64];
  926. u8 reserved[3];
  927. u8 num_entries;
  928. struct ipr_hostrcb_fabric_desc desc[1];
  929. }__attribute__((packed, aligned (4)));
  930. struct ipr_hostrcb_type_30_error {
  931. u8 failure_reason[64];
  932. u8 reserved[3];
  933. u8 num_entries;
  934. struct ipr_hostrcb64_fabric_desc desc[1];
  935. }__attribute__((packed, aligned (4)));
  936. struct ipr_hostrcb_error {
  937. __be32 fd_ioasc;
  938. struct ipr_res_addr fd_res_addr;
  939. __be32 fd_res_handle;
  940. __be32 prc;
  941. union {
  942. struct ipr_hostrcb_type_ff_error type_ff_error;
  943. struct ipr_hostrcb_type_01_error type_01_error;
  944. struct ipr_hostrcb_type_02_error type_02_error;
  945. struct ipr_hostrcb_type_03_error type_03_error;
  946. struct ipr_hostrcb_type_04_error type_04_error;
  947. struct ipr_hostrcb_type_07_error type_07_error;
  948. struct ipr_hostrcb_type_12_error type_12_error;
  949. struct ipr_hostrcb_type_13_error type_13_error;
  950. struct ipr_hostrcb_type_14_error type_14_error;
  951. struct ipr_hostrcb_type_17_error type_17_error;
  952. struct ipr_hostrcb_type_20_error type_20_error;
  953. } u;
  954. }__attribute__((packed, aligned (4)));
  955. struct ipr_hostrcb64_error {
  956. __be32 fd_ioasc;
  957. __be32 ioa_fw_level;
  958. __be32 fd_res_handle;
  959. __be32 prc;
  960. __be64 fd_dev_id;
  961. __be64 fd_lun;
  962. u8 fd_res_path[8];
  963. __be64 time_stamp;
  964. u8 reserved[16];
  965. union {
  966. struct ipr_hostrcb_type_ff_error type_ff_error;
  967. struct ipr_hostrcb_type_12_error type_12_error;
  968. struct ipr_hostrcb_type_17_error type_17_error;
  969. struct ipr_hostrcb_type_23_error type_23_error;
  970. struct ipr_hostrcb_type_24_error type_24_error;
  971. struct ipr_hostrcb_type_30_error type_30_error;
  972. } u;
  973. }__attribute__((packed, aligned (8)));
  974. struct ipr_hostrcb_raw {
  975. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  976. }__attribute__((packed, aligned (4)));
  977. struct ipr_hcam {
  978. u8 op_code;
  979. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  980. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  981. u8 notify_type;
  982. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  983. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  984. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  985. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  986. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  987. u8 notifications_lost;
  988. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  989. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  990. u8 flags;
  991. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  992. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  993. u8 overlay_id;
  994. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  995. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  996. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  997. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  998. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  999. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  1000. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  1001. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  1002. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  1003. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  1004. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  1005. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  1006. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  1007. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  1008. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  1009. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  1010. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  1011. u8 reserved1[3];
  1012. __be32 ilid;
  1013. __be32 time_since_last_ioa_reset;
  1014. __be32 reserved2;
  1015. __be32 length;
  1016. union {
  1017. struct ipr_hostrcb_error error;
  1018. struct ipr_hostrcb64_error error64;
  1019. struct ipr_hostrcb_cfg_ch_not ccn;
  1020. struct ipr_hostrcb_raw raw;
  1021. } u;
  1022. }__attribute__((packed, aligned (4)));
  1023. struct ipr_hostrcb {
  1024. struct ipr_hcam hcam;
  1025. dma_addr_t hostrcb_dma;
  1026. struct list_head queue;
  1027. struct ipr_ioa_cfg *ioa_cfg;
  1028. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  1029. };
  1030. /* IPR smart dump table structures */
  1031. struct ipr_sdt_entry {
  1032. __be32 start_token;
  1033. __be32 end_token;
  1034. u8 reserved[4];
  1035. u8 flags;
  1036. #define IPR_SDT_ENDIAN 0x80
  1037. #define IPR_SDT_VALID_ENTRY 0x20
  1038. u8 resv;
  1039. __be16 priority;
  1040. }__attribute__((packed, aligned (4)));
  1041. struct ipr_sdt_header {
  1042. __be32 state;
  1043. __be32 num_entries;
  1044. __be32 num_entries_used;
  1045. __be32 dump_size;
  1046. }__attribute__((packed, aligned (4)));
  1047. struct ipr_sdt {
  1048. struct ipr_sdt_header hdr;
  1049. struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
  1050. }__attribute__((packed, aligned (4)));
  1051. struct ipr_uc_sdt {
  1052. struct ipr_sdt_header hdr;
  1053. struct ipr_sdt_entry entry[1];
  1054. }__attribute__((packed, aligned (4)));
  1055. /*
  1056. * Driver types
  1057. */
  1058. struct ipr_bus_attributes {
  1059. u8 bus;
  1060. u8 qas_enabled;
  1061. u8 bus_width;
  1062. u8 reserved;
  1063. u32 max_xfer_rate;
  1064. };
  1065. struct ipr_sata_port {
  1066. struct ipr_ioa_cfg *ioa_cfg;
  1067. struct ata_port *ap;
  1068. struct ipr_resource_entry *res;
  1069. struct ipr_ioasa_gata ioasa;
  1070. };
  1071. struct ipr_resource_entry {
  1072. u8 needs_sync_complete:1;
  1073. u8 in_erp:1;
  1074. u8 add_to_ml:1;
  1075. u8 del_from_ml:1;
  1076. u8 resetting_device:1;
  1077. u32 bus; /* AKA channel */
  1078. u32 target; /* AKA id */
  1079. u32 lun;
  1080. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1081. #define IPR_VSET_VIRTUAL_BUS 0x2
  1082. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1083. #define IPR_GET_RES_PHYS_LOC(res) \
  1084. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1085. u8 ata_class;
  1086. u8 flags;
  1087. __be16 res_flags;
  1088. u8 type;
  1089. u8 qmodel;
  1090. struct ipr_std_inq_data std_inq_data;
  1091. __be32 res_handle;
  1092. __be64 dev_id;
  1093. __be64 lun_wwn;
  1094. struct scsi_lun dev_lun;
  1095. u8 res_path[8];
  1096. struct ipr_ioa_cfg *ioa_cfg;
  1097. struct scsi_device *sdev;
  1098. struct ipr_sata_port *sata_port;
  1099. struct list_head queue;
  1100. }; /* struct ipr_resource_entry */
  1101. struct ipr_resource_hdr {
  1102. u16 num_entries;
  1103. u16 reserved;
  1104. };
  1105. struct ipr_misc_cbs {
  1106. struct ipr_ioa_vpd ioa_vpd;
  1107. struct ipr_inquiry_page0 page0_data;
  1108. struct ipr_inquiry_page3 page3_data;
  1109. struct ipr_inquiry_cap cap;
  1110. struct ipr_mode_pages mode_pages;
  1111. struct ipr_supported_device supp_dev;
  1112. };
  1113. struct ipr_interrupt_offsets {
  1114. unsigned long set_interrupt_mask_reg;
  1115. unsigned long clr_interrupt_mask_reg;
  1116. unsigned long clr_interrupt_mask_reg32;
  1117. unsigned long sense_interrupt_mask_reg;
  1118. unsigned long sense_interrupt_mask_reg32;
  1119. unsigned long clr_interrupt_reg;
  1120. unsigned long clr_interrupt_reg32;
  1121. unsigned long sense_interrupt_reg;
  1122. unsigned long sense_interrupt_reg32;
  1123. unsigned long ioarrin_reg;
  1124. unsigned long sense_uproc_interrupt_reg;
  1125. unsigned long sense_uproc_interrupt_reg32;
  1126. unsigned long set_uproc_interrupt_reg;
  1127. unsigned long set_uproc_interrupt_reg32;
  1128. unsigned long clr_uproc_interrupt_reg;
  1129. unsigned long clr_uproc_interrupt_reg32;
  1130. unsigned long init_feedback_reg;
  1131. unsigned long dump_addr_reg;
  1132. unsigned long dump_data_reg;
  1133. #define IPR_ENDIAN_SWAP_KEY 0x00080800
  1134. unsigned long endian_swap_reg;
  1135. };
  1136. struct ipr_interrupts {
  1137. void __iomem *set_interrupt_mask_reg;
  1138. void __iomem *clr_interrupt_mask_reg;
  1139. void __iomem *clr_interrupt_mask_reg32;
  1140. void __iomem *sense_interrupt_mask_reg;
  1141. void __iomem *sense_interrupt_mask_reg32;
  1142. void __iomem *clr_interrupt_reg;
  1143. void __iomem *clr_interrupt_reg32;
  1144. void __iomem *sense_interrupt_reg;
  1145. void __iomem *sense_interrupt_reg32;
  1146. void __iomem *ioarrin_reg;
  1147. void __iomem *sense_uproc_interrupt_reg;
  1148. void __iomem *sense_uproc_interrupt_reg32;
  1149. void __iomem *set_uproc_interrupt_reg;
  1150. void __iomem *set_uproc_interrupt_reg32;
  1151. void __iomem *clr_uproc_interrupt_reg;
  1152. void __iomem *clr_uproc_interrupt_reg32;
  1153. void __iomem *init_feedback_reg;
  1154. void __iomem *dump_addr_reg;
  1155. void __iomem *dump_data_reg;
  1156. void __iomem *endian_swap_reg;
  1157. };
  1158. struct ipr_chip_cfg_t {
  1159. u32 mailbox;
  1160. u16 max_cmds;
  1161. u8 cache_line_size;
  1162. u8 clear_isr;
  1163. u32 iopoll_weight;
  1164. struct ipr_interrupt_offsets regs;
  1165. };
  1166. struct ipr_chip_t {
  1167. u16 vendor;
  1168. u16 device;
  1169. u16 intr_type;
  1170. #define IPR_USE_LSI 0x00
  1171. #define IPR_USE_MSI 0x01
  1172. #define IPR_USE_MSIX 0x02
  1173. u16 sis_type;
  1174. #define IPR_SIS32 0x00
  1175. #define IPR_SIS64 0x01
  1176. u16 bist_method;
  1177. #define IPR_PCI_CFG 0x00
  1178. #define IPR_MMIO 0x01
  1179. const struct ipr_chip_cfg_t *cfg;
  1180. };
  1181. enum ipr_shutdown_type {
  1182. IPR_SHUTDOWN_NORMAL = 0x00,
  1183. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1184. IPR_SHUTDOWN_ABBREV = 0x80,
  1185. IPR_SHUTDOWN_NONE = 0x100
  1186. };
  1187. struct ipr_trace_entry {
  1188. u32 time;
  1189. u8 op_code;
  1190. u8 ata_op_code;
  1191. u8 type;
  1192. #define IPR_TRACE_START 0x00
  1193. #define IPR_TRACE_FINISH 0xff
  1194. u8 cmd_index;
  1195. __be32 res_handle;
  1196. union {
  1197. u32 ioasc;
  1198. u32 add_data;
  1199. u32 res_addr;
  1200. } u;
  1201. };
  1202. struct ipr_sglist {
  1203. u32 order;
  1204. u32 num_sg;
  1205. u32 num_dma_sg;
  1206. u32 buffer_len;
  1207. struct scatterlist scatterlist[1];
  1208. };
  1209. enum ipr_sdt_state {
  1210. INACTIVE,
  1211. WAIT_FOR_DUMP,
  1212. GET_DUMP,
  1213. READ_DUMP,
  1214. ABORT_DUMP,
  1215. DUMP_OBTAINED
  1216. };
  1217. /* Per-controller data */
  1218. struct ipr_ioa_cfg {
  1219. char eye_catcher[8];
  1220. #define IPR_EYECATCHER "iprcfg"
  1221. struct list_head queue;
  1222. u8 in_reset_reload:1;
  1223. u8 in_ioa_bringdown:1;
  1224. u8 ioa_unit_checked:1;
  1225. u8 dump_taken:1;
  1226. u8 allow_ml_add_del:1;
  1227. u8 needs_hard_reset:1;
  1228. u8 dual_raid:1;
  1229. u8 needs_warm_reset:1;
  1230. u8 msi_received:1;
  1231. u8 sis64:1;
  1232. u8 dump_timeout:1;
  1233. u8 cfg_locked:1;
  1234. u8 clear_isr:1;
  1235. u8 revid;
  1236. /*
  1237. * Bitmaps for SIS64 generated target values
  1238. */
  1239. unsigned long target_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
  1240. unsigned long array_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
  1241. unsigned long vset_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
  1242. u16 type; /* CCIN of the card */
  1243. u8 log_level;
  1244. #define IPR_MAX_LOG_LEVEL 4
  1245. #define IPR_DEFAULT_LOG_LEVEL 2
  1246. #define IPR_NUM_TRACE_INDEX_BITS 8
  1247. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1248. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1249. char trace_start[8];
  1250. #define IPR_TRACE_START_LABEL "trace"
  1251. struct ipr_trace_entry *trace;
  1252. atomic_t trace_index;
  1253. char cfg_table_start[8];
  1254. #define IPR_CFG_TBL_START "cfg"
  1255. union {
  1256. struct ipr_config_table *cfg_table;
  1257. struct ipr_config_table64 *cfg_table64;
  1258. } u;
  1259. dma_addr_t cfg_table_dma;
  1260. u32 cfg_table_size;
  1261. u32 max_devs_supported;
  1262. char resource_table_label[8];
  1263. #define IPR_RES_TABLE_LABEL "res_tbl"
  1264. struct ipr_resource_entry *res_entries;
  1265. struct list_head free_res_q;
  1266. struct list_head used_res_q;
  1267. char ipr_hcam_label[8];
  1268. #define IPR_HCAM_LABEL "hcams"
  1269. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  1270. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  1271. struct list_head hostrcb_free_q;
  1272. struct list_head hostrcb_pending_q;
  1273. struct ipr_hrr_queue hrrq[IPR_MAX_HRRQ_NUM];
  1274. u32 hrrq_num;
  1275. atomic_t hrrq_index;
  1276. u16 identify_hrrq_index;
  1277. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1278. unsigned int transop_timeout;
  1279. const struct ipr_chip_cfg_t *chip_cfg;
  1280. const struct ipr_chip_t *ipr_chip;
  1281. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1282. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1283. void __iomem *ioa_mailbox;
  1284. struct ipr_interrupts regs;
  1285. u16 saved_pcix_cmd_reg;
  1286. u16 reset_retries;
  1287. u32 errors_logged;
  1288. u32 doorbell;
  1289. struct Scsi_Host *host;
  1290. struct pci_dev *pdev;
  1291. struct ipr_sglist *ucode_sglist;
  1292. u8 saved_mode_page_len;
  1293. struct work_struct work_q;
  1294. wait_queue_head_t reset_wait_q;
  1295. wait_queue_head_t msi_wait_q;
  1296. struct ipr_dump *dump;
  1297. enum ipr_sdt_state sdt_state;
  1298. struct ipr_misc_cbs *vpd_cbs;
  1299. dma_addr_t vpd_cbs_dma;
  1300. struct pci_pool *ipr_cmd_pool;
  1301. struct ipr_cmnd *reset_cmd;
  1302. int (*reset) (struct ipr_cmnd *);
  1303. struct ata_host ata_host;
  1304. char ipr_cmd_label[8];
  1305. #define IPR_CMD_LABEL "ipr_cmd"
  1306. u32 max_cmds;
  1307. struct ipr_cmnd **ipr_cmnd_list;
  1308. dma_addr_t *ipr_cmnd_list_dma;
  1309. u16 intr_flag;
  1310. unsigned int nvectors;
  1311. struct {
  1312. unsigned short vec;
  1313. char desc[22];
  1314. } vectors_info[IPR_MAX_MSIX_VECTORS];
  1315. u32 iopoll_weight;
  1316. }; /* struct ipr_ioa_cfg */
  1317. struct ipr_cmnd {
  1318. struct ipr_ioarcb ioarcb;
  1319. union {
  1320. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1321. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1322. struct ipr_ata64_ioadl ata_ioadl;
  1323. } i;
  1324. union {
  1325. struct ipr_ioasa ioasa;
  1326. struct ipr_ioasa64 ioasa64;
  1327. } s;
  1328. struct list_head queue;
  1329. struct scsi_cmnd *scsi_cmd;
  1330. struct ata_queued_cmd *qc;
  1331. struct completion completion;
  1332. struct timer_list timer;
  1333. void (*fast_done) (struct ipr_cmnd *);
  1334. void (*done) (struct ipr_cmnd *);
  1335. int (*job_step) (struct ipr_cmnd *);
  1336. int (*job_step_failed) (struct ipr_cmnd *);
  1337. u16 cmd_index;
  1338. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1339. dma_addr_t sense_buffer_dma;
  1340. unsigned short dma_use_sg;
  1341. dma_addr_t dma_addr;
  1342. struct ipr_cmnd *sibling;
  1343. union {
  1344. enum ipr_shutdown_type shutdown_type;
  1345. struct ipr_hostrcb *hostrcb;
  1346. unsigned long time_left;
  1347. unsigned long scratch;
  1348. struct ipr_resource_entry *res;
  1349. struct scsi_device *sdev;
  1350. } u;
  1351. struct ipr_hrr_queue *hrrq;
  1352. struct ipr_ioa_cfg *ioa_cfg;
  1353. };
  1354. struct ipr_ses_table_entry {
  1355. char product_id[17];
  1356. char compare_product_id_byte[17];
  1357. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1358. };
  1359. struct ipr_dump_header {
  1360. u32 eye_catcher;
  1361. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1362. u32 len;
  1363. u32 num_entries;
  1364. u32 first_entry_offset;
  1365. u32 status;
  1366. #define IPR_DUMP_STATUS_SUCCESS 0
  1367. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1368. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1369. u32 os;
  1370. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1371. u32 driver_name;
  1372. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1373. }__attribute__((packed, aligned (4)));
  1374. struct ipr_dump_entry_header {
  1375. u32 eye_catcher;
  1376. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1377. u32 len;
  1378. u32 num_elems;
  1379. u32 offset;
  1380. u32 data_type;
  1381. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1382. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1383. u32 id;
  1384. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1385. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1386. #define IPR_DUMP_TRACE_ID 0x54524143
  1387. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1388. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1389. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1390. #define IPR_DUMP_PEND_OPS 0x414F5053
  1391. u32 status;
  1392. }__attribute__((packed, aligned (4)));
  1393. struct ipr_dump_location_entry {
  1394. struct ipr_dump_entry_header hdr;
  1395. u8 location[20];
  1396. }__attribute__((packed));
  1397. struct ipr_dump_trace_entry {
  1398. struct ipr_dump_entry_header hdr;
  1399. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1400. }__attribute__((packed, aligned (4)));
  1401. struct ipr_dump_version_entry {
  1402. struct ipr_dump_entry_header hdr;
  1403. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1404. };
  1405. struct ipr_dump_ioa_type_entry {
  1406. struct ipr_dump_entry_header hdr;
  1407. u32 type;
  1408. u32 fw_version;
  1409. };
  1410. struct ipr_driver_dump {
  1411. struct ipr_dump_header hdr;
  1412. struct ipr_dump_version_entry version_entry;
  1413. struct ipr_dump_location_entry location_entry;
  1414. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1415. struct ipr_dump_trace_entry trace_entry;
  1416. }__attribute__((packed));
  1417. struct ipr_ioa_dump {
  1418. struct ipr_dump_entry_header hdr;
  1419. struct ipr_sdt sdt;
  1420. __be32 **ioa_data;
  1421. u32 reserved;
  1422. u32 next_page_index;
  1423. u32 page_offset;
  1424. u32 format;
  1425. }__attribute__((packed, aligned (4)));
  1426. struct ipr_dump {
  1427. struct kref kref;
  1428. struct ipr_ioa_cfg *ioa_cfg;
  1429. struct ipr_driver_dump driver_dump;
  1430. struct ipr_ioa_dump ioa_dump;
  1431. };
  1432. struct ipr_error_table_t {
  1433. u32 ioasc;
  1434. int log_ioasa;
  1435. int log_hcam;
  1436. char *error;
  1437. };
  1438. struct ipr_software_inq_lid_info {
  1439. __be32 load_id;
  1440. __be32 timestamp[3];
  1441. }__attribute__((packed, aligned (4)));
  1442. struct ipr_ucode_image_header {
  1443. __be32 header_length;
  1444. __be32 lid_table_offset;
  1445. u8 major_release;
  1446. u8 card_type;
  1447. u8 minor_release[2];
  1448. u8 reserved[20];
  1449. char eyecatcher[16];
  1450. __be32 num_lids;
  1451. struct ipr_software_inq_lid_info lid[1];
  1452. }__attribute__((packed, aligned (4)));
  1453. /*
  1454. * Macros
  1455. */
  1456. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1457. #ifdef CONFIG_SCSI_IPR_TRACE
  1458. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1459. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1460. #else
  1461. #define ipr_create_trace_file(kobj, attr) 0
  1462. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1463. #endif
  1464. #ifdef CONFIG_SCSI_IPR_DUMP
  1465. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1466. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1467. #else
  1468. #define ipr_create_dump_file(kobj, attr) 0
  1469. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1470. #endif
  1471. /*
  1472. * Error logging macros
  1473. */
  1474. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1475. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1476. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1477. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1478. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1479. bus, target, lun, ##__VA_ARGS__)
  1480. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1481. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1482. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1483. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1484. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1485. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1486. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1487. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1488. { \
  1489. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1490. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1491. } else { \
  1492. ipr_err(fmt": %d:%d:%d:%d\n", \
  1493. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1494. (res).bus, (res).target, (res).lun); \
  1495. } \
  1496. }
  1497. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1498. { \
  1499. if (ipr_is_device(hostrcb)) { \
  1500. if ((hostrcb)->ioa_cfg->sis64) { \
  1501. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1502. ipr_format_res_path(hostrcb->ioa_cfg, \
  1503. hostrcb->hcam.u.error64.fd_res_path, \
  1504. hostrcb->rp_buffer, \
  1505. sizeof(hostrcb->rp_buffer)), \
  1506. __VA_ARGS__); \
  1507. } else { \
  1508. ipr_ra_err((hostrcb)->ioa_cfg, \
  1509. (hostrcb)->hcam.u.error.fd_res_addr, \
  1510. fmt, __VA_ARGS__); \
  1511. } \
  1512. } else { \
  1513. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1514. } \
  1515. }
  1516. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1517. __FILE__, __func__, __LINE__)
  1518. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1519. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1520. #define ipr_err_separator \
  1521. ipr_err("----------------------------------------------------------\n")
  1522. /*
  1523. * Inlines
  1524. */
  1525. /**
  1526. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1527. * @res: resource entry struct
  1528. *
  1529. * Return value:
  1530. * 1 if IOA / 0 if not IOA
  1531. **/
  1532. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1533. {
  1534. return res->type == IPR_RES_TYPE_IOAFP;
  1535. }
  1536. /**
  1537. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1538. * @res: resource entry struct
  1539. *
  1540. * Return value:
  1541. * 1 if AF DASD / 0 if not AF DASD
  1542. **/
  1543. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1544. {
  1545. return res->type == IPR_RES_TYPE_AF_DASD ||
  1546. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1547. }
  1548. /**
  1549. * ipr_is_vset_device - Determine if a resource is a VSET
  1550. * @res: resource entry struct
  1551. *
  1552. * Return value:
  1553. * 1 if VSET / 0 if not VSET
  1554. **/
  1555. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1556. {
  1557. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1558. }
  1559. /**
  1560. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1561. * @res: resource entry struct
  1562. *
  1563. * Return value:
  1564. * 1 if GSCSI / 0 if not GSCSI
  1565. **/
  1566. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1567. {
  1568. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1569. }
  1570. /**
  1571. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1572. * @res: resource entry struct
  1573. *
  1574. * Return value:
  1575. * 1 if SCSI disk / 0 if not SCSI disk
  1576. **/
  1577. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1578. {
  1579. if (ipr_is_af_dasd_device(res) ||
  1580. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1581. return 1;
  1582. else
  1583. return 0;
  1584. }
  1585. /**
  1586. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1587. * @res: resource entry struct
  1588. *
  1589. * Return value:
  1590. * 1 if GATA / 0 if not GATA
  1591. **/
  1592. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1593. {
  1594. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1595. }
  1596. /**
  1597. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1598. * @res: resource entry struct
  1599. *
  1600. * Return value:
  1601. * 1 if NACA queueing model / 0 if not NACA queueing model
  1602. **/
  1603. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1604. {
  1605. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1606. return 1;
  1607. return 0;
  1608. }
  1609. /**
  1610. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1611. * @hostrcb: host resource control blocks struct
  1612. *
  1613. * Return value:
  1614. * 1 if AF / 0 if not AF
  1615. **/
  1616. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1617. {
  1618. struct ipr_res_addr *res_addr;
  1619. u8 *res_path;
  1620. if (hostrcb->ioa_cfg->sis64) {
  1621. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1622. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1623. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1624. return 1;
  1625. } else {
  1626. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1627. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1628. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1629. return 1;
  1630. }
  1631. return 0;
  1632. }
  1633. /**
  1634. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1635. * @sdt_word: SDT address
  1636. *
  1637. * Return value:
  1638. * 1 if format 2 / 0 if not
  1639. **/
  1640. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1641. {
  1642. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1643. switch (bar_sel) {
  1644. case IPR_SDT_FMT2_BAR0_SEL:
  1645. case IPR_SDT_FMT2_BAR1_SEL:
  1646. case IPR_SDT_FMT2_BAR2_SEL:
  1647. case IPR_SDT_FMT2_BAR3_SEL:
  1648. case IPR_SDT_FMT2_BAR4_SEL:
  1649. case IPR_SDT_FMT2_BAR5_SEL:
  1650. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1651. return 1;
  1652. };
  1653. return 0;
  1654. }
  1655. #ifndef writeq
  1656. static inline void writeq(u64 val, void __iomem *addr)
  1657. {
  1658. writel(((u32) (val >> 32)), addr);
  1659. writel(((u32) (val)), (addr + 4));
  1660. }
  1661. #endif
  1662. #endif /* _IPR_H */