csio_hw.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /*
  2. * This file is part of the Chelsio FCoE driver for Linux.
  3. *
  4. * Copyright (c) 2008-2012 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __CSIO_HW_H__
  35. #define __CSIO_HW_H__
  36. #include <linux/kernel.h>
  37. #include <linux/pci.h>
  38. #include <linux/device.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/compiler.h>
  41. #include <linux/cdev.h>
  42. #include <linux/list.h>
  43. #include <linux/mempool.h>
  44. #include <linux/io.h>
  45. #include <linux/spinlock_types.h>
  46. #include <scsi/scsi_device.h>
  47. #include <scsi/scsi_transport_fc.h>
  48. #include "csio_hw_chip.h"
  49. #include "csio_wr.h"
  50. #include "csio_mb.h"
  51. #include "csio_scsi.h"
  52. #include "csio_defs.h"
  53. #include "t4_regs.h"
  54. #include "t4_msg.h"
  55. /*
  56. * An error value used by host. Should not clash with FW defined return values.
  57. */
  58. #define FW_HOSTERROR 255
  59. #define CSIO_HW_NAME "Chelsio FCoE Adapter"
  60. #define CSIO_MAX_PFN 8
  61. #define CSIO_MAX_PPORTS 4
  62. #define CSIO_MAX_LUN 0xFFFF
  63. #define CSIO_MAX_QUEUE 2048
  64. #define CSIO_MAX_CMD_PER_LUN 32
  65. #define CSIO_MAX_DDP_BUF_SIZE (1024 * 1024)
  66. #define CSIO_MAX_SECTOR_SIZE 128
  67. /* Interrupts */
  68. #define CSIO_EXTRA_MSI_IQS 2 /* Extra iqs for INTX/MSI mode
  69. * (Forward intr iq + fw iq) */
  70. #define CSIO_EXTRA_VECS 2 /* non-data + FW evt */
  71. #define CSIO_MAX_SCSI_CPU 128
  72. #define CSIO_MAX_SCSI_QSETS (CSIO_MAX_SCSI_CPU * CSIO_MAX_PPORTS)
  73. #define CSIO_MAX_MSIX_VECS (CSIO_MAX_SCSI_QSETS + CSIO_EXTRA_VECS)
  74. /* Queues */
  75. enum {
  76. CSIO_INTR_WRSIZE = 128,
  77. CSIO_INTR_IQSIZE = ((CSIO_MAX_MSIX_VECS + 1) * CSIO_INTR_WRSIZE),
  78. CSIO_FWEVT_WRSIZE = 128,
  79. CSIO_FWEVT_IQLEN = 128,
  80. CSIO_FWEVT_FLBUFS = 64,
  81. CSIO_FWEVT_IQSIZE = (CSIO_FWEVT_WRSIZE * CSIO_FWEVT_IQLEN),
  82. CSIO_HW_NIQ = 1,
  83. CSIO_HW_NFLQ = 1,
  84. CSIO_HW_NEQ = 1,
  85. CSIO_HW_NINTXQ = 1,
  86. };
  87. struct csio_msix_entries {
  88. unsigned short vector; /* Vector assigned by pci_enable_msix */
  89. void *dev_id; /* Priv object associated w/ this msix*/
  90. char desc[24]; /* Description of this vector */
  91. };
  92. struct csio_scsi_qset {
  93. int iq_idx; /* Ingress index */
  94. int eq_idx; /* Egress index */
  95. uint32_t intr_idx; /* MSIX Vector index */
  96. };
  97. struct csio_scsi_cpu_info {
  98. int16_t max_cpus;
  99. };
  100. extern int csio_dbg_level;
  101. extern int csio_force_master;
  102. extern unsigned int csio_port_mask;
  103. extern int csio_msi;
  104. #define CSIO_VENDOR_ID 0x1425
  105. #define CSIO_ASIC_DEVID_PROTO_MASK 0xFF00
  106. #define CSIO_ASIC_DEVID_TYPE_MASK 0x00FF
  107. #define CSIO_GLBL_INTR_MASK (CIM | MPS | PL | PCIE | MC | EDC0 | \
  108. EDC1 | LE | TP | MA | PM_TX | PM_RX | \
  109. ULP_RX | CPL_SWITCH | SGE | \
  110. ULP_TX | SF)
  111. /*
  112. * Hard parameters used to initialize the card in the absence of a
  113. * configuration file.
  114. */
  115. enum {
  116. /* General */
  117. CSIO_SGE_DBFIFO_INT_THRESH = 10,
  118. CSIO_SGE_RX_DMA_OFFSET = 2,
  119. CSIO_SGE_FLBUF_SIZE1 = 65536,
  120. CSIO_SGE_FLBUF_SIZE2 = 1536,
  121. CSIO_SGE_FLBUF_SIZE3 = 9024,
  122. CSIO_SGE_FLBUF_SIZE4 = 9216,
  123. CSIO_SGE_FLBUF_SIZE5 = 2048,
  124. CSIO_SGE_FLBUF_SIZE6 = 128,
  125. CSIO_SGE_FLBUF_SIZE7 = 8192,
  126. CSIO_SGE_FLBUF_SIZE8 = 16384,
  127. CSIO_SGE_TIMER_VAL_0 = 5,
  128. CSIO_SGE_TIMER_VAL_1 = 10,
  129. CSIO_SGE_TIMER_VAL_2 = 20,
  130. CSIO_SGE_TIMER_VAL_3 = 50,
  131. CSIO_SGE_TIMER_VAL_4 = 100,
  132. CSIO_SGE_TIMER_VAL_5 = 200,
  133. CSIO_SGE_INT_CNT_VAL_0 = 1,
  134. CSIO_SGE_INT_CNT_VAL_1 = 4,
  135. CSIO_SGE_INT_CNT_VAL_2 = 8,
  136. CSIO_SGE_INT_CNT_VAL_3 = 16,
  137. };
  138. /* Slowpath events */
  139. enum csio_evt {
  140. CSIO_EVT_FW = 0, /* FW event */
  141. CSIO_EVT_MBX, /* MBX event */
  142. CSIO_EVT_SCN, /* State change notification */
  143. CSIO_EVT_DEV_LOSS, /* Device loss event */
  144. CSIO_EVT_MAX, /* Max supported event */
  145. };
  146. #define CSIO_EVT_MSG_SIZE 512
  147. #define CSIO_EVTQ_SIZE 512
  148. /* Event msg */
  149. struct csio_evt_msg {
  150. struct list_head list; /* evt queue*/
  151. enum csio_evt type;
  152. uint8_t data[CSIO_EVT_MSG_SIZE];
  153. };
  154. enum {
  155. EEPROMVSIZE = 32768, /* Serial EEPROM virtual address space size */
  156. SERNUM_LEN = 16, /* Serial # length */
  157. EC_LEN = 16, /* E/C length */
  158. ID_LEN = 16, /* ID length */
  159. TRACE_LEN = 112, /* length of trace data and mask */
  160. };
  161. enum {
  162. SF_PAGE_SIZE = 256, /* serial flash page size */
  163. SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
  164. SF_SIZE = SF_SEC_SIZE * 16, /* serial flash size */
  165. };
  166. /* serial flash and firmware constants */
  167. enum {
  168. SF_ATTEMPTS = 10, /* max retries for SF operations */
  169. /* flash command opcodes */
  170. SF_PROG_PAGE = 2, /* program page */
  171. SF_WR_DISABLE = 4, /* disable writes */
  172. SF_RD_STATUS = 5, /* read status register */
  173. SF_WR_ENABLE = 6, /* enable writes */
  174. SF_RD_DATA_FAST = 0xb, /* read flash */
  175. SF_RD_ID = 0x9f, /* read ID */
  176. SF_ERASE_SECTOR = 0xd8, /* erase sector */
  177. FW_START_SEC = 8, /* first flash sector for FW */
  178. FW_END_SEC = 15, /* last flash sector for FW */
  179. FW_IMG_START = FW_START_SEC * SF_SEC_SIZE,
  180. FW_MAX_SIZE = (FW_END_SEC - FW_START_SEC + 1) * SF_SEC_SIZE,
  181. FLASH_CFG_MAX_SIZE = 0x10000 , /* max size of the flash config file*/
  182. FLASH_CFG_OFFSET = 0x1f0000,
  183. FLASH_CFG_START_SEC = FLASH_CFG_OFFSET / SF_SEC_SIZE,
  184. };
  185. /*
  186. * Flash layout.
  187. */
  188. #define FLASH_START(start) ((start) * SF_SEC_SIZE)
  189. #define FLASH_MAX_SIZE(nsecs) ((nsecs) * SF_SEC_SIZE)
  190. enum {
  191. /*
  192. * Location of firmware image in FLASH.
  193. */
  194. FLASH_FW_START_SEC = 8,
  195. FLASH_FW_NSECS = 8,
  196. FLASH_FW_START = FLASH_START(FLASH_FW_START_SEC),
  197. FLASH_FW_MAX_SIZE = FLASH_MAX_SIZE(FLASH_FW_NSECS),
  198. /* Location of Firmware Configuration File in FLASH. */
  199. FLASH_CFG_START = FLASH_START(FLASH_CFG_START_SEC),
  200. };
  201. #undef FLASH_START
  202. #undef FLASH_MAX_SIZE
  203. /* Management module */
  204. enum {
  205. CSIO_MGMT_EQ_WRSIZE = 512,
  206. CSIO_MGMT_IQ_WRSIZE = 128,
  207. CSIO_MGMT_EQLEN = 64,
  208. CSIO_MGMT_IQLEN = 64,
  209. };
  210. #define CSIO_MGMT_EQSIZE (CSIO_MGMT_EQLEN * CSIO_MGMT_EQ_WRSIZE)
  211. #define CSIO_MGMT_IQSIZE (CSIO_MGMT_IQLEN * CSIO_MGMT_IQ_WRSIZE)
  212. /* mgmt module stats */
  213. struct csio_mgmtm_stats {
  214. uint32_t n_abort_req; /* Total abort request */
  215. uint32_t n_abort_rsp; /* Total abort response */
  216. uint32_t n_close_req; /* Total close request */
  217. uint32_t n_close_rsp; /* Total close response */
  218. uint32_t n_err; /* Total Errors */
  219. uint32_t n_drop; /* Total request dropped */
  220. uint32_t n_active; /* Count of active_q */
  221. uint32_t n_cbfn; /* Count of cbfn_q */
  222. };
  223. /* MGMT module */
  224. struct csio_mgmtm {
  225. struct csio_hw *hw; /* Pointer to HW moduel */
  226. int eq_idx; /* Egress queue index */
  227. int iq_idx; /* Ingress queue index */
  228. int msi_vec; /* MSI vector */
  229. struct list_head active_q; /* Outstanding ELS/CT */
  230. struct list_head abort_q; /* Outstanding abort req */
  231. struct list_head cbfn_q; /* Completion queue */
  232. struct list_head mgmt_req_freelist; /* Free poll of reqs */
  233. /* ELSCT request freelist*/
  234. struct timer_list mgmt_timer; /* MGMT timer */
  235. struct csio_mgmtm_stats stats; /* ELS/CT stats */
  236. };
  237. struct csio_adap_desc {
  238. char model_no[16];
  239. char description[32];
  240. };
  241. struct pci_params {
  242. uint16_t vendor_id;
  243. uint16_t device_id;
  244. int vpd_cap_addr;
  245. uint16_t speed;
  246. uint8_t width;
  247. };
  248. /* User configurable hw parameters */
  249. struct csio_hw_params {
  250. uint32_t sf_size; /* serial flash
  251. * size in bytes
  252. */
  253. uint32_t sf_nsec; /* # of flash sectors */
  254. struct pci_params pci;
  255. uint32_t log_level; /* Module-level for
  256. * debug log.
  257. */
  258. };
  259. struct csio_vpd {
  260. uint32_t cclk;
  261. uint8_t ec[EC_LEN + 1];
  262. uint8_t sn[SERNUM_LEN + 1];
  263. uint8_t id[ID_LEN + 1];
  264. };
  265. struct csio_pport {
  266. uint16_t pcap;
  267. uint8_t portid;
  268. uint8_t link_status;
  269. uint16_t link_speed;
  270. uint8_t mac[6];
  271. uint8_t mod_type;
  272. uint8_t rsvd1;
  273. uint8_t rsvd2;
  274. uint8_t rsvd3;
  275. };
  276. /* fcoe resource information */
  277. struct csio_fcoe_res_info {
  278. uint16_t e_d_tov;
  279. uint16_t r_a_tov_seq;
  280. uint16_t r_a_tov_els;
  281. uint16_t r_r_tov;
  282. uint32_t max_xchgs;
  283. uint32_t max_ssns;
  284. uint32_t used_xchgs;
  285. uint32_t used_ssns;
  286. uint32_t max_fcfs;
  287. uint32_t max_vnps;
  288. uint32_t used_fcfs;
  289. uint32_t used_vnps;
  290. };
  291. /* HW State machine Events */
  292. enum csio_hw_ev {
  293. CSIO_HWE_CFG = (uint32_t)1, /* Starts off the State machine */
  294. CSIO_HWE_INIT, /* Config done, start Init */
  295. CSIO_HWE_INIT_DONE, /* Init Mailboxes sent, HW ready */
  296. CSIO_HWE_FATAL, /* Fatal error during initialization */
  297. CSIO_HWE_PCIERR_DETECTED,/* PCI error recovery detetced */
  298. CSIO_HWE_PCIERR_SLOT_RESET, /* Slot reset after PCI recoviery */
  299. CSIO_HWE_PCIERR_RESUME, /* Resume after PCI error recovery */
  300. CSIO_HWE_QUIESCED, /* HBA quiesced */
  301. CSIO_HWE_HBA_RESET, /* HBA reset requested */
  302. CSIO_HWE_HBA_RESET_DONE, /* HBA reset completed */
  303. CSIO_HWE_FW_DLOAD, /* FW download requested */
  304. CSIO_HWE_PCI_REMOVE, /* PCI de-instantiation */
  305. CSIO_HWE_SUSPEND, /* HW suspend for Online(hot) replacement */
  306. CSIO_HWE_RESUME, /* HW resume for Online(hot) replacement */
  307. CSIO_HWE_MAX, /* Max HW event */
  308. };
  309. /* hw stats */
  310. struct csio_hw_stats {
  311. uint32_t n_evt_activeq; /* Number of event in active Q */
  312. uint32_t n_evt_freeq; /* Number of event in free Q */
  313. uint32_t n_evt_drop; /* Number of event droped */
  314. uint32_t n_evt_unexp; /* Number of unexpected events */
  315. uint32_t n_pcich_offline;/* Number of pci channel offline */
  316. uint32_t n_lnlkup_miss; /* Number of lnode lookup miss */
  317. uint32_t n_cpl_fw6_msg; /* Number of cpl fw6 message*/
  318. uint32_t n_cpl_fw6_pld; /* Number of cpl fw6 payload*/
  319. uint32_t n_cpl_unexp; /* Number of unexpected cpl */
  320. uint32_t n_mbint_unexp; /* Number of unexpected mbox */
  321. /* interrupt */
  322. uint32_t n_plint_unexp; /* Number of unexpected PL */
  323. /* interrupt */
  324. uint32_t n_plint_cnt; /* Number of PL interrupt */
  325. uint32_t n_int_stray; /* Number of stray interrupt */
  326. uint32_t n_err; /* Number of hw errors */
  327. uint32_t n_err_fatal; /* Number of fatal errors */
  328. uint32_t n_err_nomem; /* Number of memory alloc failure */
  329. uint32_t n_err_io; /* Number of IO failure */
  330. enum csio_hw_ev n_evt_sm[CSIO_HWE_MAX]; /* Number of sm events */
  331. uint64_t n_reset_start; /* Start time after the reset */
  332. uint32_t rsvd1;
  333. };
  334. /* Defines for hw->flags */
  335. #define CSIO_HWF_MASTER 0x00000001 /* This is the Master
  336. * function for the
  337. * card.
  338. */
  339. #define CSIO_HWF_HW_INTR_ENABLED 0x00000002 /* Are HW Interrupt
  340. * enable bit set?
  341. */
  342. #define CSIO_HWF_FWEVT_PENDING 0x00000004 /* FW events pending */
  343. #define CSIO_HWF_Q_MEM_ALLOCED 0x00000008 /* Queues have been
  344. * allocated memory.
  345. */
  346. #define CSIO_HWF_Q_FW_ALLOCED 0x00000010 /* Queues have been
  347. * allocated in FW.
  348. */
  349. #define CSIO_HWF_VPD_VALID 0x00000020 /* Valid VPD copied */
  350. #define CSIO_HWF_DEVID_CACHED 0X00000040 /* PCI vendor & device
  351. * id cached */
  352. #define CSIO_HWF_FWEVT_STOP 0x00000080 /* Stop processing
  353. * FW events
  354. */
  355. #define CSIO_HWF_USING_SOFT_PARAMS 0x00000100 /* Using FW config
  356. * params
  357. */
  358. #define CSIO_HWF_HOST_INTR_ENABLED 0x00000200 /* Are host interrupts
  359. * enabled?
  360. */
  361. #define csio_is_hw_intr_enabled(__hw) \
  362. ((__hw)->flags & CSIO_HWF_HW_INTR_ENABLED)
  363. #define csio_is_host_intr_enabled(__hw) \
  364. ((__hw)->flags & CSIO_HWF_HOST_INTR_ENABLED)
  365. #define csio_is_hw_master(__hw) ((__hw)->flags & CSIO_HWF_MASTER)
  366. #define csio_is_valid_vpd(__hw) ((__hw)->flags & CSIO_HWF_VPD_VALID)
  367. #define csio_is_dev_id_cached(__hw) ((__hw)->flags & CSIO_HWF_DEVID_CACHED)
  368. #define csio_valid_vpd_copied(__hw) ((__hw)->flags |= CSIO_HWF_VPD_VALID)
  369. #define csio_dev_id_cached(__hw) ((__hw)->flags |= CSIO_HWF_DEVID_CACHED)
  370. /* Defines for intr_mode */
  371. enum csio_intr_mode {
  372. CSIO_IM_NONE = 0,
  373. CSIO_IM_INTX = 1,
  374. CSIO_IM_MSI = 2,
  375. CSIO_IM_MSIX = 3,
  376. };
  377. /* Master HW structure: One per function */
  378. struct csio_hw {
  379. struct csio_sm sm; /* State machine: should
  380. * be the 1st member.
  381. */
  382. spinlock_t lock; /* Lock for hw */
  383. struct csio_scsim scsim; /* SCSI module*/
  384. struct csio_wrm wrm; /* Work request module*/
  385. struct pci_dev *pdev; /* PCI device */
  386. void __iomem *regstart; /* Virtual address of
  387. * register map
  388. */
  389. /* SCSI queue sets */
  390. uint32_t num_sqsets; /* Number of SCSI
  391. * queue sets */
  392. uint32_t num_scsi_msix_cpus; /* Number of CPUs that
  393. * will be used
  394. * for ingress
  395. * processing.
  396. */
  397. struct csio_scsi_qset sqset[CSIO_MAX_PPORTS][CSIO_MAX_SCSI_CPU];
  398. struct csio_scsi_cpu_info scsi_cpu_info[CSIO_MAX_PPORTS];
  399. uint32_t evtflag; /* Event flag */
  400. uint32_t flags; /* HW flags */
  401. struct csio_mgmtm mgmtm; /* management module */
  402. struct csio_mbm mbm; /* Mailbox module */
  403. /* Lnodes */
  404. uint32_t num_lns; /* Number of lnodes */
  405. struct csio_lnode *rln; /* Root lnode */
  406. struct list_head sln_head; /* Sibling node list
  407. * list
  408. */
  409. int intr_iq_idx; /* Forward interrupt
  410. * queue.
  411. */
  412. int fwevt_iq_idx; /* FW evt queue */
  413. struct work_struct evtq_work; /* Worker thread for
  414. * HW events.
  415. */
  416. struct list_head evt_free_q; /* freelist of evt
  417. * elements
  418. */
  419. struct list_head evt_active_q; /* active evt queue*/
  420. /* board related info */
  421. char name[32];
  422. char hw_ver[16];
  423. char model_desc[32];
  424. char drv_version[32];
  425. char fwrev_str[32];
  426. uint32_t optrom_ver;
  427. uint32_t fwrev;
  428. uint32_t tp_vers;
  429. char chip_ver;
  430. uint16_t chip_id; /* Tells T4/T5 chip */
  431. uint32_t cfg_finiver;
  432. uint32_t cfg_finicsum;
  433. uint32_t cfg_cfcsum;
  434. uint8_t cfg_csum_status;
  435. uint8_t cfg_store;
  436. enum csio_dev_state fw_state;
  437. struct csio_vpd vpd;
  438. uint8_t pfn; /* Physical Function
  439. * number
  440. */
  441. uint32_t port_vec; /* Port vector */
  442. uint8_t num_pports; /* Number of physical
  443. * ports.
  444. */
  445. uint8_t rst_retries; /* Reset retries */
  446. uint8_t cur_evt; /* current s/m evt */
  447. uint8_t prev_evt; /* Previous s/m evt */
  448. uint32_t dev_num; /* device number */
  449. struct csio_pport pport[CSIO_MAX_PPORTS]; /* Ports (XGMACs) */
  450. struct csio_hw_params params; /* Hw parameters */
  451. struct pci_pool *scsi_pci_pool; /* PCI pool for SCSI */
  452. mempool_t *mb_mempool; /* Mailbox memory pool*/
  453. mempool_t *rnode_mempool; /* rnode memory pool */
  454. /* Interrupt */
  455. enum csio_intr_mode intr_mode; /* INTx, MSI, MSIX */
  456. uint32_t fwevt_intr_idx; /* FW evt MSIX/interrupt
  457. * index
  458. */
  459. uint32_t nondata_intr_idx; /* nondata MSIX/intr
  460. * idx
  461. */
  462. uint8_t cfg_neq; /* FW configured no of
  463. * egress queues
  464. */
  465. uint8_t cfg_niq; /* FW configured no of
  466. * iq queues.
  467. */
  468. struct csio_fcoe_res_info fres_info; /* Fcoe resource info */
  469. struct csio_hw_chip_ops *chip_ops; /* T4/T5 Chip specific
  470. * Operations
  471. */
  472. /* MSIX vectors */
  473. struct csio_msix_entries msix_entries[CSIO_MAX_MSIX_VECS];
  474. struct dentry *debugfs_root; /* Debug FS */
  475. struct csio_hw_stats stats; /* Hw statistics */
  476. };
  477. /* Register access macros */
  478. #define csio_reg(_b, _r) ((_b) + (_r))
  479. #define csio_rd_reg8(_h, _r) readb(csio_reg((_h)->regstart, (_r)))
  480. #define csio_rd_reg16(_h, _r) readw(csio_reg((_h)->regstart, (_r)))
  481. #define csio_rd_reg32(_h, _r) readl(csio_reg((_h)->regstart, (_r)))
  482. #define csio_rd_reg64(_h, _r) readq(csio_reg((_h)->regstart, (_r)))
  483. #define csio_wr_reg8(_h, _v, _r) writeb((_v), \
  484. csio_reg((_h)->regstart, (_r)))
  485. #define csio_wr_reg16(_h, _v, _r) writew((_v), \
  486. csio_reg((_h)->regstart, (_r)))
  487. #define csio_wr_reg32(_h, _v, _r) writel((_v), \
  488. csio_reg((_h)->regstart, (_r)))
  489. #define csio_wr_reg64(_h, _v, _r) writeq((_v), \
  490. csio_reg((_h)->regstart, (_r)))
  491. void csio_set_reg_field(struct csio_hw *, uint32_t, uint32_t, uint32_t);
  492. /* Core clocks <==> uSecs */
  493. static inline uint32_t
  494. csio_core_ticks_to_us(struct csio_hw *hw, uint32_t ticks)
  495. {
  496. /* add Core Clock / 2 to round ticks to nearest uS */
  497. return (ticks * 1000 + hw->vpd.cclk/2) / hw->vpd.cclk;
  498. }
  499. static inline uint32_t
  500. csio_us_to_core_ticks(struct csio_hw *hw, uint32_t us)
  501. {
  502. return (us * hw->vpd.cclk) / 1000;
  503. }
  504. /* Easy access macros */
  505. #define csio_hw_to_wrm(hw) ((struct csio_wrm *)(&(hw)->wrm))
  506. #define csio_hw_to_mbm(hw) ((struct csio_mbm *)(&(hw)->mbm))
  507. #define csio_hw_to_scsim(hw) ((struct csio_scsim *)(&(hw)->scsim))
  508. #define csio_hw_to_mgmtm(hw) ((struct csio_mgmtm *)(&(hw)->mgmtm))
  509. #define CSIO_PCI_BUS(hw) ((hw)->pdev->bus->number)
  510. #define CSIO_PCI_DEV(hw) (PCI_SLOT((hw)->pdev->devfn))
  511. #define CSIO_PCI_FUNC(hw) (PCI_FUNC((hw)->pdev->devfn))
  512. #define csio_set_fwevt_intr_idx(_h, _i) ((_h)->fwevt_intr_idx = (_i))
  513. #define csio_get_fwevt_intr_idx(_h) ((_h)->fwevt_intr_idx)
  514. #define csio_set_nondata_intr_idx(_h, _i) ((_h)->nondata_intr_idx = (_i))
  515. #define csio_get_nondata_intr_idx(_h) ((_h)->nondata_intr_idx)
  516. /* Printing/logging */
  517. #define CSIO_DEVID(__dev) ((__dev)->dev_num)
  518. #define CSIO_DEVID_LO(__dev) (CSIO_DEVID((__dev)) & 0xFFFF)
  519. #define CSIO_DEVID_HI(__dev) ((CSIO_DEVID((__dev)) >> 16) & 0xFFFF)
  520. #define csio_info(__hw, __fmt, ...) \
  521. dev_info(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
  522. #define csio_fatal(__hw, __fmt, ...) \
  523. dev_crit(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
  524. #define csio_err(__hw, __fmt, ...) \
  525. dev_err(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
  526. #define csio_warn(__hw, __fmt, ...) \
  527. dev_warn(&(__hw)->pdev->dev, __fmt, ##__VA_ARGS__)
  528. #ifdef __CSIO_DEBUG__
  529. #define csio_dbg(__hw, __fmt, ...) \
  530. csio_info((__hw), __fmt, ##__VA_ARGS__);
  531. #else
  532. #define csio_dbg(__hw, __fmt, ...)
  533. #endif
  534. int csio_hw_wait_op_done_val(struct csio_hw *, int, uint32_t, int,
  535. int, int, uint32_t *);
  536. void csio_hw_tp_wr_bits_indirect(struct csio_hw *, unsigned int,
  537. unsigned int, unsigned int);
  538. int csio_mgmt_req_lookup(struct csio_mgmtm *, struct csio_ioreq *);
  539. void csio_hw_intr_disable(struct csio_hw *);
  540. int csio_hw_slow_intr_handler(struct csio_hw *);
  541. int csio_handle_intr_status(struct csio_hw *, unsigned int,
  542. const struct intr_info *);
  543. int csio_hw_start(struct csio_hw *);
  544. int csio_hw_stop(struct csio_hw *);
  545. int csio_hw_reset(struct csio_hw *);
  546. int csio_is_hw_ready(struct csio_hw *);
  547. int csio_is_hw_removing(struct csio_hw *);
  548. int csio_fwevtq_handler(struct csio_hw *);
  549. void csio_evtq_worker(struct work_struct *);
  550. int csio_enqueue_evt(struct csio_hw *, enum csio_evt, void *, uint16_t);
  551. void csio_evtq_flush(struct csio_hw *hw);
  552. int csio_request_irqs(struct csio_hw *);
  553. void csio_intr_enable(struct csio_hw *);
  554. void csio_intr_disable(struct csio_hw *, bool);
  555. void csio_hw_fatal_err(struct csio_hw *);
  556. struct csio_lnode *csio_lnode_alloc(struct csio_hw *);
  557. int csio_config_queues(struct csio_hw *);
  558. int csio_hw_init(struct csio_hw *);
  559. void csio_hw_exit(struct csio_hw *);
  560. #endif /* ifndef __CSIO_HW_H__ */