be_main.h 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058
  1. /**
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <linux/aer.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_host.h>
  32. #include <scsi/iscsi_proto.h>
  33. #include <scsi/libiscsi.h>
  34. #include <scsi/scsi_transport_iscsi.h>
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.0.659.0"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define BEISCSI_VER_STRLEN 32
  62. #define BEISCSI_SGLIST_ELEMENTS 30
  63. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  64. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  65. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  66. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  67. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  68. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  69. #define BEISCSI_MAX_FRAGS_INIT 192
  70. #define BE_NUM_MSIX_ENTRIES 1
  71. #define MPU_EP_CONTROL 0
  72. #define MPU_EP_SEMAPHORE 0xac
  73. #define BE2_SOFT_RESET 0x5c
  74. #define BE2_PCI_ONLINE0 0xb0
  75. #define BE2_PCI_ONLINE1 0xb4
  76. #define BE2_SET_RESET 0x80
  77. #define BE2_MPU_IRAM_ONLINE 0x00000080
  78. #define BE_SENSE_INFO_SIZE 258
  79. #define BE_ISCSI_PDU_HEADER_SIZE 64
  80. #define BE_MIN_MEM_SIZE 16384
  81. #define MAX_CMD_SZ 65536
  82. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  83. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  84. #define BE_ADAPTER_LINK_UP 0x001
  85. #define BE_ADAPTER_LINK_DOWN 0x002
  86. #define BE_ADAPTER_PCI_ERR 0x004
  87. #define BEISCSI_CLEAN_UNLOAD 0x01
  88. #define BEISCSI_EEH_UNLOAD 0x02
  89. /**
  90. * hardware needs the async PDU buffers to be posted in multiples of 8
  91. * So have atleast 8 of them by default
  92. */
  93. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  94. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  95. /********* Memory BAR register ************/
  96. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  97. /**
  98. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  99. * Disable" may still globally block interrupts in addition to individual
  100. * interrupt masks; a mechanism for the device driver to block all interrupts
  101. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  102. * with the OS.
  103. */
  104. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  105. /********* ISR0 Register offset **********/
  106. #define CEV_ISR0_OFFSET 0xC18
  107. #define CEV_ISR_SIZE 4
  108. /**
  109. * Macros for reading/writing a protection domain or CSR registers
  110. * in BladeEngine.
  111. */
  112. #define DB_TXULP0_OFFSET 0x40
  113. #define DB_RXULP0_OFFSET 0xA0
  114. /********* Event Q door bell *************/
  115. #define DB_EQ_OFFSET DB_CQ_OFFSET
  116. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  117. /* Clear the interrupt for this eq */
  118. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  119. /* Must be 1 */
  120. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  121. /* Number of event entries processed */
  122. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  123. /* Rearm bit */
  124. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  125. /********* Compl Q door bell *************/
  126. #define DB_CQ_OFFSET 0x120
  127. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  128. /* Number of event entries processed */
  129. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  130. /* Rearm bit */
  131. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  132. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  133. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  134. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  135. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  136. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  137. #define PAGES_REQUIRED(x) \
  138. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  139. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  140. #define MEM_DESCR_OFFSET 8
  141. #define BEISCSI_DEFQ_HDR 1
  142. #define BEISCSI_DEFQ_DATA 0
  143. enum be_mem_enum {
  144. HWI_MEM_ADDN_CONTEXT,
  145. HWI_MEM_WRB,
  146. HWI_MEM_WRBH,
  147. HWI_MEM_SGLH,
  148. HWI_MEM_SGE,
  149. HWI_MEM_TEMPLATE_HDR_ULP0,
  150. HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
  151. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  152. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  153. HWI_MEM_ASYNC_DATA_RING_ULP0,
  154. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  155. HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
  156. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  157. HWI_MEM_TEMPLATE_HDR_ULP1,
  158. HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
  159. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  160. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  161. HWI_MEM_ASYNC_DATA_RING_ULP1,
  162. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  163. HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
  164. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  165. ISCSI_MEM_GLOBAL_HEADER,
  166. SE_MEM_MAX
  167. };
  168. struct be_bus_address32 {
  169. unsigned int address_lo;
  170. unsigned int address_hi;
  171. };
  172. struct be_bus_address64 {
  173. unsigned long long address;
  174. };
  175. struct be_bus_address {
  176. union {
  177. struct be_bus_address32 a32;
  178. struct be_bus_address64 a64;
  179. } u;
  180. };
  181. struct mem_array {
  182. struct be_bus_address bus_address; /* Bus address of location */
  183. void *virtual_address; /* virtual address to the location */
  184. unsigned int size; /* Size required by memory block */
  185. };
  186. struct be_mem_descriptor {
  187. unsigned int index; /* Index of this memory parameter */
  188. unsigned int category; /* type indicates cached/non-cached */
  189. unsigned int num_elements; /* number of elements in this
  190. * descriptor
  191. */
  192. unsigned int alignment_mask; /* Alignment mask for this block */
  193. unsigned int size_in_bytes; /* Size required by memory block */
  194. struct mem_array *mem_array;
  195. };
  196. struct sgl_handle {
  197. unsigned int sgl_index;
  198. unsigned int type;
  199. unsigned int cid;
  200. struct iscsi_task *task;
  201. struct iscsi_sge *pfrag;
  202. };
  203. struct hba_parameters {
  204. unsigned int ios_per_ctrl;
  205. unsigned int cxns_per_ctrl;
  206. unsigned int asyncpdus_per_ctrl;
  207. unsigned int icds_per_ctrl;
  208. unsigned int num_sge_per_io;
  209. unsigned int defpdu_hdr_sz;
  210. unsigned int defpdu_data_sz;
  211. unsigned int num_cq_entries;
  212. unsigned int num_eq_entries;
  213. unsigned int wrbs_per_cxn;
  214. unsigned int crashmode;
  215. unsigned int hba_num;
  216. unsigned int mgmt_ws_sz;
  217. unsigned int hwi_ws_sz;
  218. unsigned int eto;
  219. unsigned int ldto;
  220. unsigned int dbg_flags;
  221. unsigned int num_cxn;
  222. unsigned int eq_timer;
  223. /**
  224. * These are calculated from other params. They're here
  225. * for debug purposes
  226. */
  227. unsigned int num_mcc_pages;
  228. unsigned int num_mcc_cq_pages;
  229. unsigned int num_cq_pages;
  230. unsigned int num_eq_pages;
  231. unsigned int num_async_pdu_buf_pages;
  232. unsigned int num_async_pdu_buf_sgl_pages;
  233. unsigned int num_async_pdu_buf_cq_pages;
  234. unsigned int num_async_pdu_hdr_pages;
  235. unsigned int num_async_pdu_hdr_sgl_pages;
  236. unsigned int num_async_pdu_hdr_cq_pages;
  237. unsigned int num_sge;
  238. };
  239. struct invalidate_command_table {
  240. unsigned short icd;
  241. unsigned short cid;
  242. } __packed;
  243. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  244. (phwi_ctrlr->wrb_context[cri].ulp_num)
  245. struct hwi_wrb_context {
  246. struct list_head wrb_handle_list;
  247. struct list_head wrb_handle_drvr_list;
  248. struct wrb_handle **pwrb_handle_base;
  249. struct wrb_handle **pwrb_handle_basestd;
  250. struct iscsi_wrb *plast_wrb;
  251. unsigned short alloc_index;
  252. unsigned short free_index;
  253. unsigned short wrb_handles_available;
  254. unsigned short cid;
  255. uint8_t ulp_num; /* ULP to which CID binded */
  256. uint16_t register_set;
  257. uint16_t doorbell_format;
  258. uint32_t doorbell_offset;
  259. };
  260. struct ulp_cid_info {
  261. unsigned short *cid_array;
  262. unsigned short avlbl_cids;
  263. unsigned short cid_alloc;
  264. unsigned short cid_free;
  265. };
  266. #include "be.h"
  267. #define chip_be2(phba) (phba->generation == BE_GEN2)
  268. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  269. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  270. #define BEISCSI_ULP0 0
  271. #define BEISCSI_ULP1 1
  272. #define BEISCSI_ULP_COUNT 2
  273. #define BEISCSI_ULP0_LOADED 0x01
  274. #define BEISCSI_ULP1_LOADED 0x02
  275. #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
  276. (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
  277. #define BEISCSI_ULP0_AVLBL_CID(phba) \
  278. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
  279. #define BEISCSI_ULP1_AVLBL_CID(phba) \
  280. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
  281. struct beiscsi_hba {
  282. struct hba_parameters params;
  283. struct hwi_controller *phwi_ctrlr;
  284. unsigned int mem_req[SE_MEM_MAX];
  285. /* PCI BAR mapped addresses */
  286. u8 __iomem *csr_va; /* CSR */
  287. u8 __iomem *db_va; /* Door Bell */
  288. u8 __iomem *pci_va; /* PCI Config */
  289. struct be_bus_address csr_pa; /* CSR */
  290. struct be_bus_address db_pa; /* CSR */
  291. struct be_bus_address pci_pa; /* CSR */
  292. /* PCI representation of our HBA */
  293. struct pci_dev *pcidev;
  294. unsigned short asic_revision;
  295. unsigned int num_cpus;
  296. unsigned int nxt_cqid;
  297. struct msix_entry msix_entries[MAX_CPUS];
  298. char *msi_name[MAX_CPUS];
  299. bool msix_enabled;
  300. struct be_mem_descriptor *init_mem;
  301. unsigned short io_sgl_alloc_index;
  302. unsigned short io_sgl_free_index;
  303. unsigned short io_sgl_hndl_avbl;
  304. struct sgl_handle **io_sgl_hndl_base;
  305. struct sgl_handle **sgl_hndl_array;
  306. unsigned short eh_sgl_alloc_index;
  307. unsigned short eh_sgl_free_index;
  308. unsigned short eh_sgl_hndl_avbl;
  309. struct sgl_handle **eh_sgl_hndl_base;
  310. spinlock_t io_sgl_lock;
  311. spinlock_t mgmt_sgl_lock;
  312. spinlock_t isr_lock;
  313. spinlock_t async_pdu_lock;
  314. unsigned int age;
  315. struct list_head hba_queue;
  316. #define BE_MAX_SESSION 2048
  317. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  318. (phba->cid_to_cri_map[cid] = cri_index)
  319. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  320. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  321. struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
  322. struct iscsi_endpoint **ep_array;
  323. struct beiscsi_conn **conn_table;
  324. struct iscsi_boot_kset *boot_kset;
  325. struct Scsi_Host *shost;
  326. struct iscsi_iface *ipv4_iface;
  327. struct iscsi_iface *ipv6_iface;
  328. struct {
  329. /**
  330. * group together since they are used most frequently
  331. * for cid to cri conversion
  332. */
  333. unsigned int phys_port;
  334. unsigned int eqid_count;
  335. unsigned int cqid_count;
  336. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  337. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  338. (phba->fw_config.iscsi_cid_count[ulp_num])
  339. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  340. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  341. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  342. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  343. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  344. unsigned short iscsi_features;
  345. uint16_t dual_ulp_aware;
  346. unsigned long ulp_supported;
  347. } fw_config;
  348. unsigned int state;
  349. bool fw_timeout;
  350. bool ue_detected;
  351. struct delayed_work beiscsi_hw_check_task;
  352. bool mac_addr_set;
  353. u8 mac_address[ETH_ALEN];
  354. char fw_ver_str[BEISCSI_VER_STRLEN];
  355. char wq_name[20];
  356. struct workqueue_struct *wq; /* The actuak work queue */
  357. struct be_ctrl_info ctrl;
  358. unsigned int generation;
  359. unsigned int interface_handle;
  360. struct mgmt_session_info boot_sess;
  361. struct invalidate_command_table inv_tbl[128];
  362. unsigned int attr_log_enable;
  363. int (*iotask_fn)(struct iscsi_task *,
  364. struct scatterlist *sg,
  365. uint32_t num_sg, uint32_t xferlen,
  366. uint32_t writedir);
  367. };
  368. struct beiscsi_session {
  369. struct pci_pool *bhs_pool;
  370. };
  371. /**
  372. * struct beiscsi_conn - iscsi connection structure
  373. */
  374. struct beiscsi_conn {
  375. struct iscsi_conn *conn;
  376. struct beiscsi_hba *phba;
  377. u32 exp_statsn;
  378. u32 doorbell_offset;
  379. u32 beiscsi_conn_cid;
  380. struct beiscsi_endpoint *ep;
  381. unsigned short login_in_progress;
  382. struct wrb_handle *plogin_wrb_handle;
  383. struct sgl_handle *plogin_sgl_handle;
  384. struct beiscsi_session *beiscsi_sess;
  385. struct iscsi_task *task;
  386. };
  387. /* This structure is used by the chip */
  388. struct pdu_data_out {
  389. u32 dw[12];
  390. };
  391. /**
  392. * Pseudo amap definition in which each bit of the actual structure is defined
  393. * as a byte: used to calculate offset/shift/mask of each field
  394. */
  395. struct amap_pdu_data_out {
  396. u8 opcode[6]; /* opcode */
  397. u8 rsvd0[2]; /* should be 0 */
  398. u8 rsvd1[7];
  399. u8 final_bit; /* F bit */
  400. u8 rsvd2[16];
  401. u8 ahs_length[8]; /* no AHS */
  402. u8 data_len_hi[8];
  403. u8 data_len_lo[16]; /* DataSegmentLength */
  404. u8 lun[64];
  405. u8 itt[32]; /* ITT; initiator task tag */
  406. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  407. u8 rsvd3[32];
  408. u8 exp_stat_sn[32];
  409. u8 rsvd4[32];
  410. u8 data_sn[32];
  411. u8 buffer_offset[32];
  412. u8 rsvd5[32];
  413. };
  414. struct be_cmd_bhs {
  415. struct iscsi_scsi_req iscsi_hdr;
  416. unsigned char pad1[16];
  417. struct pdu_data_out iscsi_data_pdu;
  418. unsigned char pad2[BE_SENSE_INFO_SIZE -
  419. sizeof(struct pdu_data_out)];
  420. };
  421. struct beiscsi_io_task {
  422. struct wrb_handle *pwrb_handle;
  423. struct sgl_handle *psgl_handle;
  424. struct beiscsi_conn *conn;
  425. struct scsi_cmnd *scsi_cmnd;
  426. unsigned int cmd_sn;
  427. unsigned int flags;
  428. unsigned short cid;
  429. unsigned short header_len;
  430. itt_t libiscsi_itt;
  431. struct be_cmd_bhs *cmd_bhs;
  432. struct be_bus_address bhs_pa;
  433. unsigned short bhs_len;
  434. dma_addr_t mtask_addr;
  435. uint32_t mtask_data_count;
  436. uint8_t wrb_type;
  437. };
  438. struct be_nonio_bhs {
  439. struct iscsi_hdr iscsi_hdr;
  440. unsigned char pad1[16];
  441. struct pdu_data_out iscsi_data_pdu;
  442. unsigned char pad2[BE_SENSE_INFO_SIZE -
  443. sizeof(struct pdu_data_out)];
  444. };
  445. struct be_status_bhs {
  446. struct iscsi_scsi_req iscsi_hdr;
  447. unsigned char pad1[16];
  448. /**
  449. * The plus 2 below is to hold the sense info length that gets
  450. * DMA'ed by RxULP
  451. */
  452. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  453. };
  454. struct iscsi_sge {
  455. u32 dw[4];
  456. };
  457. /**
  458. * Pseudo amap definition in which each bit of the actual structure is defined
  459. * as a byte: used to calculate offset/shift/mask of each field
  460. */
  461. struct amap_iscsi_sge {
  462. u8 addr_hi[32];
  463. u8 addr_lo[32];
  464. u8 sge_offset[22]; /* DWORD 2 */
  465. u8 rsvd0[9]; /* DWORD 2 */
  466. u8 last_sge; /* DWORD 2 */
  467. u8 len[17]; /* DWORD 3 */
  468. u8 rsvd1[15]; /* DWORD 3 */
  469. };
  470. struct beiscsi_offload_params {
  471. u32 dw[6];
  472. };
  473. #define OFFLD_PARAMS_ERL 0x00000003
  474. #define OFFLD_PARAMS_DDE 0x00000004
  475. #define OFFLD_PARAMS_HDE 0x00000008
  476. #define OFFLD_PARAMS_IR2T 0x00000010
  477. #define OFFLD_PARAMS_IMD 0x00000020
  478. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  479. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  480. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  481. /**
  482. * Pseudo amap definition in which each bit of the actual structure is defined
  483. * as a byte: used to calculate offset/shift/mask of each field
  484. */
  485. struct amap_beiscsi_offload_params {
  486. u8 max_burst_length[32];
  487. u8 max_send_data_segment_length[32];
  488. u8 first_burst_length[32];
  489. u8 erl[2];
  490. u8 dde[1];
  491. u8 hde[1];
  492. u8 ir2t[1];
  493. u8 imd[1];
  494. u8 data_seq_inorder[1];
  495. u8 pdu_seq_inorder[1];
  496. u8 max_r2t[16];
  497. u8 pad[8];
  498. u8 exp_statsn[32];
  499. u8 max_recv_data_segment_length[32];
  500. };
  501. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  502. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  503. struct async_pdu_handle {
  504. struct list_head link;
  505. struct be_bus_address pa;
  506. void *pbuffer;
  507. unsigned int consumed;
  508. unsigned char index;
  509. unsigned char is_header;
  510. unsigned short cri;
  511. unsigned long buffer_len;
  512. };
  513. struct hwi_async_entry {
  514. struct {
  515. unsigned char hdr_received;
  516. unsigned char hdr_len;
  517. unsigned short bytes_received;
  518. unsigned int bytes_needed;
  519. struct list_head list;
  520. } wait_queue;
  521. struct list_head header_busy_list;
  522. struct list_head data_busy_list;
  523. };
  524. struct hwi_async_pdu_context {
  525. struct {
  526. struct be_bus_address pa_base;
  527. void *va_base;
  528. void *ring_base;
  529. struct async_pdu_handle *handle_base;
  530. unsigned int host_write_ptr;
  531. unsigned int ep_read_ptr;
  532. unsigned int writables;
  533. unsigned int free_entries;
  534. unsigned int busy_entries;
  535. struct list_head free_list;
  536. } async_header;
  537. struct {
  538. struct be_bus_address pa_base;
  539. void *va_base;
  540. void *ring_base;
  541. struct async_pdu_handle *handle_base;
  542. unsigned int host_write_ptr;
  543. unsigned int ep_read_ptr;
  544. unsigned int writables;
  545. unsigned int free_entries;
  546. unsigned int busy_entries;
  547. struct list_head free_list;
  548. } async_data;
  549. unsigned int buffer_size;
  550. unsigned int num_entries;
  551. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  552. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  553. /**
  554. * This is a varying size list! Do not add anything
  555. * after this entry!!
  556. */
  557. struct hwi_async_entry *async_entry;
  558. };
  559. #define PDUCQE_CODE_MASK 0x0000003F
  560. #define PDUCQE_DPL_MASK 0xFFFF0000
  561. #define PDUCQE_INDEX_MASK 0x0000FFFF
  562. struct i_t_dpdu_cqe {
  563. u32 dw[4];
  564. } __packed;
  565. /**
  566. * Pseudo amap definition in which each bit of the actual structure is defined
  567. * as a byte: used to calculate offset/shift/mask of each field
  568. */
  569. struct amap_i_t_dpdu_cqe {
  570. u8 db_addr_hi[32];
  571. u8 db_addr_lo[32];
  572. u8 code[6];
  573. u8 cid[10];
  574. u8 dpl[16];
  575. u8 index[16];
  576. u8 num_cons[10];
  577. u8 rsvd0[4];
  578. u8 final;
  579. u8 valid;
  580. } __packed;
  581. struct amap_i_t_dpdu_cqe_v2 {
  582. u8 db_addr_hi[32]; /* DWORD 0 */
  583. u8 db_addr_lo[32]; /* DWORD 1 */
  584. u8 code[6]; /* DWORD 2 */
  585. u8 num_cons; /* DWORD 2*/
  586. u8 rsvd0[8]; /* DWORD 2 */
  587. u8 dpl[17]; /* DWORD 2 */
  588. u8 index[16]; /* DWORD 3 */
  589. u8 cid[13]; /* DWORD 3 */
  590. u8 rsvd1; /* DWORD 3 */
  591. u8 final; /* DWORD 3 */
  592. u8 valid; /* DWORD 3 */
  593. } __packed;
  594. #define CQE_VALID_MASK 0x80000000
  595. #define CQE_CODE_MASK 0x0000003F
  596. #define CQE_CID_MASK 0x0000FFC0
  597. #define EQE_VALID_MASK 0x00000001
  598. #define EQE_MAJORCODE_MASK 0x0000000E
  599. #define EQE_RESID_MASK 0xFFFF0000
  600. struct be_eq_entry {
  601. u32 dw[1];
  602. } __packed;
  603. /**
  604. * Pseudo amap definition in which each bit of the actual structure is defined
  605. * as a byte: used to calculate offset/shift/mask of each field
  606. */
  607. struct amap_eq_entry {
  608. u8 valid; /* DWORD 0 */
  609. u8 major_code[3]; /* DWORD 0 */
  610. u8 minor_code[12]; /* DWORD 0 */
  611. u8 resource_id[16]; /* DWORD 0 */
  612. } __packed;
  613. struct cq_db {
  614. u32 dw[1];
  615. } __packed;
  616. /**
  617. * Pseudo amap definition in which each bit of the actual structure is defined
  618. * as a byte: used to calculate offset/shift/mask of each field
  619. */
  620. struct amap_cq_db {
  621. u8 qid[10];
  622. u8 event[1];
  623. u8 rsvd0[5];
  624. u8 num_popped[13];
  625. u8 rearm[1];
  626. u8 rsvd1[2];
  627. } __packed;
  628. void beiscsi_process_eq(struct beiscsi_hba *phba);
  629. struct iscsi_wrb {
  630. u32 dw[16];
  631. } __packed;
  632. #define WRB_TYPE_MASK 0xF0000000
  633. #define SKH_WRB_TYPE_OFFSET 27
  634. #define BE_WRB_TYPE_OFFSET 28
  635. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  636. (pwrb->dw[0] |= (wrb_type << type_offset))
  637. /**
  638. * Pseudo amap definition in which each bit of the actual structure is defined
  639. * as a byte: used to calculate offset/shift/mask of each field
  640. */
  641. struct amap_iscsi_wrb {
  642. u8 lun[14]; /* DWORD 0 */
  643. u8 lt; /* DWORD 0 */
  644. u8 invld; /* DWORD 0 */
  645. u8 wrb_idx[8]; /* DWORD 0 */
  646. u8 dsp; /* DWORD 0 */
  647. u8 dmsg; /* DWORD 0 */
  648. u8 undr_run; /* DWORD 0 */
  649. u8 over_run; /* DWORD 0 */
  650. u8 type[4]; /* DWORD 0 */
  651. u8 ptr2nextwrb[8]; /* DWORD 1 */
  652. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  653. u8 sgl_icd_idx[12]; /* DWORD 2 */
  654. u8 rsvd0[20]; /* DWORD 2 */
  655. u8 exp_data_sn[32]; /* DWORD 3 */
  656. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  657. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  658. u8 cmdsn_itt[32]; /* DWORD 6 */
  659. u8 dif_ref_tag[32]; /* DWORD 7 */
  660. u8 sge0_addr_hi[32]; /* DWORD 8 */
  661. u8 sge0_addr_lo[32]; /* DWORD 9 */
  662. u8 sge0_offset[22]; /* DWORD 10 */
  663. u8 pbs; /* DWORD 10 */
  664. u8 dif_mode[2]; /* DWORD 10 */
  665. u8 rsvd1[6]; /* DWORD 10 */
  666. u8 sge0_last; /* DWORD 10 */
  667. u8 sge0_len[17]; /* DWORD 11 */
  668. u8 dif_meta_tag[14]; /* DWORD 11 */
  669. u8 sge0_in_ddr; /* DWORD 11 */
  670. u8 sge1_addr_hi[32]; /* DWORD 12 */
  671. u8 sge1_addr_lo[32]; /* DWORD 13 */
  672. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  673. u8 rsvd2[9]; /* DWORD 14 */
  674. u8 sge1_last; /* DWORD 14 */
  675. u8 sge1_len[17]; /* DWORD 15 */
  676. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  677. u8 rsvd3[2]; /* DWORD 15 */
  678. u8 sge1_in_ddr; /* DWORD 15 */
  679. } __packed;
  680. struct amap_iscsi_wrb_v2 {
  681. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  682. u8 rsvd0[2]; /* DWORD 0*/
  683. u8 type[5]; /* DWORD 0 */
  684. u8 ptr2nextwrb[8]; /* DWORD 1 */
  685. u8 wrb_idx[8]; /* DWORD 1 */
  686. u8 lun[16]; /* DWORD 1 */
  687. u8 sgl_idx[16]; /* DWORD 2 */
  688. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  689. u8 exp_data_sn[32]; /* DWORD 3 */
  690. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  691. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  692. u8 cq_id[16]; /* DWORD 6 */
  693. u8 rsvd1[16]; /* DWORD 6 */
  694. u8 cmdsn_itt[32]; /* DWORD 7 */
  695. u8 sge0_addr_hi[32]; /* DWORD 8 */
  696. u8 sge0_addr_lo[32]; /* DWORD 9 */
  697. u8 sge0_offset[24]; /* DWORD 10 */
  698. u8 rsvd2[7]; /* DWORD 10 */
  699. u8 sge0_last; /* DWORD 10 */
  700. u8 sge0_len[17]; /* DWORD 11 */
  701. u8 rsvd3[7]; /* DWORD 11 */
  702. u8 diff_enbl; /* DWORD 11 */
  703. u8 u_run; /* DWORD 11 */
  704. u8 o_run; /* DWORD 11 */
  705. u8 invalid; /* DWORD 11 */
  706. u8 dsp; /* DWORD 11 */
  707. u8 dmsg; /* DWORD 11 */
  708. u8 rsvd4; /* DWORD 11 */
  709. u8 lt; /* DWORD 11 */
  710. u8 sge1_addr_hi[32]; /* DWORD 12 */
  711. u8 sge1_addr_lo[32]; /* DWORD 13 */
  712. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  713. u8 rsvd5[7]; /* DWORD 14 */
  714. u8 sge1_last; /* DWORD 14 */
  715. u8 sge1_len[17]; /* DWORD 15 */
  716. u8 rsvd6[15]; /* DWORD 15 */
  717. } __packed;
  718. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  719. void
  720. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  721. void beiscsi_process_all_cqs(struct work_struct *work);
  722. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  723. struct iscsi_task *task);
  724. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  725. {
  726. return phba->ue_detected || phba->fw_timeout;
  727. }
  728. struct pdu_nop_out {
  729. u32 dw[12];
  730. };
  731. /**
  732. * Pseudo amap definition in which each bit of the actual structure is defined
  733. * as a byte: used to calculate offset/shift/mask of each field
  734. */
  735. struct amap_pdu_nop_out {
  736. u8 opcode[6]; /* opcode 0x00 */
  737. u8 i_bit; /* I Bit */
  738. u8 x_bit; /* reserved; should be 0 */
  739. u8 fp_bit_filler1[7];
  740. u8 f_bit; /* always 1 */
  741. u8 reserved1[16];
  742. u8 ahs_length[8]; /* no AHS */
  743. u8 data_len_hi[8];
  744. u8 data_len_lo[16]; /* DataSegmentLength */
  745. u8 lun[64];
  746. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  747. u8 ttt[32]; /* target id for ping or 0xffffffff */
  748. u8 cmd_sn[32];
  749. u8 exp_stat_sn[32];
  750. u8 reserved5[128];
  751. };
  752. #define PDUBASE_OPCODE_MASK 0x0000003F
  753. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  754. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  755. struct pdu_base {
  756. u32 dw[16];
  757. } __packed;
  758. /**
  759. * Pseudo amap definition in which each bit of the actual structure is defined
  760. * as a byte: used to calculate offset/shift/mask of each field
  761. */
  762. struct amap_pdu_base {
  763. u8 opcode[6];
  764. u8 i_bit; /* immediate bit */
  765. u8 x_bit; /* reserved, always 0 */
  766. u8 reserved1[24]; /* opcode-specific fields */
  767. u8 ahs_length[8]; /* length units is 4 byte words */
  768. u8 data_len_hi[8];
  769. u8 data_len_lo[16]; /* DatasegmentLength */
  770. u8 lun[64]; /* lun or opcode-specific fields */
  771. u8 itt[32]; /* initiator task tag */
  772. u8 reserved4[224];
  773. };
  774. struct iscsi_target_context_update_wrb {
  775. u32 dw[16];
  776. } __packed;
  777. /**
  778. * Pseudo amap definition in which each bit of the actual structure is defined
  779. * as a byte: used to calculate offset/shift/mask of each field
  780. */
  781. #define BE_TGT_CTX_UPDT_CMD 0x07
  782. struct amap_iscsi_target_context_update_wrb {
  783. u8 lun[14]; /* DWORD 0 */
  784. u8 lt; /* DWORD 0 */
  785. u8 invld; /* DWORD 0 */
  786. u8 wrb_idx[8]; /* DWORD 0 */
  787. u8 dsp; /* DWORD 0 */
  788. u8 dmsg; /* DWORD 0 */
  789. u8 undr_run; /* DWORD 0 */
  790. u8 over_run; /* DWORD 0 */
  791. u8 type[4]; /* DWORD 0 */
  792. u8 ptr2nextwrb[8]; /* DWORD 1 */
  793. u8 max_burst_length[19]; /* DWORD 1 */
  794. u8 rsvd0[5]; /* DWORD 1 */
  795. u8 rsvd1[15]; /* DWORD 2 */
  796. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  797. u8 first_burst_length[14]; /* DWORD 3 */
  798. u8 rsvd2[2]; /* DWORD 3 */
  799. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  800. u8 rsvd3[5]; /* DWORD 3 */
  801. u8 session_state[3]; /* DWORD 3 */
  802. u8 rsvd4[16]; /* DWORD 4 */
  803. u8 tx_jumbo; /* DWORD 4 */
  804. u8 hde; /* DWORD 4 */
  805. u8 dde; /* DWORD 4 */
  806. u8 erl[2]; /* DWORD 4 */
  807. u8 domain_id[5]; /* DWORD 4 */
  808. u8 mode; /* DWORD 4 */
  809. u8 imd; /* DWORD 4 */
  810. u8 ir2t; /* DWORD 4 */
  811. u8 notpredblq[2]; /* DWORD 4 */
  812. u8 compltonack; /* DWORD 4 */
  813. u8 stat_sn[32]; /* DWORD 5 */
  814. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  815. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  816. u8 pad_addr_hi[32]; /* DWORD 8 */
  817. u8 pad_addr_lo[32]; /* DWORD 9 */
  818. u8 rsvd5[32]; /* DWORD 10 */
  819. u8 rsvd6[32]; /* DWORD 11 */
  820. u8 rsvd7[32]; /* DWORD 12 */
  821. u8 rsvd8[32]; /* DWORD 13 */
  822. u8 rsvd9[32]; /* DWORD 14 */
  823. u8 rsvd10[32]; /* DWORD 15 */
  824. } __packed;
  825. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  826. #define BEISCSI_MAX_CXNS 1
  827. struct amap_iscsi_target_context_update_wrb_v2 {
  828. u8 max_burst_length[24]; /* DWORD 0 */
  829. u8 rsvd0[3]; /* DWORD 0 */
  830. u8 type[5]; /* DWORD 0 */
  831. u8 ptr2nextwrb[8]; /* DWORD 1 */
  832. u8 wrb_idx[8]; /* DWORD 1 */
  833. u8 rsvd1[16]; /* DWORD 1 */
  834. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  835. u8 rsvd2[8]; /* DWORD 2 */
  836. u8 first_burst_length[24]; /* DWORD 3 */
  837. u8 rsvd3[8]; /* DOWRD 3 */
  838. u8 max_r2t[16]; /* DWORD 4 */
  839. u8 rsvd4; /* DWORD 4 */
  840. u8 hde; /* DWORD 4 */
  841. u8 dde; /* DWORD 4 */
  842. u8 erl[2]; /* DWORD 4 */
  843. u8 rsvd5[6]; /* DWORD 4 */
  844. u8 imd; /* DWORD 4 */
  845. u8 ir2t; /* DWORD 4 */
  846. u8 rsvd6[3]; /* DWORD 4 */
  847. u8 stat_sn[32]; /* DWORD 5 */
  848. u8 rsvd7[32]; /* DWORD 6 */
  849. u8 rsvd8[32]; /* DWORD 7 */
  850. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  851. u8 rsvd9[8]; /* DWORD 8 */
  852. u8 rsvd10[32]; /* DWORD 9 */
  853. u8 rsvd11[32]; /* DWORD 10 */
  854. u8 max_cxns[16]; /* DWORD 11 */
  855. u8 rsvd12[11]; /* DWORD 11*/
  856. u8 invld; /* DWORD 11 */
  857. u8 rsvd13;/* DWORD 11*/
  858. u8 dmsg; /* DWORD 11 */
  859. u8 data_seq_inorder; /* DWORD 11 */
  860. u8 pdu_seq_inorder; /* DWORD 11 */
  861. u8 rsvd14[32]; /*DWORD 12 */
  862. u8 rsvd15[32]; /* DWORD 13 */
  863. u8 rsvd16[32]; /* DWORD 14 */
  864. u8 rsvd17[32]; /* DWORD 15 */
  865. } __packed;
  866. struct be_ring {
  867. u32 pages; /* queue size in pages */
  868. u32 id; /* queue id assigned by beklib */
  869. u32 num; /* number of elements in queue */
  870. u32 cidx; /* consumer index */
  871. u32 pidx; /* producer index -- not used by most rings */
  872. u32 item_size; /* size in bytes of one object */
  873. u8 ulp_num; /* ULP to which CID binded */
  874. u16 register_set;
  875. u16 doorbell_format;
  876. u32 doorbell_offset;
  877. void *va; /* The virtual address of the ring. This
  878. * should be last to allow 32 & 64 bit debugger
  879. * extensions to work.
  880. */
  881. };
  882. struct hwi_controller {
  883. struct list_head io_sgl_list;
  884. struct list_head eh_sgl_list;
  885. struct sgl_handle *psgl_handle_base;
  886. unsigned int wrb_mem_index;
  887. struct hwi_wrb_context *wrb_context;
  888. struct mcc_wrb *pmcc_wrb_base;
  889. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  890. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  891. struct hwi_context_memory *phwi_ctxt;
  892. };
  893. enum hwh_type_enum {
  894. HWH_TYPE_IO = 1,
  895. HWH_TYPE_LOGOUT = 2,
  896. HWH_TYPE_TMF = 3,
  897. HWH_TYPE_NOP = 4,
  898. HWH_TYPE_IO_RD = 5,
  899. HWH_TYPE_LOGIN = 11,
  900. HWH_TYPE_INVALID = 0xFFFFFFFF
  901. };
  902. struct wrb_handle {
  903. enum hwh_type_enum type;
  904. unsigned short wrb_index;
  905. unsigned short nxt_wrb_index;
  906. struct iscsi_task *pio_handle;
  907. struct iscsi_wrb *pwrb;
  908. };
  909. struct hwi_context_memory {
  910. /* Adaptive interrupt coalescing (AIC) info */
  911. u16 min_eqd; /* in usecs */
  912. u16 max_eqd; /* in usecs */
  913. u16 cur_eqd; /* in usecs */
  914. struct be_eq_obj be_eq[MAX_CPUS];
  915. struct be_queue_info be_cq[MAX_CPUS - 1];
  916. struct be_queue_info *be_wrbq;
  917. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  918. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  919. struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
  920. };
  921. /* Logging related definitions */
  922. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  923. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  924. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  925. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  926. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  927. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  928. #define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
  929. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  930. do { \
  931. uint32_t log_value = phba->attr_log_enable; \
  932. if (((mask) & log_value) || (level[1] <= '3')) \
  933. shost_printk(level, phba->shost, \
  934. fmt, __LINE__, ##arg); \
  935. } while (0)
  936. #endif