pinctrl-atlas6.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * pinctrl pads, groups, functions for CSR SiRFatlasVI
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/pinctrl/pinctrl.h>
  9. #include <linux/bitops.h>
  10. #include "pinctrl-sirf.h"
  11. /*
  12. * pad list for the pinmux subsystem
  13. * refer to atlasVI_io_table_v0.93.xls
  14. */
  15. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  16. PINCTRL_PIN(0, "gpio0-0"),
  17. PINCTRL_PIN(1, "gpio0-1"),
  18. PINCTRL_PIN(2, "gpio0-2"),
  19. PINCTRL_PIN(3, "gpio0-3"),
  20. PINCTRL_PIN(4, "pwm0"),
  21. PINCTRL_PIN(5, "pwm1"),
  22. PINCTRL_PIN(6, "pwm2"),
  23. PINCTRL_PIN(7, "pwm3"),
  24. PINCTRL_PIN(8, "warm_rst_b"),
  25. PINCTRL_PIN(9, "odo_0"),
  26. PINCTRL_PIN(10, "odo_1"),
  27. PINCTRL_PIN(11, "dr_dir"),
  28. PINCTRL_PIN(12, "rts_0"),
  29. PINCTRL_PIN(13, "scl_1"),
  30. PINCTRL_PIN(14, "ntrst"),
  31. PINCTRL_PIN(15, "sda_1"),
  32. PINCTRL_PIN(16, "x_ldd[16]"),
  33. PINCTRL_PIN(17, "x_ldd[17]"),
  34. PINCTRL_PIN(18, "x_ldd[18]"),
  35. PINCTRL_PIN(19, "x_ldd[19]"),
  36. PINCTRL_PIN(20, "x_ldd[20]"),
  37. PINCTRL_PIN(21, "x_ldd[21]"),
  38. PINCTRL_PIN(22, "x_ldd[22]"),
  39. PINCTRL_PIN(23, "x_ldd[23]"),
  40. PINCTRL_PIN(24, "gps_sgn"),
  41. PINCTRL_PIN(25, "gps_mag"),
  42. PINCTRL_PIN(26, "gps_clk"),
  43. PINCTRL_PIN(27, "sd_cd_b_2"),
  44. PINCTRL_PIN(28, "sd_vcc_on_2"),
  45. PINCTRL_PIN(29, "sd_wp_b_2"),
  46. PINCTRL_PIN(30, "sd_clk_3"),
  47. PINCTRL_PIN(31, "sd_cmd_3"),
  48. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  49. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  50. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  51. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  52. PINCTRL_PIN(36, "usb_clk"),
  53. PINCTRL_PIN(37, "usb_dir"),
  54. PINCTRL_PIN(38, "usb_nxt"),
  55. PINCTRL_PIN(39, "usb_stp"),
  56. PINCTRL_PIN(40, "usb_dat[7]"),
  57. PINCTRL_PIN(41, "usb_dat[6]"),
  58. PINCTRL_PIN(42, "x_cko_1"),
  59. PINCTRL_PIN(43, "spi_clk_1"),
  60. PINCTRL_PIN(44, "spi_dout_1"),
  61. PINCTRL_PIN(45, "spi_din_1"),
  62. PINCTRL_PIN(46, "spi_en_1"),
  63. PINCTRL_PIN(47, "x_txd_1"),
  64. PINCTRL_PIN(48, "x_txd_2"),
  65. PINCTRL_PIN(49, "x_rxd_1"),
  66. PINCTRL_PIN(50, "x_rxd_2"),
  67. PINCTRL_PIN(51, "x_usclk_0"),
  68. PINCTRL_PIN(52, "x_utxd_0"),
  69. PINCTRL_PIN(53, "x_urxd_0"),
  70. PINCTRL_PIN(54, "x_utfs_0"),
  71. PINCTRL_PIN(55, "x_urfs_0"),
  72. PINCTRL_PIN(56, "usb_dat5"),
  73. PINCTRL_PIN(57, "usb_dat4"),
  74. PINCTRL_PIN(58, "usb_dat3"),
  75. PINCTRL_PIN(59, "usb_dat2"),
  76. PINCTRL_PIN(60, "usb_dat1"),
  77. PINCTRL_PIN(61, "usb_dat0"),
  78. PINCTRL_PIN(62, "x_ldd[14]"),
  79. PINCTRL_PIN(63, "x_ldd[15]"),
  80. PINCTRL_PIN(64, "x_gps_gpio"),
  81. PINCTRL_PIN(65, "x_ldd[13]"),
  82. PINCTRL_PIN(66, "x_df_we_b"),
  83. PINCTRL_PIN(67, "x_df_re_b"),
  84. PINCTRL_PIN(68, "x_txd_0"),
  85. PINCTRL_PIN(69, "x_rxd_0"),
  86. PINCTRL_PIN(70, "x_l_lck"),
  87. PINCTRL_PIN(71, "x_l_fck"),
  88. PINCTRL_PIN(72, "x_l_de"),
  89. PINCTRL_PIN(73, "x_ldd[0]"),
  90. PINCTRL_PIN(74, "x_ldd[1]"),
  91. PINCTRL_PIN(75, "x_ldd[2]"),
  92. PINCTRL_PIN(76, "x_ldd[3]"),
  93. PINCTRL_PIN(77, "x_ldd[4]"),
  94. PINCTRL_PIN(78, "x_cko_0"),
  95. PINCTRL_PIN(79, "x_ldd[5]"),
  96. PINCTRL_PIN(80, "x_ldd[6]"),
  97. PINCTRL_PIN(81, "x_ldd[7]"),
  98. PINCTRL_PIN(82, "x_ldd[8]"),
  99. PINCTRL_PIN(83, "x_ldd[9]"),
  100. PINCTRL_PIN(84, "x_ldd[10]"),
  101. PINCTRL_PIN(85, "x_ldd[11]"),
  102. PINCTRL_PIN(86, "x_ldd[12]"),
  103. PINCTRL_PIN(87, "x_vip_vsync"),
  104. PINCTRL_PIN(88, "x_vip_hsync"),
  105. PINCTRL_PIN(89, "x_vip_pxclk"),
  106. PINCTRL_PIN(90, "x_sda_0"),
  107. PINCTRL_PIN(91, "x_scl_0"),
  108. PINCTRL_PIN(92, "x_df_ry_by"),
  109. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  110. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  111. PINCTRL_PIN(95, "x_l_pclk"),
  112. PINCTRL_PIN(96, "x_df_dqs"),
  113. PINCTRL_PIN(97, "x_df_wp_b"),
  114. PINCTRL_PIN(98, "ac97_sync"),
  115. PINCTRL_PIN(99, "ac97_bit_clk "),
  116. PINCTRL_PIN(100, "ac97_dout"),
  117. PINCTRL_PIN(101, "ac97_din"),
  118. PINCTRL_PIN(102, "x_rtc_io"),
  119. PINCTRL_PIN(103, "x_usb1_dp"),
  120. PINCTRL_PIN(104, "x_usb1_dn"),
  121. };
  122. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  123. {
  124. .group = 1,
  125. .mask = BIT(30) | BIT(31),
  126. }, {
  127. .group = 2,
  128. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  129. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  130. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  131. },
  132. };
  133. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  134. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  135. .muxmask = lcd_16bits_sirfsoc_muxmask,
  136. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  137. .funcmask = BIT(4),
  138. .funcval = 0,
  139. };
  140. static const unsigned lcd_16bits_pins[] = { 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  141. 84, 85, 86, 95 };
  142. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  143. {
  144. .group = 2,
  145. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  146. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  147. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  148. }, {
  149. .group = 1,
  150. .mask = BIT(30) | BIT(31),
  151. }, {
  152. .group = 0,
  153. .mask = BIT(16) | BIT(17),
  154. },
  155. };
  156. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  157. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  158. .muxmask = lcd_18bits_muxmask,
  159. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  160. .funcmask = BIT(4) | BIT(15),
  161. .funcval = 0,
  162. };
  163. static const unsigned lcd_18bits_pins[] = { 16, 17, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  164. 84, 85, 86, 95 };
  165. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  166. {
  167. .group = 2,
  168. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  169. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  170. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  171. }, {
  172. .group = 1,
  173. .mask = BIT(30) | BIT(31),
  174. }, {
  175. .group = 0,
  176. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  177. },
  178. };
  179. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  180. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  181. .muxmask = lcd_24bits_muxmask,
  182. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  183. .funcmask = BIT(4) | BIT(15),
  184. .funcval = 0,
  185. };
  186. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79,
  187. 80, 81, 82, 83, 84, 85, 86, 95};
  188. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  189. {
  190. .group = 2,
  191. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  192. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  193. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  194. }, {
  195. .group = 1,
  196. .mask = BIT(30) | BIT(31),
  197. }, {
  198. .group = 0,
  199. .mask = BIT(8),
  200. },
  201. };
  202. static const struct sirfsoc_padmux lcdrom_padmux = {
  203. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  204. .muxmask = lcdrom_muxmask,
  205. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  206. .funcmask = BIT(4),
  207. .funcval = BIT(4),
  208. };
  209. static const unsigned lcdrom_pins[] = { 8, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  210. 84, 85, 86, 95};
  211. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  212. {
  213. .group = 0,
  214. .mask = BIT(12),
  215. }, {
  216. .group = 1,
  217. .mask = BIT(23),
  218. }, {
  219. .group = 2,
  220. .mask = BIT(4) | BIT(5),
  221. },
  222. };
  223. static const struct sirfsoc_padmux uart0_padmux = {
  224. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  225. .muxmask = uart0_muxmask,
  226. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  227. .funcmask = BIT(9),
  228. .funcval = BIT(9),
  229. };
  230. static const unsigned uart0_pins[] = { 12, 55, 68, 69 };
  231. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  232. {
  233. .group = 2,
  234. .mask = BIT(4) | BIT(5),
  235. },
  236. };
  237. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  238. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  239. .muxmask = uart0_nostreamctrl_muxmask,
  240. };
  241. static const unsigned uart0_nostreamctrl_pins[] = { 68, 69 };
  242. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  243. {
  244. .group = 1,
  245. .mask = BIT(15) | BIT(17),
  246. },
  247. };
  248. static const struct sirfsoc_padmux uart1_padmux = {
  249. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  250. .muxmask = uart1_muxmask,
  251. };
  252. static const unsigned uart1_pins[] = { 47, 49 };
  253. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  254. {
  255. .group = 0,
  256. .mask = BIT(10) | BIT(14),
  257. }, {
  258. .group = 1,
  259. .mask = BIT(16) | BIT(18),
  260. },
  261. };
  262. static const struct sirfsoc_padmux uart2_padmux = {
  263. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  264. .muxmask = uart2_muxmask,
  265. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  266. .funcmask = BIT(10),
  267. .funcval = BIT(10),
  268. };
  269. static const unsigned uart2_pins[] = { 10, 14, 48, 50 };
  270. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  271. {
  272. .group = 1,
  273. .mask = BIT(16) | BIT(18),
  274. },
  275. };
  276. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  277. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  278. .muxmask = uart2_nostreamctrl_muxmask,
  279. };
  280. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  281. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  282. {
  283. .group = 0,
  284. .mask = BIT(30) | BIT(31),
  285. }, {
  286. .group = 1,
  287. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  288. },
  289. };
  290. static const struct sirfsoc_padmux sdmmc3_padmux = {
  291. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  292. .muxmask = sdmmc3_muxmask,
  293. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  294. .funcmask = BIT(7),
  295. .funcval = 0,
  296. };
  297. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  298. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  299. {
  300. .group = 0,
  301. .mask = BIT(30),
  302. }, {
  303. .group = 1,
  304. .mask = BIT(0) | BIT(2) | BIT(3),
  305. },
  306. };
  307. static const struct sirfsoc_padmux spi0_padmux = {
  308. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  309. .muxmask = spi0_muxmask,
  310. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  311. .funcmask = BIT(7),
  312. .funcval = BIT(7),
  313. };
  314. static const unsigned spi0_pins[] = { 30, 32, 34, 35 };
  315. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  316. {
  317. .group = 1,
  318. .mask = BIT(10),
  319. },
  320. };
  321. static const struct sirfsoc_padmux cko1_padmux = {
  322. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  323. .muxmask = cko1_muxmask,
  324. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  325. .funcmask = BIT(3),
  326. .funcval = 0,
  327. };
  328. static const unsigned cko1_pins[] = { 42 };
  329. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  330. {
  331. .group = 1,
  332. .mask = BIT(10),
  333. }, {
  334. .group = 3,
  335. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  336. },
  337. };
  338. static const struct sirfsoc_padmux i2s_padmux = {
  339. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  340. .muxmask = i2s_muxmask,
  341. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  342. .funcmask = BIT(3),
  343. .funcval = BIT(3),
  344. };
  345. static const unsigned i2s_pins[] = { 42, 98, 99, 100, 101 };
  346. static const struct sirfsoc_muxmask i2s_no_din_muxmask[] = {
  347. {
  348. .group = 1,
  349. .mask = BIT(10),
  350. }, {
  351. .group = 3,
  352. .mask = BIT(2) | BIT(3) | BIT(4),
  353. },
  354. };
  355. static const struct sirfsoc_padmux i2s_no_din_padmux = {
  356. .muxmask_counts = ARRAY_SIZE(i2s_no_din_muxmask),
  357. .muxmask = i2s_no_din_muxmask,
  358. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  359. .funcmask = BIT(3),
  360. .funcval = BIT(3),
  361. };
  362. static const unsigned i2s_no_din_pins[] = { 42, 98, 99, 100 };
  363. static const struct sirfsoc_muxmask i2s_6chn_muxmask[] = {
  364. {
  365. .group = 1,
  366. .mask = BIT(10) | BIT(20) | BIT(23),
  367. }, {
  368. .group = 3,
  369. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  370. },
  371. };
  372. static const struct sirfsoc_padmux i2s_6chn_padmux = {
  373. .muxmask_counts = ARRAY_SIZE(i2s_6chn_muxmask),
  374. .muxmask = i2s_6chn_muxmask,
  375. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  376. .funcmask = BIT(1) | BIT(3) | BIT(9),
  377. .funcval = BIT(1) | BIT(3) | BIT(9),
  378. };
  379. static const unsigned i2s_6chn_pins[] = { 42, 52, 55, 98, 99, 100, 101 };
  380. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  381. {
  382. .group = 3,
  383. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  384. },
  385. };
  386. static const struct sirfsoc_padmux ac97_padmux = {
  387. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  388. .muxmask = ac97_muxmask,
  389. };
  390. static const unsigned ac97_pins[] = { 98, 99, 100, 101 };
  391. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  392. {
  393. .group = 1,
  394. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  395. },
  396. };
  397. static const struct sirfsoc_padmux spi1_padmux = {
  398. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  399. .muxmask = spi1_muxmask,
  400. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  401. .funcmask = BIT(16),
  402. .funcval = 0,
  403. };
  404. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  405. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  406. {
  407. .group = 2,
  408. .mask = BIT(2) | BIT(3),
  409. },
  410. };
  411. static const struct sirfsoc_padmux sdmmc1_padmux = {
  412. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  413. .muxmask = sdmmc1_muxmask,
  414. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  415. .funcmask = BIT(5),
  416. .funcval = BIT(5),
  417. };
  418. static const unsigned sdmmc1_pins[] = { 66, 67 };
  419. static const struct sirfsoc_muxmask gps_muxmask[] = {
  420. {
  421. .group = 0,
  422. .mask = BIT(24) | BIT(25) | BIT(26),
  423. },
  424. };
  425. static const struct sirfsoc_padmux gps_padmux = {
  426. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  427. .muxmask = gps_muxmask,
  428. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  429. .funcmask = BIT(13),
  430. .funcval = 0,
  431. };
  432. static const unsigned gps_pins[] = { 24, 25, 26 };
  433. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  434. {
  435. .group = 0,
  436. .mask = BIT(24) | BIT(25) | BIT(26),
  437. },
  438. };
  439. static const struct sirfsoc_padmux sdmmc5_padmux = {
  440. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  441. .muxmask = sdmmc5_muxmask,
  442. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  443. .funcmask = BIT(13),
  444. .funcval = BIT(13),
  445. };
  446. static const unsigned sdmmc5_pins[] = { 24, 25, 26 };
  447. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  448. {
  449. .group = 1,
  450. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  451. },
  452. };
  453. static const struct sirfsoc_padmux usp0_padmux = {
  454. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  455. .muxmask = usp0_muxmask,
  456. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  457. .funcmask = BIT(1) | BIT(2) | BIT(9),
  458. .funcval = 0,
  459. };
  460. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  461. static const struct sirfsoc_muxmask usp0_uart_nostreamctrl_muxmask[] = {
  462. {
  463. .group = 1,
  464. .mask = BIT(20) | BIT(21),
  465. },
  466. };
  467. static const struct sirfsoc_padmux usp0_uart_nostreamctrl_padmux = {
  468. .muxmask_counts = ARRAY_SIZE(usp0_uart_nostreamctrl_muxmask),
  469. .muxmask = usp0_uart_nostreamctrl_muxmask,
  470. };
  471. static const unsigned usp0_uart_nostreamctrl_pins[] = { 52, 53 };
  472. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  473. {
  474. .group = 0,
  475. .mask = BIT(15),
  476. }, {
  477. .group = 1,
  478. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  479. },
  480. };
  481. static const struct sirfsoc_padmux usp1_padmux = {
  482. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  483. .muxmask = usp1_muxmask,
  484. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  485. .funcmask = BIT(16),
  486. .funcval = BIT(16),
  487. };
  488. static const unsigned usp1_pins[] = { 15, 43, 44, 45, 46 };
  489. static const struct sirfsoc_muxmask nand_muxmask[] = {
  490. {
  491. .group = 2,
  492. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  493. }, {
  494. .group = 3,
  495. .mask = BIT(0) | BIT(1),
  496. },
  497. };
  498. static const struct sirfsoc_padmux nand_padmux = {
  499. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  500. .muxmask = nand_muxmask,
  501. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  502. .funcmask = BIT(5) | BIT(19),
  503. .funcval = 0,
  504. };
  505. static const unsigned nand_pins[] = { 66, 67, 92, 93, 94, 96, 97 };
  506. static const struct sirfsoc_muxmask sdmmc0_muxmask[] = {
  507. {
  508. .group = 3,
  509. .mask = BIT(1),
  510. },
  511. };
  512. static const struct sirfsoc_padmux sdmmc0_padmux = {
  513. .muxmask_counts = ARRAY_SIZE(sdmmc0_muxmask),
  514. .muxmask = sdmmc0_muxmask,
  515. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  516. .funcmask = BIT(5) | BIT(19),
  517. .funcval = BIT(19),
  518. };
  519. static const unsigned sdmmc0_pins[] = { 97 };
  520. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  521. {
  522. .group = 0,
  523. .mask = BIT(27) | BIT(28) | BIT(29),
  524. },
  525. };
  526. static const struct sirfsoc_padmux sdmmc2_padmux = {
  527. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  528. .muxmask = sdmmc2_muxmask,
  529. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  530. .funcmask = BIT(11),
  531. .funcval = 0,
  532. };
  533. static const unsigned sdmmc2_pins[] = { 27, 28, 29 };
  534. static const struct sirfsoc_muxmask sdmmc2_nowp_muxmask[] = {
  535. {
  536. .group = 0,
  537. .mask = BIT(27) | BIT(28),
  538. },
  539. };
  540. static const struct sirfsoc_padmux sdmmc2_nowp_padmux = {
  541. .muxmask_counts = ARRAY_SIZE(sdmmc2_nowp_muxmask),
  542. .muxmask = sdmmc2_nowp_muxmask,
  543. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  544. .funcmask = BIT(11),
  545. .funcval = 0,
  546. };
  547. static const unsigned sdmmc2_nowp_pins[] = { 27, 28 };
  548. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  549. {
  550. .group = 2,
  551. .mask = BIT(14),
  552. },
  553. };
  554. static const struct sirfsoc_padmux cko0_padmux = {
  555. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  556. .muxmask = cko0_muxmask,
  557. };
  558. static const unsigned cko0_pins[] = { 78 };
  559. static const struct sirfsoc_muxmask vip_muxmask[] = {
  560. {
  561. .group = 1,
  562. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(8) | BIT(9)
  563. | BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28) |
  564. BIT(29),
  565. },
  566. };
  567. static const struct sirfsoc_padmux vip_padmux = {
  568. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  569. .muxmask = vip_muxmask,
  570. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  571. .funcmask = BIT(18),
  572. .funcval = BIT(18),
  573. };
  574. static const unsigned vip_pins[] = { 36, 37, 38, 40, 41, 56, 57, 58, 59, 60, 61 };
  575. static const struct sirfsoc_muxmask vip_noupli_muxmask[] = {
  576. {
  577. .group = 0,
  578. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20)
  579. | BIT(21) | BIT(22) | BIT(23),
  580. }, {
  581. .group = 2,
  582. .mask = BIT(23) | BIT(24) | BIT(25),
  583. },
  584. };
  585. static const struct sirfsoc_padmux vip_noupli_padmux = {
  586. .muxmask_counts = ARRAY_SIZE(vip_noupli_muxmask),
  587. .muxmask = vip_noupli_muxmask,
  588. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  589. .funcmask = BIT(15),
  590. .funcval = BIT(15),
  591. };
  592. static const unsigned vip_noupli_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 87, 88, 89 };
  593. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  594. {
  595. .group = 2,
  596. .mask = BIT(26) | BIT(27),
  597. },
  598. };
  599. static const struct sirfsoc_padmux i2c0_padmux = {
  600. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  601. .muxmask = i2c0_muxmask,
  602. };
  603. static const unsigned i2c0_pins[] = { 90, 91 };
  604. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  605. {
  606. .group = 0,
  607. .mask = BIT(13) | BIT(15),
  608. },
  609. };
  610. static const struct sirfsoc_padmux i2c1_padmux = {
  611. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  612. .muxmask = i2c1_muxmask,
  613. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  614. .funcmask = BIT(16),
  615. .funcval = 0,
  616. };
  617. static const unsigned i2c1_pins[] = { 13, 15 };
  618. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  619. {
  620. .group = 0,
  621. .mask = BIT(4),
  622. },
  623. };
  624. static const struct sirfsoc_padmux pwm0_padmux = {
  625. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  626. .muxmask = pwm0_muxmask,
  627. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  628. .funcmask = BIT(12),
  629. .funcval = 0,
  630. };
  631. static const unsigned pwm0_pins[] = { 4 };
  632. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  633. {
  634. .group = 0,
  635. .mask = BIT(5),
  636. },
  637. };
  638. static const struct sirfsoc_padmux pwm1_padmux = {
  639. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  640. .muxmask = pwm1_muxmask,
  641. };
  642. static const unsigned pwm1_pins[] = { 5 };
  643. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  644. {
  645. .group = 0,
  646. .mask = BIT(6),
  647. },
  648. };
  649. static const struct sirfsoc_padmux pwm2_padmux = {
  650. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  651. .muxmask = pwm2_muxmask,
  652. };
  653. static const unsigned pwm2_pins[] = { 6 };
  654. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  655. {
  656. .group = 0,
  657. .mask = BIT(7),
  658. },
  659. };
  660. static const struct sirfsoc_padmux pwm3_padmux = {
  661. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  662. .muxmask = pwm3_muxmask,
  663. };
  664. static const unsigned pwm3_pins[] = { 7 };
  665. static const struct sirfsoc_muxmask pwm4_muxmask[] = {
  666. {
  667. .group = 2,
  668. .mask = BIT(14),
  669. },
  670. };
  671. static const struct sirfsoc_padmux pwm4_padmux = {
  672. .muxmask_counts = ARRAY_SIZE(pwm4_muxmask),
  673. .muxmask = pwm4_muxmask,
  674. };
  675. static const unsigned pwm4_pins[] = { 78 };
  676. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  677. {
  678. .group = 0,
  679. .mask = BIT(8),
  680. },
  681. };
  682. static const struct sirfsoc_padmux warm_rst_padmux = {
  683. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  684. .muxmask = warm_rst_muxmask,
  685. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  686. .funcmask = BIT(4),
  687. .funcval = 0,
  688. };
  689. static const unsigned warm_rst_pins[] = { 8 };
  690. static const struct sirfsoc_muxmask usb0_upli_drvbus_muxmask[] = {
  691. {
  692. .group = 1,
  693. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8)
  694. | BIT(9) | BIT(24) | BIT(25) | BIT(26) |
  695. BIT(27) | BIT(28) | BIT(29),
  696. },
  697. };
  698. static const struct sirfsoc_padmux usb0_upli_drvbus_padmux = {
  699. .muxmask_counts = ARRAY_SIZE(usb0_upli_drvbus_muxmask),
  700. .muxmask = usb0_upli_drvbus_muxmask,
  701. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  702. .funcmask = BIT(18),
  703. .funcval = 0,
  704. };
  705. static const unsigned usb0_upli_drvbus_pins[] = { 36, 37, 38, 39, 40, 41, 56, 57, 58, 59, 60, 61 };
  706. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  707. {
  708. .group = 0,
  709. .mask = BIT(28),
  710. },
  711. };
  712. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  713. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  714. .muxmask = usb1_utmi_drvbus_muxmask,
  715. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  716. .funcmask = BIT(11),
  717. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  718. };
  719. static const unsigned usb1_utmi_drvbus_pins[] = { 28 };
  720. static const struct sirfsoc_padmux usb1_dp_dn_padmux = {
  721. .muxmask_counts = 0,
  722. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  723. .funcmask = BIT(2),
  724. .funcval = BIT(2),
  725. };
  726. static const unsigned usb1_dp_dn_pins[] = { 103, 104 };
  727. static const struct sirfsoc_padmux uart1_route_io_usb1_padmux = {
  728. .muxmask_counts = 0,
  729. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  730. .funcmask = BIT(2),
  731. .funcval = 0,
  732. };
  733. static const unsigned uart1_route_io_usb1_pins[] = { 103, 104 };
  734. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  735. {
  736. .group = 0,
  737. .mask = BIT(9) | BIT(10) | BIT(11),
  738. },
  739. };
  740. static const struct sirfsoc_padmux pulse_count_padmux = {
  741. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  742. .muxmask = pulse_count_muxmask,
  743. };
  744. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  745. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  746. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  747. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  748. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  749. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  750. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  751. SIRFSOC_PIN_GROUP("uart0_nostreamctrlgrp", uart0_nostreamctrl_pins),
  752. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  753. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  754. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  755. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  756. SIRFSOC_PIN_GROUP("usp0_uart_nostreamctrl_grp",
  757. usp0_uart_nostreamctrl_pins),
  758. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  759. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  760. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  761. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  762. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  763. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  764. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  765. SIRFSOC_PIN_GROUP("pwm4grp", pwm4_pins),
  766. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  767. SIRFSOC_PIN_GROUP("vip_noupligrp", vip_noupli_pins),
  768. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  769. SIRFSOC_PIN_GROUP("cko0grp", cko0_pins),
  770. SIRFSOC_PIN_GROUP("cko1grp", cko1_pins),
  771. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  772. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  773. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  774. SIRFSOC_PIN_GROUP("sdmmc2_nowpgrp", sdmmc2_nowp_pins),
  775. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  776. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  777. SIRFSOC_PIN_GROUP("usb0_upli_drvbusgrp", usb0_upli_drvbus_pins),
  778. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  779. SIRFSOC_PIN_GROUP("usb1_dp_dngrp", usb1_dp_dn_pins),
  780. SIRFSOC_PIN_GROUP("uart1_route_io_usb1grp", uart1_route_io_usb1_pins),
  781. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  782. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  783. SIRFSOC_PIN_GROUP("i2s_no_dingrp", i2s_no_din_pins),
  784. SIRFSOC_PIN_GROUP("i2s_6chngrp", i2s_6chn_pins),
  785. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  786. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  787. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  788. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  789. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  790. };
  791. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  792. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  793. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  794. static const char * const lcdromgrp[] = { "lcdromgrp" };
  795. static const char * const uart0grp[] = { "uart0grp" };
  796. static const char * const uart0_nostreamctrlgrp[] = { "uart0_nostreamctrlgrp" };
  797. static const char * const uart1grp[] = { "uart1grp" };
  798. static const char * const uart2grp[] = { "uart2grp" };
  799. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  800. static const char * const usp0_uart_nostreamctrl_grp[] = {
  801. "usp0_uart_nostreamctrl_grp" };
  802. static const char * const usp0grp[] = { "usp0grp" };
  803. static const char * const usp1grp[] = { "usp1grp" };
  804. static const char * const i2c0grp[] = { "i2c0grp" };
  805. static const char * const i2c1grp[] = { "i2c1grp" };
  806. static const char * const pwm0grp[] = { "pwm0grp" };
  807. static const char * const pwm1grp[] = { "pwm1grp" };
  808. static const char * const pwm2grp[] = { "pwm2grp" };
  809. static const char * const pwm3grp[] = { "pwm3grp" };
  810. static const char * const pwm4grp[] = { "pwm4grp" };
  811. static const char * const vipgrp[] = { "vipgrp" };
  812. static const char * const vip_noupligrp[] = { "vip_noupligrp" };
  813. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  814. static const char * const cko0grp[] = { "cko0grp" };
  815. static const char * const cko1grp[] = { "cko1grp" };
  816. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  817. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  818. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  819. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  820. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  821. static const char * const sdmmc2_nowpgrp[] = { "sdmmc2_nowpgrp" };
  822. static const char * const usb0_upli_drvbusgrp[] = { "usb0_upli_drvbusgrp" };
  823. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  824. static const char * const usb1_dp_dngrp[] = { "usb1_dp_dngrp" };
  825. static const char * const uart1_route_io_usb1grp[] = { "uart1_route_io_usb1grp" };
  826. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  827. static const char * const i2sgrp[] = { "i2sgrp" };
  828. static const char * const i2s_no_dingrp[] = { "i2s_no_dingrp" };
  829. static const char * const i2s_6chngrp[] = { "i2s_6chngrp" };
  830. static const char * const ac97grp[] = { "ac97grp" };
  831. static const char * const nandgrp[] = { "nandgrp" };
  832. static const char * const spi0grp[] = { "spi0grp" };
  833. static const char * const spi1grp[] = { "spi1grp" };
  834. static const char * const gpsgrp[] = { "gpsgrp" };
  835. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  836. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  837. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  838. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  839. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  840. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  841. SIRFSOC_PMX_FUNCTION("uart0_nostreamctrl", uart0_nostreamctrlgrp,
  842. uart0_nostreamctrl_padmux),
  843. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  844. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  845. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  846. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  847. SIRFSOC_PMX_FUNCTION("usp0_uart_nostreamctrl",
  848. usp0_uart_nostreamctrl_grp,
  849. usp0_uart_nostreamctrl_padmux),
  850. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  851. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  852. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  853. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  854. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  855. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  856. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  857. SIRFSOC_PMX_FUNCTION("pwm4", pwm4grp, pwm4_padmux),
  858. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  859. SIRFSOC_PMX_FUNCTION("vip_noupli", vip_noupligrp, vip_noupli_padmux),
  860. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  861. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  862. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  863. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  864. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  865. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  866. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  867. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  868. SIRFSOC_PMX_FUNCTION("sdmmc2_nowp", sdmmc2_nowpgrp, sdmmc2_nowp_padmux),
  869. SIRFSOC_PMX_FUNCTION("usb0_upli_drvbus", usb0_upli_drvbusgrp, usb0_upli_drvbus_padmux),
  870. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  871. SIRFSOC_PMX_FUNCTION("usb1_dp_dn", usb1_dp_dngrp, usb1_dp_dn_padmux),
  872. SIRFSOC_PMX_FUNCTION("uart1_route_io_usb1", uart1_route_io_usb1grp, uart1_route_io_usb1_padmux),
  873. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  874. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  875. SIRFSOC_PMX_FUNCTION("i2s_no_din", i2s_no_dingrp, i2s_no_din_padmux),
  876. SIRFSOC_PMX_FUNCTION("i2s_6chn", i2s_6chngrp, i2s_6chn_padmux),
  877. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  878. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  879. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  880. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  881. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  882. };
  883. struct sirfsoc_pinctrl_data atlas6_pinctrl_data = {
  884. (struct pinctrl_pin_desc *)sirfsoc_pads,
  885. ARRAY_SIZE(sirfsoc_pads),
  886. (struct sirfsoc_pin_group *)sirfsoc_pin_groups,
  887. ARRAY_SIZE(sirfsoc_pin_groups),
  888. (struct sirfsoc_pmx_func *)sirfsoc_pmx_functions,
  889. ARRAY_SIZE(sirfsoc_pmx_functions),
  890. };