emulate.c 123 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  159. #define X2(x...) x, x
  160. #define X3(x...) X2(x), x
  161. #define X4(x...) X2(x), X2(x)
  162. #define X5(x...) X4(x), x
  163. #define X6(x...) X4(x), X2(x)
  164. #define X7(x...) X4(x), X3(x)
  165. #define X8(x...) X4(x), X4(x)
  166. #define X16(x...) X8(x), X8(x)
  167. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  168. #define FASTOP_SIZE 8
  169. /*
  170. * fastop functions have a special calling convention:
  171. *
  172. * dst: rax (in/out)
  173. * src: rdx (in/out)
  174. * src2: rcx (in)
  175. * flags: rflags (in/out)
  176. * ex: rsi (in:fastop pointer, out:zero if exception)
  177. *
  178. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  179. * different operand sizes can be reached by calculation, rather than a jump
  180. * table (which would be bigger than the code).
  181. *
  182. * fastop functions are declared as taking a never-defined fastop parameter,
  183. * so they can't be called from C directly.
  184. */
  185. struct fastop;
  186. struct opcode {
  187. u64 flags : 56;
  188. u64 intercept : 8;
  189. union {
  190. int (*execute)(struct x86_emulate_ctxt *ctxt);
  191. const struct opcode *group;
  192. const struct group_dual *gdual;
  193. const struct gprefix *gprefix;
  194. const struct escape *esc;
  195. void (*fastop)(struct fastop *fake);
  196. } u;
  197. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  198. };
  199. struct group_dual {
  200. struct opcode mod012[8];
  201. struct opcode mod3[8];
  202. };
  203. struct gprefix {
  204. struct opcode pfx_no;
  205. struct opcode pfx_66;
  206. struct opcode pfx_f2;
  207. struct opcode pfx_f3;
  208. };
  209. struct escape {
  210. struct opcode op[8];
  211. struct opcode high[64];
  212. };
  213. /* EFLAGS bit definitions. */
  214. #define EFLG_ID (1<<21)
  215. #define EFLG_VIP (1<<20)
  216. #define EFLG_VIF (1<<19)
  217. #define EFLG_AC (1<<18)
  218. #define EFLG_VM (1<<17)
  219. #define EFLG_RF (1<<16)
  220. #define EFLG_IOPL (3<<12)
  221. #define EFLG_NT (1<<14)
  222. #define EFLG_OF (1<<11)
  223. #define EFLG_DF (1<<10)
  224. #define EFLG_IF (1<<9)
  225. #define EFLG_TF (1<<8)
  226. #define EFLG_SF (1<<7)
  227. #define EFLG_ZF (1<<6)
  228. #define EFLG_AF (1<<4)
  229. #define EFLG_PF (1<<2)
  230. #define EFLG_CF (1<<0)
  231. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  232. #define EFLG_RESERVED_ONE_MASK 2
  233. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  234. {
  235. if (!(ctxt->regs_valid & (1 << nr))) {
  236. ctxt->regs_valid |= 1 << nr;
  237. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  238. }
  239. return ctxt->_regs[nr];
  240. }
  241. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  242. {
  243. ctxt->regs_valid |= 1 << nr;
  244. ctxt->regs_dirty |= 1 << nr;
  245. return &ctxt->_regs[nr];
  246. }
  247. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  248. {
  249. reg_read(ctxt, nr);
  250. return reg_write(ctxt, nr);
  251. }
  252. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  253. {
  254. unsigned reg;
  255. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  256. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  257. }
  258. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  259. {
  260. ctxt->regs_dirty = 0;
  261. ctxt->regs_valid = 0;
  262. }
  263. /*
  264. * These EFLAGS bits are restored from saved value during emulation, and
  265. * any changes are written back to the saved value after emulation.
  266. */
  267. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  268. #ifdef CONFIG_X86_64
  269. #define ON64(x) x
  270. #else
  271. #define ON64(x)
  272. #endif
  273. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  274. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  275. #define FOP_RET "ret \n\t"
  276. #define FOP_START(op) \
  277. extern void em_##op(struct fastop *fake); \
  278. asm(".pushsection .text, \"ax\" \n\t" \
  279. ".global em_" #op " \n\t" \
  280. FOP_ALIGN \
  281. "em_" #op ": \n\t"
  282. #define FOP_END \
  283. ".popsection")
  284. #define FOPNOP() FOP_ALIGN FOP_RET
  285. #define FOP1E(op, dst) \
  286. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  287. #define FOP1EEX(op, dst) \
  288. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  289. #define FASTOP1(op) \
  290. FOP_START(op) \
  291. FOP1E(op##b, al) \
  292. FOP1E(op##w, ax) \
  293. FOP1E(op##l, eax) \
  294. ON64(FOP1E(op##q, rax)) \
  295. FOP_END
  296. /* 1-operand, using src2 (for MUL/DIV r/m) */
  297. #define FASTOP1SRC2(op, name) \
  298. FOP_START(name) \
  299. FOP1E(op, cl) \
  300. FOP1E(op, cx) \
  301. FOP1E(op, ecx) \
  302. ON64(FOP1E(op, rcx)) \
  303. FOP_END
  304. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  305. #define FASTOP1SRC2EX(op, name) \
  306. FOP_START(name) \
  307. FOP1EEX(op, cl) \
  308. FOP1EEX(op, cx) \
  309. FOP1EEX(op, ecx) \
  310. ON64(FOP1EEX(op, rcx)) \
  311. FOP_END
  312. #define FOP2E(op, dst, src) \
  313. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  314. #define FASTOP2(op) \
  315. FOP_START(op) \
  316. FOP2E(op##b, al, dl) \
  317. FOP2E(op##w, ax, dx) \
  318. FOP2E(op##l, eax, edx) \
  319. ON64(FOP2E(op##q, rax, rdx)) \
  320. FOP_END
  321. /* 2 operand, word only */
  322. #define FASTOP2W(op) \
  323. FOP_START(op) \
  324. FOPNOP() \
  325. FOP2E(op##w, ax, dx) \
  326. FOP2E(op##l, eax, edx) \
  327. ON64(FOP2E(op##q, rax, rdx)) \
  328. FOP_END
  329. /* 2 operand, src is CL */
  330. #define FASTOP2CL(op) \
  331. FOP_START(op) \
  332. FOP2E(op##b, al, cl) \
  333. FOP2E(op##w, ax, cl) \
  334. FOP2E(op##l, eax, cl) \
  335. ON64(FOP2E(op##q, rax, cl)) \
  336. FOP_END
  337. #define FOP3E(op, dst, src, src2) \
  338. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  339. /* 3-operand, word-only, src2=cl */
  340. #define FASTOP3WCL(op) \
  341. FOP_START(op) \
  342. FOPNOP() \
  343. FOP3E(op##w, ax, dx, cl) \
  344. FOP3E(op##l, eax, edx, cl) \
  345. ON64(FOP3E(op##q, rax, rdx, cl)) \
  346. FOP_END
  347. /* Special case for SETcc - 1 instruction per cc */
  348. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  349. asm(".global kvm_fastop_exception \n"
  350. "kvm_fastop_exception: xor %esi, %esi; ret");
  351. FOP_START(setcc)
  352. FOP_SETCC(seto)
  353. FOP_SETCC(setno)
  354. FOP_SETCC(setc)
  355. FOP_SETCC(setnc)
  356. FOP_SETCC(setz)
  357. FOP_SETCC(setnz)
  358. FOP_SETCC(setbe)
  359. FOP_SETCC(setnbe)
  360. FOP_SETCC(sets)
  361. FOP_SETCC(setns)
  362. FOP_SETCC(setp)
  363. FOP_SETCC(setnp)
  364. FOP_SETCC(setl)
  365. FOP_SETCC(setnl)
  366. FOP_SETCC(setle)
  367. FOP_SETCC(setnle)
  368. FOP_END;
  369. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  370. FOP_END;
  371. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  372. enum x86_intercept intercept,
  373. enum x86_intercept_stage stage)
  374. {
  375. struct x86_instruction_info info = {
  376. .intercept = intercept,
  377. .rep_prefix = ctxt->rep_prefix,
  378. .modrm_mod = ctxt->modrm_mod,
  379. .modrm_reg = ctxt->modrm_reg,
  380. .modrm_rm = ctxt->modrm_rm,
  381. .src_val = ctxt->src.val64,
  382. .src_bytes = ctxt->src.bytes,
  383. .dst_bytes = ctxt->dst.bytes,
  384. .ad_bytes = ctxt->ad_bytes,
  385. .next_rip = ctxt->eip,
  386. };
  387. return ctxt->ops->intercept(ctxt, &info, stage);
  388. }
  389. static void assign_masked(ulong *dest, ulong src, ulong mask)
  390. {
  391. *dest = (*dest & ~mask) | (src & mask);
  392. }
  393. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  394. {
  395. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  396. }
  397. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  398. {
  399. u16 sel;
  400. struct desc_struct ss;
  401. if (ctxt->mode == X86EMUL_MODE_PROT64)
  402. return ~0UL;
  403. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  404. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  405. }
  406. static int stack_size(struct x86_emulate_ctxt *ctxt)
  407. {
  408. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  409. }
  410. /* Access/update address held in a register, based on addressing mode. */
  411. static inline unsigned long
  412. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  413. {
  414. if (ctxt->ad_bytes == sizeof(unsigned long))
  415. return reg;
  416. else
  417. return reg & ad_mask(ctxt);
  418. }
  419. static inline unsigned long
  420. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  421. {
  422. return address_mask(ctxt, reg);
  423. }
  424. static void masked_increment(ulong *reg, ulong mask, int inc)
  425. {
  426. assign_masked(reg, *reg + inc, mask);
  427. }
  428. static inline void
  429. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  430. {
  431. ulong mask;
  432. if (ctxt->ad_bytes == sizeof(unsigned long))
  433. mask = ~0UL;
  434. else
  435. mask = ad_mask(ctxt);
  436. masked_increment(reg, mask, inc);
  437. }
  438. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  439. {
  440. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  441. }
  442. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  443. {
  444. register_address_increment(ctxt, &ctxt->_eip, rel);
  445. }
  446. static u32 desc_limit_scaled(struct desc_struct *desc)
  447. {
  448. u32 limit = get_desc_limit(desc);
  449. return desc->g ? (limit << 12) | 0xfff : limit;
  450. }
  451. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  452. {
  453. ctxt->has_seg_override = true;
  454. ctxt->seg_override = seg;
  455. }
  456. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  457. {
  458. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  459. return 0;
  460. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  461. }
  462. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  463. {
  464. if (!ctxt->has_seg_override)
  465. return 0;
  466. return ctxt->seg_override;
  467. }
  468. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  469. u32 error, bool valid)
  470. {
  471. ctxt->exception.vector = vec;
  472. ctxt->exception.error_code = error;
  473. ctxt->exception.error_code_valid = valid;
  474. return X86EMUL_PROPAGATE_FAULT;
  475. }
  476. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  477. {
  478. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  479. }
  480. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  481. {
  482. return emulate_exception(ctxt, GP_VECTOR, err, true);
  483. }
  484. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  485. {
  486. return emulate_exception(ctxt, SS_VECTOR, err, true);
  487. }
  488. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  489. {
  490. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  491. }
  492. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  493. {
  494. return emulate_exception(ctxt, TS_VECTOR, err, true);
  495. }
  496. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  497. {
  498. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  499. }
  500. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  501. {
  502. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  503. }
  504. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  505. {
  506. u16 selector;
  507. struct desc_struct desc;
  508. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  509. return selector;
  510. }
  511. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  512. unsigned seg)
  513. {
  514. u16 dummy;
  515. u32 base3;
  516. struct desc_struct desc;
  517. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  518. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  519. }
  520. /*
  521. * x86 defines three classes of vector instructions: explicitly
  522. * aligned, explicitly unaligned, and the rest, which change behaviour
  523. * depending on whether they're AVX encoded or not.
  524. *
  525. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  526. * subject to the same check.
  527. */
  528. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  529. {
  530. if (likely(size < 16))
  531. return false;
  532. if (ctxt->d & Aligned)
  533. return true;
  534. else if (ctxt->d & Unaligned)
  535. return false;
  536. else if (ctxt->d & Avx)
  537. return false;
  538. else
  539. return true;
  540. }
  541. static int __linearize(struct x86_emulate_ctxt *ctxt,
  542. struct segmented_address addr,
  543. unsigned size, bool write, bool fetch,
  544. ulong *linear)
  545. {
  546. struct desc_struct desc;
  547. bool usable;
  548. ulong la;
  549. u32 lim;
  550. u16 sel;
  551. unsigned cpl;
  552. la = seg_base(ctxt, addr.seg) + addr.ea;
  553. switch (ctxt->mode) {
  554. case X86EMUL_MODE_PROT64:
  555. if (((signed long)la << 16) >> 16 != la)
  556. return emulate_gp(ctxt, 0);
  557. break;
  558. default:
  559. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  560. addr.seg);
  561. if (!usable)
  562. goto bad;
  563. /* code segment in protected mode or read-only data segment */
  564. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  565. || !(desc.type & 2)) && write)
  566. goto bad;
  567. /* unreadable code segment */
  568. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  569. goto bad;
  570. lim = desc_limit_scaled(&desc);
  571. if ((desc.type & 8) || !(desc.type & 4)) {
  572. /* expand-up segment */
  573. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  574. goto bad;
  575. } else {
  576. /* expand-down segment */
  577. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  578. goto bad;
  579. lim = desc.d ? 0xffffffff : 0xffff;
  580. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  581. goto bad;
  582. }
  583. cpl = ctxt->ops->cpl(ctxt);
  584. if (!(desc.type & 8)) {
  585. /* data segment */
  586. if (cpl > desc.dpl)
  587. goto bad;
  588. } else if ((desc.type & 8) && !(desc.type & 4)) {
  589. /* nonconforming code segment */
  590. if (cpl != desc.dpl)
  591. goto bad;
  592. } else if ((desc.type & 8) && (desc.type & 4)) {
  593. /* conforming code segment */
  594. if (cpl < desc.dpl)
  595. goto bad;
  596. }
  597. break;
  598. }
  599. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  600. la &= (u32)-1;
  601. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  602. return emulate_gp(ctxt, 0);
  603. *linear = la;
  604. return X86EMUL_CONTINUE;
  605. bad:
  606. if (addr.seg == VCPU_SREG_SS)
  607. return emulate_ss(ctxt, sel);
  608. else
  609. return emulate_gp(ctxt, sel);
  610. }
  611. static int linearize(struct x86_emulate_ctxt *ctxt,
  612. struct segmented_address addr,
  613. unsigned size, bool write,
  614. ulong *linear)
  615. {
  616. return __linearize(ctxt, addr, size, write, false, linear);
  617. }
  618. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  619. struct segmented_address addr,
  620. void *data,
  621. unsigned size)
  622. {
  623. int rc;
  624. ulong linear;
  625. rc = linearize(ctxt, addr, size, false, &linear);
  626. if (rc != X86EMUL_CONTINUE)
  627. return rc;
  628. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  629. }
  630. /*
  631. * Fetch the next byte of the instruction being emulated which is pointed to
  632. * by ctxt->_eip, then increment ctxt->_eip.
  633. *
  634. * Also prefetch the remaining bytes of the instruction without crossing page
  635. * boundary if they are not in fetch_cache yet.
  636. */
  637. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  638. {
  639. struct fetch_cache *fc = &ctxt->fetch;
  640. int rc;
  641. int size, cur_size;
  642. if (ctxt->_eip == fc->end) {
  643. unsigned long linear;
  644. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  645. .ea = ctxt->_eip };
  646. cur_size = fc->end - fc->start;
  647. size = min(15UL - cur_size,
  648. PAGE_SIZE - offset_in_page(ctxt->_eip));
  649. rc = __linearize(ctxt, addr, size, false, true, &linear);
  650. if (unlikely(rc != X86EMUL_CONTINUE))
  651. return rc;
  652. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  653. size, &ctxt->exception);
  654. if (unlikely(rc != X86EMUL_CONTINUE))
  655. return rc;
  656. fc->end += size;
  657. }
  658. *dest = fc->data[ctxt->_eip - fc->start];
  659. ctxt->_eip++;
  660. return X86EMUL_CONTINUE;
  661. }
  662. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  663. void *dest, unsigned size)
  664. {
  665. int rc;
  666. /* x86 instructions are limited to 15 bytes. */
  667. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  668. return X86EMUL_UNHANDLEABLE;
  669. while (size--) {
  670. rc = do_insn_fetch_byte(ctxt, dest++);
  671. if (rc != X86EMUL_CONTINUE)
  672. return rc;
  673. }
  674. return X86EMUL_CONTINUE;
  675. }
  676. /* Fetch next part of the instruction being emulated. */
  677. #define insn_fetch(_type, _ctxt) \
  678. ({ unsigned long _x; \
  679. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  680. if (rc != X86EMUL_CONTINUE) \
  681. goto done; \
  682. (_type)_x; \
  683. })
  684. #define insn_fetch_arr(_arr, _size, _ctxt) \
  685. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  686. if (rc != X86EMUL_CONTINUE) \
  687. goto done; \
  688. })
  689. /*
  690. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  691. * pointer into the block that addresses the relevant register.
  692. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  693. */
  694. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  695. int byteop)
  696. {
  697. void *p;
  698. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  699. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  700. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  701. else
  702. p = reg_rmw(ctxt, modrm_reg);
  703. return p;
  704. }
  705. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  706. struct segmented_address addr,
  707. u16 *size, unsigned long *address, int op_bytes)
  708. {
  709. int rc;
  710. if (op_bytes == 2)
  711. op_bytes = 3;
  712. *address = 0;
  713. rc = segmented_read_std(ctxt, addr, size, 2);
  714. if (rc != X86EMUL_CONTINUE)
  715. return rc;
  716. addr.ea += 2;
  717. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  718. return rc;
  719. }
  720. FASTOP2(add);
  721. FASTOP2(or);
  722. FASTOP2(adc);
  723. FASTOP2(sbb);
  724. FASTOP2(and);
  725. FASTOP2(sub);
  726. FASTOP2(xor);
  727. FASTOP2(cmp);
  728. FASTOP2(test);
  729. FASTOP1SRC2(mul, mul_ex);
  730. FASTOP1SRC2(imul, imul_ex);
  731. FASTOP1SRC2EX(div, div_ex);
  732. FASTOP1SRC2EX(idiv, idiv_ex);
  733. FASTOP3WCL(shld);
  734. FASTOP3WCL(shrd);
  735. FASTOP2W(imul);
  736. FASTOP1(not);
  737. FASTOP1(neg);
  738. FASTOP1(inc);
  739. FASTOP1(dec);
  740. FASTOP2CL(rol);
  741. FASTOP2CL(ror);
  742. FASTOP2CL(rcl);
  743. FASTOP2CL(rcr);
  744. FASTOP2CL(shl);
  745. FASTOP2CL(shr);
  746. FASTOP2CL(sar);
  747. FASTOP2W(bsf);
  748. FASTOP2W(bsr);
  749. FASTOP2W(bt);
  750. FASTOP2W(bts);
  751. FASTOP2W(btr);
  752. FASTOP2W(btc);
  753. FASTOP2(xadd);
  754. static u8 test_cc(unsigned int condition, unsigned long flags)
  755. {
  756. u8 rc;
  757. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  758. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  759. asm("push %[flags]; popf; call *%[fastop]"
  760. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  761. return rc;
  762. }
  763. static void fetch_register_operand(struct operand *op)
  764. {
  765. switch (op->bytes) {
  766. case 1:
  767. op->val = *(u8 *)op->addr.reg;
  768. break;
  769. case 2:
  770. op->val = *(u16 *)op->addr.reg;
  771. break;
  772. case 4:
  773. op->val = *(u32 *)op->addr.reg;
  774. break;
  775. case 8:
  776. op->val = *(u64 *)op->addr.reg;
  777. break;
  778. }
  779. }
  780. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  781. {
  782. ctxt->ops->get_fpu(ctxt);
  783. switch (reg) {
  784. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  785. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  786. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  787. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  788. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  789. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  790. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  791. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  792. #ifdef CONFIG_X86_64
  793. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  794. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  795. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  796. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  797. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  798. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  799. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  800. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  801. #endif
  802. default: BUG();
  803. }
  804. ctxt->ops->put_fpu(ctxt);
  805. }
  806. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  807. int reg)
  808. {
  809. ctxt->ops->get_fpu(ctxt);
  810. switch (reg) {
  811. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  812. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  813. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  814. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  815. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  816. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  817. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  818. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  819. #ifdef CONFIG_X86_64
  820. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  821. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  822. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  823. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  824. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  825. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  826. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  827. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  828. #endif
  829. default: BUG();
  830. }
  831. ctxt->ops->put_fpu(ctxt);
  832. }
  833. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  834. {
  835. ctxt->ops->get_fpu(ctxt);
  836. switch (reg) {
  837. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  838. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  839. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  840. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  841. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  842. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  843. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  844. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  845. default: BUG();
  846. }
  847. ctxt->ops->put_fpu(ctxt);
  848. }
  849. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  850. {
  851. ctxt->ops->get_fpu(ctxt);
  852. switch (reg) {
  853. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  854. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  855. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  856. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  857. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  858. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  859. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  860. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  861. default: BUG();
  862. }
  863. ctxt->ops->put_fpu(ctxt);
  864. }
  865. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  866. {
  867. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  868. return emulate_nm(ctxt);
  869. ctxt->ops->get_fpu(ctxt);
  870. asm volatile("fninit");
  871. ctxt->ops->put_fpu(ctxt);
  872. return X86EMUL_CONTINUE;
  873. }
  874. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  875. {
  876. u16 fcw;
  877. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  878. return emulate_nm(ctxt);
  879. ctxt->ops->get_fpu(ctxt);
  880. asm volatile("fnstcw %0": "+m"(fcw));
  881. ctxt->ops->put_fpu(ctxt);
  882. /* force 2 byte destination */
  883. ctxt->dst.bytes = 2;
  884. ctxt->dst.val = fcw;
  885. return X86EMUL_CONTINUE;
  886. }
  887. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  888. {
  889. u16 fsw;
  890. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  891. return emulate_nm(ctxt);
  892. ctxt->ops->get_fpu(ctxt);
  893. asm volatile("fnstsw %0": "+m"(fsw));
  894. ctxt->ops->put_fpu(ctxt);
  895. /* force 2 byte destination */
  896. ctxt->dst.bytes = 2;
  897. ctxt->dst.val = fsw;
  898. return X86EMUL_CONTINUE;
  899. }
  900. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  901. struct operand *op)
  902. {
  903. unsigned reg = ctxt->modrm_reg;
  904. if (!(ctxt->d & ModRM))
  905. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  906. if (ctxt->d & Sse) {
  907. op->type = OP_XMM;
  908. op->bytes = 16;
  909. op->addr.xmm = reg;
  910. read_sse_reg(ctxt, &op->vec_val, reg);
  911. return;
  912. }
  913. if (ctxt->d & Mmx) {
  914. reg &= 7;
  915. op->type = OP_MM;
  916. op->bytes = 8;
  917. op->addr.mm = reg;
  918. return;
  919. }
  920. op->type = OP_REG;
  921. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  922. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  923. fetch_register_operand(op);
  924. op->orig_val = op->val;
  925. }
  926. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  927. {
  928. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  929. ctxt->modrm_seg = VCPU_SREG_SS;
  930. }
  931. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  932. struct operand *op)
  933. {
  934. u8 sib;
  935. int index_reg = 0, base_reg = 0, scale;
  936. int rc = X86EMUL_CONTINUE;
  937. ulong modrm_ea = 0;
  938. if (ctxt->rex_prefix) {
  939. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  940. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  941. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  942. }
  943. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  944. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  945. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  946. ctxt->modrm_seg = VCPU_SREG_DS;
  947. if (ctxt->modrm_mod == 3) {
  948. op->type = OP_REG;
  949. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  950. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  951. ctxt->d & ByteOp);
  952. if (ctxt->d & Sse) {
  953. op->type = OP_XMM;
  954. op->bytes = 16;
  955. op->addr.xmm = ctxt->modrm_rm;
  956. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  957. return rc;
  958. }
  959. if (ctxt->d & Mmx) {
  960. op->type = OP_MM;
  961. op->bytes = 8;
  962. op->addr.xmm = ctxt->modrm_rm & 7;
  963. return rc;
  964. }
  965. fetch_register_operand(op);
  966. return rc;
  967. }
  968. op->type = OP_MEM;
  969. if (ctxt->ad_bytes == 2) {
  970. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  971. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  972. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  973. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  974. /* 16-bit ModR/M decode. */
  975. switch (ctxt->modrm_mod) {
  976. case 0:
  977. if (ctxt->modrm_rm == 6)
  978. modrm_ea += insn_fetch(u16, ctxt);
  979. break;
  980. case 1:
  981. modrm_ea += insn_fetch(s8, ctxt);
  982. break;
  983. case 2:
  984. modrm_ea += insn_fetch(u16, ctxt);
  985. break;
  986. }
  987. switch (ctxt->modrm_rm) {
  988. case 0:
  989. modrm_ea += bx + si;
  990. break;
  991. case 1:
  992. modrm_ea += bx + di;
  993. break;
  994. case 2:
  995. modrm_ea += bp + si;
  996. break;
  997. case 3:
  998. modrm_ea += bp + di;
  999. break;
  1000. case 4:
  1001. modrm_ea += si;
  1002. break;
  1003. case 5:
  1004. modrm_ea += di;
  1005. break;
  1006. case 6:
  1007. if (ctxt->modrm_mod != 0)
  1008. modrm_ea += bp;
  1009. break;
  1010. case 7:
  1011. modrm_ea += bx;
  1012. break;
  1013. }
  1014. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1015. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1016. ctxt->modrm_seg = VCPU_SREG_SS;
  1017. modrm_ea = (u16)modrm_ea;
  1018. } else {
  1019. /* 32/64-bit ModR/M decode. */
  1020. if ((ctxt->modrm_rm & 7) == 4) {
  1021. sib = insn_fetch(u8, ctxt);
  1022. index_reg |= (sib >> 3) & 7;
  1023. base_reg |= sib & 7;
  1024. scale = sib >> 6;
  1025. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1026. modrm_ea += insn_fetch(s32, ctxt);
  1027. else {
  1028. modrm_ea += reg_read(ctxt, base_reg);
  1029. adjust_modrm_seg(ctxt, base_reg);
  1030. }
  1031. if (index_reg != 4)
  1032. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1033. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1034. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1035. ctxt->rip_relative = 1;
  1036. } else {
  1037. base_reg = ctxt->modrm_rm;
  1038. modrm_ea += reg_read(ctxt, base_reg);
  1039. adjust_modrm_seg(ctxt, base_reg);
  1040. }
  1041. switch (ctxt->modrm_mod) {
  1042. case 0:
  1043. if (ctxt->modrm_rm == 5)
  1044. modrm_ea += insn_fetch(s32, ctxt);
  1045. break;
  1046. case 1:
  1047. modrm_ea += insn_fetch(s8, ctxt);
  1048. break;
  1049. case 2:
  1050. modrm_ea += insn_fetch(s32, ctxt);
  1051. break;
  1052. }
  1053. }
  1054. op->addr.mem.ea = modrm_ea;
  1055. done:
  1056. return rc;
  1057. }
  1058. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1059. struct operand *op)
  1060. {
  1061. int rc = X86EMUL_CONTINUE;
  1062. op->type = OP_MEM;
  1063. switch (ctxt->ad_bytes) {
  1064. case 2:
  1065. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1066. break;
  1067. case 4:
  1068. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1069. break;
  1070. case 8:
  1071. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1072. break;
  1073. }
  1074. done:
  1075. return rc;
  1076. }
  1077. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1078. {
  1079. long sv = 0, mask;
  1080. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1081. mask = ~(ctxt->dst.bytes * 8 - 1);
  1082. if (ctxt->src.bytes == 2)
  1083. sv = (s16)ctxt->src.val & (s16)mask;
  1084. else if (ctxt->src.bytes == 4)
  1085. sv = (s32)ctxt->src.val & (s32)mask;
  1086. ctxt->dst.addr.mem.ea += (sv >> 3);
  1087. }
  1088. /* only subword offset */
  1089. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1090. }
  1091. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1092. unsigned long addr, void *dest, unsigned size)
  1093. {
  1094. int rc;
  1095. struct read_cache *mc = &ctxt->mem_read;
  1096. if (mc->pos < mc->end)
  1097. goto read_cached;
  1098. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1099. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1100. &ctxt->exception);
  1101. if (rc != X86EMUL_CONTINUE)
  1102. return rc;
  1103. mc->end += size;
  1104. read_cached:
  1105. memcpy(dest, mc->data + mc->pos, size);
  1106. mc->pos += size;
  1107. return X86EMUL_CONTINUE;
  1108. }
  1109. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1110. struct segmented_address addr,
  1111. void *data,
  1112. unsigned size)
  1113. {
  1114. int rc;
  1115. ulong linear;
  1116. rc = linearize(ctxt, addr, size, false, &linear);
  1117. if (rc != X86EMUL_CONTINUE)
  1118. return rc;
  1119. return read_emulated(ctxt, linear, data, size);
  1120. }
  1121. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1122. struct segmented_address addr,
  1123. const void *data,
  1124. unsigned size)
  1125. {
  1126. int rc;
  1127. ulong linear;
  1128. rc = linearize(ctxt, addr, size, true, &linear);
  1129. if (rc != X86EMUL_CONTINUE)
  1130. return rc;
  1131. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1132. &ctxt->exception);
  1133. }
  1134. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1135. struct segmented_address addr,
  1136. const void *orig_data, const void *data,
  1137. unsigned size)
  1138. {
  1139. int rc;
  1140. ulong linear;
  1141. rc = linearize(ctxt, addr, size, true, &linear);
  1142. if (rc != X86EMUL_CONTINUE)
  1143. return rc;
  1144. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1145. size, &ctxt->exception);
  1146. }
  1147. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1148. unsigned int size, unsigned short port,
  1149. void *dest)
  1150. {
  1151. struct read_cache *rc = &ctxt->io_read;
  1152. if (rc->pos == rc->end) { /* refill pio read ahead */
  1153. unsigned int in_page, n;
  1154. unsigned int count = ctxt->rep_prefix ?
  1155. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1156. in_page = (ctxt->eflags & EFLG_DF) ?
  1157. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1158. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1159. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1160. count);
  1161. if (n == 0)
  1162. n = 1;
  1163. rc->pos = rc->end = 0;
  1164. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1165. return 0;
  1166. rc->end = n * size;
  1167. }
  1168. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1169. ctxt->dst.data = rc->data + rc->pos;
  1170. ctxt->dst.type = OP_MEM_STR;
  1171. ctxt->dst.count = (rc->end - rc->pos) / size;
  1172. rc->pos = rc->end;
  1173. } else {
  1174. memcpy(dest, rc->data + rc->pos, size);
  1175. rc->pos += size;
  1176. }
  1177. return 1;
  1178. }
  1179. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1180. u16 index, struct desc_struct *desc)
  1181. {
  1182. struct desc_ptr dt;
  1183. ulong addr;
  1184. ctxt->ops->get_idt(ctxt, &dt);
  1185. if (dt.size < index * 8 + 7)
  1186. return emulate_gp(ctxt, index << 3 | 0x2);
  1187. addr = dt.address + index * 8;
  1188. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1189. &ctxt->exception);
  1190. }
  1191. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1192. u16 selector, struct desc_ptr *dt)
  1193. {
  1194. const struct x86_emulate_ops *ops = ctxt->ops;
  1195. if (selector & 1 << 2) {
  1196. struct desc_struct desc;
  1197. u16 sel;
  1198. memset (dt, 0, sizeof *dt);
  1199. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1200. return;
  1201. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1202. dt->address = get_desc_base(&desc);
  1203. } else
  1204. ops->get_gdt(ctxt, dt);
  1205. }
  1206. /* allowed just for 8 bytes segments */
  1207. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1208. u16 selector, struct desc_struct *desc,
  1209. ulong *desc_addr_p)
  1210. {
  1211. struct desc_ptr dt;
  1212. u16 index = selector >> 3;
  1213. ulong addr;
  1214. get_descriptor_table_ptr(ctxt, selector, &dt);
  1215. if (dt.size < index * 8 + 7)
  1216. return emulate_gp(ctxt, selector & 0xfffc);
  1217. *desc_addr_p = addr = dt.address + index * 8;
  1218. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1219. &ctxt->exception);
  1220. }
  1221. /* allowed just for 8 bytes segments */
  1222. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1223. u16 selector, struct desc_struct *desc)
  1224. {
  1225. struct desc_ptr dt;
  1226. u16 index = selector >> 3;
  1227. ulong addr;
  1228. get_descriptor_table_ptr(ctxt, selector, &dt);
  1229. if (dt.size < index * 8 + 7)
  1230. return emulate_gp(ctxt, selector & 0xfffc);
  1231. addr = dt.address + index * 8;
  1232. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1233. &ctxt->exception);
  1234. }
  1235. /* Does not support long mode */
  1236. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1237. u16 selector, int seg)
  1238. {
  1239. struct desc_struct seg_desc, old_desc;
  1240. u8 dpl, rpl, cpl;
  1241. unsigned err_vec = GP_VECTOR;
  1242. u32 err_code = 0;
  1243. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1244. ulong desc_addr;
  1245. int ret;
  1246. u16 dummy;
  1247. memset(&seg_desc, 0, sizeof seg_desc);
  1248. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1249. /* set real mode segment descriptor (keep limit etc. for
  1250. * unreal mode) */
  1251. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1252. set_desc_base(&seg_desc, selector << 4);
  1253. goto load;
  1254. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1255. /* VM86 needs a clean new segment descriptor */
  1256. set_desc_base(&seg_desc, selector << 4);
  1257. set_desc_limit(&seg_desc, 0xffff);
  1258. seg_desc.type = 3;
  1259. seg_desc.p = 1;
  1260. seg_desc.s = 1;
  1261. seg_desc.dpl = 3;
  1262. goto load;
  1263. }
  1264. rpl = selector & 3;
  1265. cpl = ctxt->ops->cpl(ctxt);
  1266. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1267. if ((seg == VCPU_SREG_CS
  1268. || (seg == VCPU_SREG_SS
  1269. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1270. || seg == VCPU_SREG_TR)
  1271. && null_selector)
  1272. goto exception;
  1273. /* TR should be in GDT only */
  1274. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1275. goto exception;
  1276. if (null_selector) /* for NULL selector skip all following checks */
  1277. goto load;
  1278. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1279. if (ret != X86EMUL_CONTINUE)
  1280. return ret;
  1281. err_code = selector & 0xfffc;
  1282. err_vec = GP_VECTOR;
  1283. /* can't load system descriptor into segment selector */
  1284. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1285. goto exception;
  1286. if (!seg_desc.p) {
  1287. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1288. goto exception;
  1289. }
  1290. dpl = seg_desc.dpl;
  1291. switch (seg) {
  1292. case VCPU_SREG_SS:
  1293. /*
  1294. * segment is not a writable data segment or segment
  1295. * selector's RPL != CPL or segment selector's RPL != CPL
  1296. */
  1297. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1298. goto exception;
  1299. break;
  1300. case VCPU_SREG_CS:
  1301. if (!(seg_desc.type & 8))
  1302. goto exception;
  1303. if (seg_desc.type & 4) {
  1304. /* conforming */
  1305. if (dpl > cpl)
  1306. goto exception;
  1307. } else {
  1308. /* nonconforming */
  1309. if (rpl > cpl || dpl != cpl)
  1310. goto exception;
  1311. }
  1312. /* CS(RPL) <- CPL */
  1313. selector = (selector & 0xfffc) | cpl;
  1314. break;
  1315. case VCPU_SREG_TR:
  1316. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1317. goto exception;
  1318. old_desc = seg_desc;
  1319. seg_desc.type |= 2; /* busy */
  1320. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1321. sizeof(seg_desc), &ctxt->exception);
  1322. if (ret != X86EMUL_CONTINUE)
  1323. return ret;
  1324. break;
  1325. case VCPU_SREG_LDTR:
  1326. if (seg_desc.s || seg_desc.type != 2)
  1327. goto exception;
  1328. break;
  1329. default: /* DS, ES, FS, or GS */
  1330. /*
  1331. * segment is not a data or readable code segment or
  1332. * ((segment is a data or nonconforming code segment)
  1333. * and (both RPL and CPL > DPL))
  1334. */
  1335. if ((seg_desc.type & 0xa) == 0x8 ||
  1336. (((seg_desc.type & 0xc) != 0xc) &&
  1337. (rpl > dpl && cpl > dpl)))
  1338. goto exception;
  1339. break;
  1340. }
  1341. if (seg_desc.s) {
  1342. /* mark segment as accessed */
  1343. seg_desc.type |= 1;
  1344. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1345. if (ret != X86EMUL_CONTINUE)
  1346. return ret;
  1347. }
  1348. load:
  1349. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1350. return X86EMUL_CONTINUE;
  1351. exception:
  1352. emulate_exception(ctxt, err_vec, err_code, true);
  1353. return X86EMUL_PROPAGATE_FAULT;
  1354. }
  1355. static void write_register_operand(struct operand *op)
  1356. {
  1357. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1358. switch (op->bytes) {
  1359. case 1:
  1360. *(u8 *)op->addr.reg = (u8)op->val;
  1361. break;
  1362. case 2:
  1363. *(u16 *)op->addr.reg = (u16)op->val;
  1364. break;
  1365. case 4:
  1366. *op->addr.reg = (u32)op->val;
  1367. break; /* 64b: zero-extend */
  1368. case 8:
  1369. *op->addr.reg = op->val;
  1370. break;
  1371. }
  1372. }
  1373. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1374. {
  1375. int rc;
  1376. switch (op->type) {
  1377. case OP_REG:
  1378. write_register_operand(op);
  1379. break;
  1380. case OP_MEM:
  1381. if (ctxt->lock_prefix)
  1382. rc = segmented_cmpxchg(ctxt,
  1383. op->addr.mem,
  1384. &op->orig_val,
  1385. &op->val,
  1386. op->bytes);
  1387. else
  1388. rc = segmented_write(ctxt,
  1389. op->addr.mem,
  1390. &op->val,
  1391. op->bytes);
  1392. if (rc != X86EMUL_CONTINUE)
  1393. return rc;
  1394. break;
  1395. case OP_MEM_STR:
  1396. rc = segmented_write(ctxt,
  1397. op->addr.mem,
  1398. op->data,
  1399. op->bytes * op->count);
  1400. if (rc != X86EMUL_CONTINUE)
  1401. return rc;
  1402. break;
  1403. case OP_XMM:
  1404. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1405. break;
  1406. case OP_MM:
  1407. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1408. break;
  1409. case OP_NONE:
  1410. /* no writeback */
  1411. break;
  1412. default:
  1413. break;
  1414. }
  1415. return X86EMUL_CONTINUE;
  1416. }
  1417. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1418. {
  1419. struct segmented_address addr;
  1420. rsp_increment(ctxt, -bytes);
  1421. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1422. addr.seg = VCPU_SREG_SS;
  1423. return segmented_write(ctxt, addr, data, bytes);
  1424. }
  1425. static int em_push(struct x86_emulate_ctxt *ctxt)
  1426. {
  1427. /* Disable writeback. */
  1428. ctxt->dst.type = OP_NONE;
  1429. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1430. }
  1431. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1432. void *dest, int len)
  1433. {
  1434. int rc;
  1435. struct segmented_address addr;
  1436. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1437. addr.seg = VCPU_SREG_SS;
  1438. rc = segmented_read(ctxt, addr, dest, len);
  1439. if (rc != X86EMUL_CONTINUE)
  1440. return rc;
  1441. rsp_increment(ctxt, len);
  1442. return rc;
  1443. }
  1444. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1445. {
  1446. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1447. }
  1448. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1449. void *dest, int len)
  1450. {
  1451. int rc;
  1452. unsigned long val, change_mask;
  1453. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1454. int cpl = ctxt->ops->cpl(ctxt);
  1455. rc = emulate_pop(ctxt, &val, len);
  1456. if (rc != X86EMUL_CONTINUE)
  1457. return rc;
  1458. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1459. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1460. switch(ctxt->mode) {
  1461. case X86EMUL_MODE_PROT64:
  1462. case X86EMUL_MODE_PROT32:
  1463. case X86EMUL_MODE_PROT16:
  1464. if (cpl == 0)
  1465. change_mask |= EFLG_IOPL;
  1466. if (cpl <= iopl)
  1467. change_mask |= EFLG_IF;
  1468. break;
  1469. case X86EMUL_MODE_VM86:
  1470. if (iopl < 3)
  1471. return emulate_gp(ctxt, 0);
  1472. change_mask |= EFLG_IF;
  1473. break;
  1474. default: /* real mode */
  1475. change_mask |= (EFLG_IOPL | EFLG_IF);
  1476. break;
  1477. }
  1478. *(unsigned long *)dest =
  1479. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1480. return rc;
  1481. }
  1482. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1483. {
  1484. ctxt->dst.type = OP_REG;
  1485. ctxt->dst.addr.reg = &ctxt->eflags;
  1486. ctxt->dst.bytes = ctxt->op_bytes;
  1487. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1488. }
  1489. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. int rc;
  1492. unsigned frame_size = ctxt->src.val;
  1493. unsigned nesting_level = ctxt->src2.val & 31;
  1494. ulong rbp;
  1495. if (nesting_level)
  1496. return X86EMUL_UNHANDLEABLE;
  1497. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1498. rc = push(ctxt, &rbp, stack_size(ctxt));
  1499. if (rc != X86EMUL_CONTINUE)
  1500. return rc;
  1501. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1502. stack_mask(ctxt));
  1503. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1504. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1505. stack_mask(ctxt));
  1506. return X86EMUL_CONTINUE;
  1507. }
  1508. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1509. {
  1510. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1511. stack_mask(ctxt));
  1512. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1513. }
  1514. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1515. {
  1516. int seg = ctxt->src2.val;
  1517. ctxt->src.val = get_segment_selector(ctxt, seg);
  1518. return em_push(ctxt);
  1519. }
  1520. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1521. {
  1522. int seg = ctxt->src2.val;
  1523. unsigned long selector;
  1524. int rc;
  1525. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1526. if (rc != X86EMUL_CONTINUE)
  1527. return rc;
  1528. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1529. return rc;
  1530. }
  1531. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1532. {
  1533. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1534. int rc = X86EMUL_CONTINUE;
  1535. int reg = VCPU_REGS_RAX;
  1536. while (reg <= VCPU_REGS_RDI) {
  1537. (reg == VCPU_REGS_RSP) ?
  1538. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1539. rc = em_push(ctxt);
  1540. if (rc != X86EMUL_CONTINUE)
  1541. return rc;
  1542. ++reg;
  1543. }
  1544. return rc;
  1545. }
  1546. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1547. {
  1548. ctxt->src.val = (unsigned long)ctxt->eflags;
  1549. return em_push(ctxt);
  1550. }
  1551. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1552. {
  1553. int rc = X86EMUL_CONTINUE;
  1554. int reg = VCPU_REGS_RDI;
  1555. while (reg >= VCPU_REGS_RAX) {
  1556. if (reg == VCPU_REGS_RSP) {
  1557. rsp_increment(ctxt, ctxt->op_bytes);
  1558. --reg;
  1559. }
  1560. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1561. if (rc != X86EMUL_CONTINUE)
  1562. break;
  1563. --reg;
  1564. }
  1565. return rc;
  1566. }
  1567. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1568. {
  1569. const struct x86_emulate_ops *ops = ctxt->ops;
  1570. int rc;
  1571. struct desc_ptr dt;
  1572. gva_t cs_addr;
  1573. gva_t eip_addr;
  1574. u16 cs, eip;
  1575. /* TODO: Add limit checks */
  1576. ctxt->src.val = ctxt->eflags;
  1577. rc = em_push(ctxt);
  1578. if (rc != X86EMUL_CONTINUE)
  1579. return rc;
  1580. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1581. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1582. rc = em_push(ctxt);
  1583. if (rc != X86EMUL_CONTINUE)
  1584. return rc;
  1585. ctxt->src.val = ctxt->_eip;
  1586. rc = em_push(ctxt);
  1587. if (rc != X86EMUL_CONTINUE)
  1588. return rc;
  1589. ops->get_idt(ctxt, &dt);
  1590. eip_addr = dt.address + (irq << 2);
  1591. cs_addr = dt.address + (irq << 2) + 2;
  1592. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1593. if (rc != X86EMUL_CONTINUE)
  1594. return rc;
  1595. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1596. if (rc != X86EMUL_CONTINUE)
  1597. return rc;
  1598. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1599. if (rc != X86EMUL_CONTINUE)
  1600. return rc;
  1601. ctxt->_eip = eip;
  1602. return rc;
  1603. }
  1604. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1605. {
  1606. int rc;
  1607. invalidate_registers(ctxt);
  1608. rc = __emulate_int_real(ctxt, irq);
  1609. if (rc == X86EMUL_CONTINUE)
  1610. writeback_registers(ctxt);
  1611. return rc;
  1612. }
  1613. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1614. {
  1615. switch(ctxt->mode) {
  1616. case X86EMUL_MODE_REAL:
  1617. return __emulate_int_real(ctxt, irq);
  1618. case X86EMUL_MODE_VM86:
  1619. case X86EMUL_MODE_PROT16:
  1620. case X86EMUL_MODE_PROT32:
  1621. case X86EMUL_MODE_PROT64:
  1622. default:
  1623. /* Protected mode interrupts unimplemented yet */
  1624. return X86EMUL_UNHANDLEABLE;
  1625. }
  1626. }
  1627. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1628. {
  1629. int rc = X86EMUL_CONTINUE;
  1630. unsigned long temp_eip = 0;
  1631. unsigned long temp_eflags = 0;
  1632. unsigned long cs = 0;
  1633. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1634. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1635. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1636. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1637. /* TODO: Add stack limit check */
  1638. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1639. if (rc != X86EMUL_CONTINUE)
  1640. return rc;
  1641. if (temp_eip & ~0xffff)
  1642. return emulate_gp(ctxt, 0);
  1643. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1644. if (rc != X86EMUL_CONTINUE)
  1645. return rc;
  1646. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1647. if (rc != X86EMUL_CONTINUE)
  1648. return rc;
  1649. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1650. if (rc != X86EMUL_CONTINUE)
  1651. return rc;
  1652. ctxt->_eip = temp_eip;
  1653. if (ctxt->op_bytes == 4)
  1654. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1655. else if (ctxt->op_bytes == 2) {
  1656. ctxt->eflags &= ~0xffff;
  1657. ctxt->eflags |= temp_eflags;
  1658. }
  1659. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1660. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1661. return rc;
  1662. }
  1663. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1664. {
  1665. switch(ctxt->mode) {
  1666. case X86EMUL_MODE_REAL:
  1667. return emulate_iret_real(ctxt);
  1668. case X86EMUL_MODE_VM86:
  1669. case X86EMUL_MODE_PROT16:
  1670. case X86EMUL_MODE_PROT32:
  1671. case X86EMUL_MODE_PROT64:
  1672. default:
  1673. /* iret from protected mode unimplemented yet */
  1674. return X86EMUL_UNHANDLEABLE;
  1675. }
  1676. }
  1677. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1678. {
  1679. int rc;
  1680. unsigned short sel;
  1681. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1682. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1683. if (rc != X86EMUL_CONTINUE)
  1684. return rc;
  1685. ctxt->_eip = 0;
  1686. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1687. return X86EMUL_CONTINUE;
  1688. }
  1689. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1690. {
  1691. int rc = X86EMUL_CONTINUE;
  1692. switch (ctxt->modrm_reg) {
  1693. case 2: /* call near abs */ {
  1694. long int old_eip;
  1695. old_eip = ctxt->_eip;
  1696. ctxt->_eip = ctxt->src.val;
  1697. ctxt->src.val = old_eip;
  1698. rc = em_push(ctxt);
  1699. break;
  1700. }
  1701. case 4: /* jmp abs */
  1702. ctxt->_eip = ctxt->src.val;
  1703. break;
  1704. case 5: /* jmp far */
  1705. rc = em_jmp_far(ctxt);
  1706. break;
  1707. case 6: /* push */
  1708. rc = em_push(ctxt);
  1709. break;
  1710. }
  1711. return rc;
  1712. }
  1713. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1714. {
  1715. u64 old = ctxt->dst.orig_val64;
  1716. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1717. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1718. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1719. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1720. ctxt->eflags &= ~EFLG_ZF;
  1721. } else {
  1722. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1723. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1724. ctxt->eflags |= EFLG_ZF;
  1725. }
  1726. return X86EMUL_CONTINUE;
  1727. }
  1728. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1729. {
  1730. ctxt->dst.type = OP_REG;
  1731. ctxt->dst.addr.reg = &ctxt->_eip;
  1732. ctxt->dst.bytes = ctxt->op_bytes;
  1733. return em_pop(ctxt);
  1734. }
  1735. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1736. {
  1737. int rc;
  1738. unsigned long cs;
  1739. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1740. if (rc != X86EMUL_CONTINUE)
  1741. return rc;
  1742. if (ctxt->op_bytes == 4)
  1743. ctxt->_eip = (u32)ctxt->_eip;
  1744. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1745. if (rc != X86EMUL_CONTINUE)
  1746. return rc;
  1747. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1748. return rc;
  1749. }
  1750. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1751. {
  1752. int rc;
  1753. rc = em_ret_far(ctxt);
  1754. if (rc != X86EMUL_CONTINUE)
  1755. return rc;
  1756. rsp_increment(ctxt, ctxt->src.val);
  1757. return X86EMUL_CONTINUE;
  1758. }
  1759. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1760. {
  1761. /* Save real source value, then compare EAX against destination. */
  1762. ctxt->src.orig_val = ctxt->src.val;
  1763. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1764. fastop(ctxt, em_cmp);
  1765. if (ctxt->eflags & EFLG_ZF) {
  1766. /* Success: write back to memory. */
  1767. ctxt->dst.val = ctxt->src.orig_val;
  1768. } else {
  1769. /* Failure: write the value we saw to EAX. */
  1770. ctxt->dst.type = OP_REG;
  1771. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1772. }
  1773. return X86EMUL_CONTINUE;
  1774. }
  1775. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1776. {
  1777. int seg = ctxt->src2.val;
  1778. unsigned short sel;
  1779. int rc;
  1780. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1781. rc = load_segment_descriptor(ctxt, sel, seg);
  1782. if (rc != X86EMUL_CONTINUE)
  1783. return rc;
  1784. ctxt->dst.val = ctxt->src.val;
  1785. return rc;
  1786. }
  1787. static void
  1788. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1789. struct desc_struct *cs, struct desc_struct *ss)
  1790. {
  1791. cs->l = 0; /* will be adjusted later */
  1792. set_desc_base(cs, 0); /* flat segment */
  1793. cs->g = 1; /* 4kb granularity */
  1794. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1795. cs->type = 0x0b; /* Read, Execute, Accessed */
  1796. cs->s = 1;
  1797. cs->dpl = 0; /* will be adjusted later */
  1798. cs->p = 1;
  1799. cs->d = 1;
  1800. cs->avl = 0;
  1801. set_desc_base(ss, 0); /* flat segment */
  1802. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1803. ss->g = 1; /* 4kb granularity */
  1804. ss->s = 1;
  1805. ss->type = 0x03; /* Read/Write, Accessed */
  1806. ss->d = 1; /* 32bit stack segment */
  1807. ss->dpl = 0;
  1808. ss->p = 1;
  1809. ss->l = 0;
  1810. ss->avl = 0;
  1811. }
  1812. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1813. {
  1814. u32 eax, ebx, ecx, edx;
  1815. eax = ecx = 0;
  1816. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1817. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1818. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1819. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1820. }
  1821. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1822. {
  1823. const struct x86_emulate_ops *ops = ctxt->ops;
  1824. u32 eax, ebx, ecx, edx;
  1825. /*
  1826. * syscall should always be enabled in longmode - so only become
  1827. * vendor specific (cpuid) if other modes are active...
  1828. */
  1829. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1830. return true;
  1831. eax = 0x00000000;
  1832. ecx = 0x00000000;
  1833. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1834. /*
  1835. * Intel ("GenuineIntel")
  1836. * remark: Intel CPUs only support "syscall" in 64bit
  1837. * longmode. Also an 64bit guest with a
  1838. * 32bit compat-app running will #UD !! While this
  1839. * behaviour can be fixed (by emulating) into AMD
  1840. * response - CPUs of AMD can't behave like Intel.
  1841. */
  1842. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1843. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1844. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1845. return false;
  1846. /* AMD ("AuthenticAMD") */
  1847. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1848. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1849. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1850. return true;
  1851. /* AMD ("AMDisbetter!") */
  1852. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1853. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1854. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1855. return true;
  1856. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1857. return false;
  1858. }
  1859. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1860. {
  1861. const struct x86_emulate_ops *ops = ctxt->ops;
  1862. struct desc_struct cs, ss;
  1863. u64 msr_data;
  1864. u16 cs_sel, ss_sel;
  1865. u64 efer = 0;
  1866. /* syscall is not available in real mode */
  1867. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1868. ctxt->mode == X86EMUL_MODE_VM86)
  1869. return emulate_ud(ctxt);
  1870. if (!(em_syscall_is_enabled(ctxt)))
  1871. return emulate_ud(ctxt);
  1872. ops->get_msr(ctxt, MSR_EFER, &efer);
  1873. setup_syscalls_segments(ctxt, &cs, &ss);
  1874. if (!(efer & EFER_SCE))
  1875. return emulate_ud(ctxt);
  1876. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1877. msr_data >>= 32;
  1878. cs_sel = (u16)(msr_data & 0xfffc);
  1879. ss_sel = (u16)(msr_data + 8);
  1880. if (efer & EFER_LMA) {
  1881. cs.d = 0;
  1882. cs.l = 1;
  1883. }
  1884. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1885. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1886. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1887. if (efer & EFER_LMA) {
  1888. #ifdef CONFIG_X86_64
  1889. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  1890. ops->get_msr(ctxt,
  1891. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1892. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1893. ctxt->_eip = msr_data;
  1894. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1895. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1896. #endif
  1897. } else {
  1898. /* legacy mode */
  1899. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1900. ctxt->_eip = (u32)msr_data;
  1901. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1902. }
  1903. return X86EMUL_CONTINUE;
  1904. }
  1905. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1906. {
  1907. const struct x86_emulate_ops *ops = ctxt->ops;
  1908. struct desc_struct cs, ss;
  1909. u64 msr_data;
  1910. u16 cs_sel, ss_sel;
  1911. u64 efer = 0;
  1912. ops->get_msr(ctxt, MSR_EFER, &efer);
  1913. /* inject #GP if in real mode */
  1914. if (ctxt->mode == X86EMUL_MODE_REAL)
  1915. return emulate_gp(ctxt, 0);
  1916. /*
  1917. * Not recognized on AMD in compat mode (but is recognized in legacy
  1918. * mode).
  1919. */
  1920. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1921. && !vendor_intel(ctxt))
  1922. return emulate_ud(ctxt);
  1923. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1924. * Therefore, we inject an #UD.
  1925. */
  1926. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1927. return emulate_ud(ctxt);
  1928. setup_syscalls_segments(ctxt, &cs, &ss);
  1929. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1930. switch (ctxt->mode) {
  1931. case X86EMUL_MODE_PROT32:
  1932. if ((msr_data & 0xfffc) == 0x0)
  1933. return emulate_gp(ctxt, 0);
  1934. break;
  1935. case X86EMUL_MODE_PROT64:
  1936. if (msr_data == 0x0)
  1937. return emulate_gp(ctxt, 0);
  1938. break;
  1939. default:
  1940. break;
  1941. }
  1942. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1943. cs_sel = (u16)msr_data;
  1944. cs_sel &= ~SELECTOR_RPL_MASK;
  1945. ss_sel = cs_sel + 8;
  1946. ss_sel &= ~SELECTOR_RPL_MASK;
  1947. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1948. cs.d = 0;
  1949. cs.l = 1;
  1950. }
  1951. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1952. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1953. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1954. ctxt->_eip = msr_data;
  1955. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1956. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  1957. return X86EMUL_CONTINUE;
  1958. }
  1959. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1960. {
  1961. const struct x86_emulate_ops *ops = ctxt->ops;
  1962. struct desc_struct cs, ss;
  1963. u64 msr_data;
  1964. int usermode;
  1965. u16 cs_sel = 0, ss_sel = 0;
  1966. /* inject #GP if in real mode or Virtual 8086 mode */
  1967. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1968. ctxt->mode == X86EMUL_MODE_VM86)
  1969. return emulate_gp(ctxt, 0);
  1970. setup_syscalls_segments(ctxt, &cs, &ss);
  1971. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1972. usermode = X86EMUL_MODE_PROT64;
  1973. else
  1974. usermode = X86EMUL_MODE_PROT32;
  1975. cs.dpl = 3;
  1976. ss.dpl = 3;
  1977. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1978. switch (usermode) {
  1979. case X86EMUL_MODE_PROT32:
  1980. cs_sel = (u16)(msr_data + 16);
  1981. if ((msr_data & 0xfffc) == 0x0)
  1982. return emulate_gp(ctxt, 0);
  1983. ss_sel = (u16)(msr_data + 24);
  1984. break;
  1985. case X86EMUL_MODE_PROT64:
  1986. cs_sel = (u16)(msr_data + 32);
  1987. if (msr_data == 0x0)
  1988. return emulate_gp(ctxt, 0);
  1989. ss_sel = cs_sel + 8;
  1990. cs.d = 0;
  1991. cs.l = 1;
  1992. break;
  1993. }
  1994. cs_sel |= SELECTOR_RPL_MASK;
  1995. ss_sel |= SELECTOR_RPL_MASK;
  1996. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1997. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1998. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  1999. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2000. return X86EMUL_CONTINUE;
  2001. }
  2002. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2003. {
  2004. int iopl;
  2005. if (ctxt->mode == X86EMUL_MODE_REAL)
  2006. return false;
  2007. if (ctxt->mode == X86EMUL_MODE_VM86)
  2008. return true;
  2009. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2010. return ctxt->ops->cpl(ctxt) > iopl;
  2011. }
  2012. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2013. u16 port, u16 len)
  2014. {
  2015. const struct x86_emulate_ops *ops = ctxt->ops;
  2016. struct desc_struct tr_seg;
  2017. u32 base3;
  2018. int r;
  2019. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2020. unsigned mask = (1 << len) - 1;
  2021. unsigned long base;
  2022. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2023. if (!tr_seg.p)
  2024. return false;
  2025. if (desc_limit_scaled(&tr_seg) < 103)
  2026. return false;
  2027. base = get_desc_base(&tr_seg);
  2028. #ifdef CONFIG_X86_64
  2029. base |= ((u64)base3) << 32;
  2030. #endif
  2031. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2032. if (r != X86EMUL_CONTINUE)
  2033. return false;
  2034. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2035. return false;
  2036. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2037. if (r != X86EMUL_CONTINUE)
  2038. return false;
  2039. if ((perm >> bit_idx) & mask)
  2040. return false;
  2041. return true;
  2042. }
  2043. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2044. u16 port, u16 len)
  2045. {
  2046. if (ctxt->perm_ok)
  2047. return true;
  2048. if (emulator_bad_iopl(ctxt))
  2049. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2050. return false;
  2051. ctxt->perm_ok = true;
  2052. return true;
  2053. }
  2054. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2055. struct tss_segment_16 *tss)
  2056. {
  2057. tss->ip = ctxt->_eip;
  2058. tss->flag = ctxt->eflags;
  2059. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2060. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2061. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2062. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2063. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2064. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2065. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2066. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2067. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2068. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2069. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2070. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2071. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2072. }
  2073. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2074. struct tss_segment_16 *tss)
  2075. {
  2076. int ret;
  2077. ctxt->_eip = tss->ip;
  2078. ctxt->eflags = tss->flag | 2;
  2079. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2080. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2081. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2082. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2083. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2084. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2085. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2086. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2087. /*
  2088. * SDM says that segment selectors are loaded before segment
  2089. * descriptors
  2090. */
  2091. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2092. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2093. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2094. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2095. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2096. /*
  2097. * Now load segment descriptors. If fault happens at this stage
  2098. * it is handled in a context of new task
  2099. */
  2100. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2101. if (ret != X86EMUL_CONTINUE)
  2102. return ret;
  2103. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2104. if (ret != X86EMUL_CONTINUE)
  2105. return ret;
  2106. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2107. if (ret != X86EMUL_CONTINUE)
  2108. return ret;
  2109. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2110. if (ret != X86EMUL_CONTINUE)
  2111. return ret;
  2112. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2113. if (ret != X86EMUL_CONTINUE)
  2114. return ret;
  2115. return X86EMUL_CONTINUE;
  2116. }
  2117. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2118. u16 tss_selector, u16 old_tss_sel,
  2119. ulong old_tss_base, struct desc_struct *new_desc)
  2120. {
  2121. const struct x86_emulate_ops *ops = ctxt->ops;
  2122. struct tss_segment_16 tss_seg;
  2123. int ret;
  2124. u32 new_tss_base = get_desc_base(new_desc);
  2125. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2126. &ctxt->exception);
  2127. if (ret != X86EMUL_CONTINUE)
  2128. /* FIXME: need to provide precise fault address */
  2129. return ret;
  2130. save_state_to_tss16(ctxt, &tss_seg);
  2131. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2132. &ctxt->exception);
  2133. if (ret != X86EMUL_CONTINUE)
  2134. /* FIXME: need to provide precise fault address */
  2135. return ret;
  2136. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2137. &ctxt->exception);
  2138. if (ret != X86EMUL_CONTINUE)
  2139. /* FIXME: need to provide precise fault address */
  2140. return ret;
  2141. if (old_tss_sel != 0xffff) {
  2142. tss_seg.prev_task_link = old_tss_sel;
  2143. ret = ops->write_std(ctxt, new_tss_base,
  2144. &tss_seg.prev_task_link,
  2145. sizeof tss_seg.prev_task_link,
  2146. &ctxt->exception);
  2147. if (ret != X86EMUL_CONTINUE)
  2148. /* FIXME: need to provide precise fault address */
  2149. return ret;
  2150. }
  2151. return load_state_from_tss16(ctxt, &tss_seg);
  2152. }
  2153. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2154. struct tss_segment_32 *tss)
  2155. {
  2156. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2157. tss->eip = ctxt->_eip;
  2158. tss->eflags = ctxt->eflags;
  2159. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2160. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2161. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2162. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2163. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2164. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2165. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2166. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2167. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2168. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2169. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2170. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2171. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2172. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2173. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2174. }
  2175. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2176. struct tss_segment_32 *tss)
  2177. {
  2178. int ret;
  2179. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2180. return emulate_gp(ctxt, 0);
  2181. ctxt->_eip = tss->eip;
  2182. ctxt->eflags = tss->eflags | 2;
  2183. /* General purpose registers */
  2184. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2185. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2186. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2187. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2188. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2189. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2190. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2191. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2192. /*
  2193. * SDM says that segment selectors are loaded before segment
  2194. * descriptors
  2195. */
  2196. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2197. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2198. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2199. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2200. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2201. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2202. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2203. /*
  2204. * If we're switching between Protected Mode and VM86, we need to make
  2205. * sure to update the mode before loading the segment descriptors so
  2206. * that the selectors are interpreted correctly.
  2207. *
  2208. * Need to get rflags to the vcpu struct immediately because it
  2209. * influences the CPL which is checked at least when loading the segment
  2210. * descriptors and when pushing an error code to the new kernel stack.
  2211. *
  2212. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2213. */
  2214. if (ctxt->eflags & X86_EFLAGS_VM)
  2215. ctxt->mode = X86EMUL_MODE_VM86;
  2216. else
  2217. ctxt->mode = X86EMUL_MODE_PROT32;
  2218. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2219. /*
  2220. * Now load segment descriptors. If fault happenes at this stage
  2221. * it is handled in a context of new task
  2222. */
  2223. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2224. if (ret != X86EMUL_CONTINUE)
  2225. return ret;
  2226. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2227. if (ret != X86EMUL_CONTINUE)
  2228. return ret;
  2229. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2230. if (ret != X86EMUL_CONTINUE)
  2231. return ret;
  2232. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2233. if (ret != X86EMUL_CONTINUE)
  2234. return ret;
  2235. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2236. if (ret != X86EMUL_CONTINUE)
  2237. return ret;
  2238. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2239. if (ret != X86EMUL_CONTINUE)
  2240. return ret;
  2241. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2242. if (ret != X86EMUL_CONTINUE)
  2243. return ret;
  2244. return X86EMUL_CONTINUE;
  2245. }
  2246. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2247. u16 tss_selector, u16 old_tss_sel,
  2248. ulong old_tss_base, struct desc_struct *new_desc)
  2249. {
  2250. const struct x86_emulate_ops *ops = ctxt->ops;
  2251. struct tss_segment_32 tss_seg;
  2252. int ret;
  2253. u32 new_tss_base = get_desc_base(new_desc);
  2254. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2255. &ctxt->exception);
  2256. if (ret != X86EMUL_CONTINUE)
  2257. /* FIXME: need to provide precise fault address */
  2258. return ret;
  2259. save_state_to_tss32(ctxt, &tss_seg);
  2260. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2261. &ctxt->exception);
  2262. if (ret != X86EMUL_CONTINUE)
  2263. /* FIXME: need to provide precise fault address */
  2264. return ret;
  2265. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2266. &ctxt->exception);
  2267. if (ret != X86EMUL_CONTINUE)
  2268. /* FIXME: need to provide precise fault address */
  2269. return ret;
  2270. if (old_tss_sel != 0xffff) {
  2271. tss_seg.prev_task_link = old_tss_sel;
  2272. ret = ops->write_std(ctxt, new_tss_base,
  2273. &tss_seg.prev_task_link,
  2274. sizeof tss_seg.prev_task_link,
  2275. &ctxt->exception);
  2276. if (ret != X86EMUL_CONTINUE)
  2277. /* FIXME: need to provide precise fault address */
  2278. return ret;
  2279. }
  2280. return load_state_from_tss32(ctxt, &tss_seg);
  2281. }
  2282. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2283. u16 tss_selector, int idt_index, int reason,
  2284. bool has_error_code, u32 error_code)
  2285. {
  2286. const struct x86_emulate_ops *ops = ctxt->ops;
  2287. struct desc_struct curr_tss_desc, next_tss_desc;
  2288. int ret;
  2289. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2290. ulong old_tss_base =
  2291. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2292. u32 desc_limit;
  2293. ulong desc_addr;
  2294. /* FIXME: old_tss_base == ~0 ? */
  2295. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2296. if (ret != X86EMUL_CONTINUE)
  2297. return ret;
  2298. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2299. if (ret != X86EMUL_CONTINUE)
  2300. return ret;
  2301. /* FIXME: check that next_tss_desc is tss */
  2302. /*
  2303. * Check privileges. The three cases are task switch caused by...
  2304. *
  2305. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2306. * 2. Exception/IRQ/iret: No check is performed
  2307. * 3. jmp/call to TSS: Check against DPL of the TSS
  2308. */
  2309. if (reason == TASK_SWITCH_GATE) {
  2310. if (idt_index != -1) {
  2311. /* Software interrupts */
  2312. struct desc_struct task_gate_desc;
  2313. int dpl;
  2314. ret = read_interrupt_descriptor(ctxt, idt_index,
  2315. &task_gate_desc);
  2316. if (ret != X86EMUL_CONTINUE)
  2317. return ret;
  2318. dpl = task_gate_desc.dpl;
  2319. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2320. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2321. }
  2322. } else if (reason != TASK_SWITCH_IRET) {
  2323. int dpl = next_tss_desc.dpl;
  2324. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2325. return emulate_gp(ctxt, tss_selector);
  2326. }
  2327. desc_limit = desc_limit_scaled(&next_tss_desc);
  2328. if (!next_tss_desc.p ||
  2329. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2330. desc_limit < 0x2b)) {
  2331. emulate_ts(ctxt, tss_selector & 0xfffc);
  2332. return X86EMUL_PROPAGATE_FAULT;
  2333. }
  2334. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2335. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2336. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2337. }
  2338. if (reason == TASK_SWITCH_IRET)
  2339. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2340. /* set back link to prev task only if NT bit is set in eflags
  2341. note that old_tss_sel is not used after this point */
  2342. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2343. old_tss_sel = 0xffff;
  2344. if (next_tss_desc.type & 8)
  2345. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2346. old_tss_base, &next_tss_desc);
  2347. else
  2348. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2349. old_tss_base, &next_tss_desc);
  2350. if (ret != X86EMUL_CONTINUE)
  2351. return ret;
  2352. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2353. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2354. if (reason != TASK_SWITCH_IRET) {
  2355. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2356. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2357. }
  2358. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2359. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2360. if (has_error_code) {
  2361. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2362. ctxt->lock_prefix = 0;
  2363. ctxt->src.val = (unsigned long) error_code;
  2364. ret = em_push(ctxt);
  2365. }
  2366. return ret;
  2367. }
  2368. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2369. u16 tss_selector, int idt_index, int reason,
  2370. bool has_error_code, u32 error_code)
  2371. {
  2372. int rc;
  2373. invalidate_registers(ctxt);
  2374. ctxt->_eip = ctxt->eip;
  2375. ctxt->dst.type = OP_NONE;
  2376. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2377. has_error_code, error_code);
  2378. if (rc == X86EMUL_CONTINUE) {
  2379. ctxt->eip = ctxt->_eip;
  2380. writeback_registers(ctxt);
  2381. }
  2382. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2383. }
  2384. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2385. struct operand *op)
  2386. {
  2387. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2388. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2389. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2390. }
  2391. static int em_das(struct x86_emulate_ctxt *ctxt)
  2392. {
  2393. u8 al, old_al;
  2394. bool af, cf, old_cf;
  2395. cf = ctxt->eflags & X86_EFLAGS_CF;
  2396. al = ctxt->dst.val;
  2397. old_al = al;
  2398. old_cf = cf;
  2399. cf = false;
  2400. af = ctxt->eflags & X86_EFLAGS_AF;
  2401. if ((al & 0x0f) > 9 || af) {
  2402. al -= 6;
  2403. cf = old_cf | (al >= 250);
  2404. af = true;
  2405. } else {
  2406. af = false;
  2407. }
  2408. if (old_al > 0x99 || old_cf) {
  2409. al -= 0x60;
  2410. cf = true;
  2411. }
  2412. ctxt->dst.val = al;
  2413. /* Set PF, ZF, SF */
  2414. ctxt->src.type = OP_IMM;
  2415. ctxt->src.val = 0;
  2416. ctxt->src.bytes = 1;
  2417. fastop(ctxt, em_or);
  2418. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2419. if (cf)
  2420. ctxt->eflags |= X86_EFLAGS_CF;
  2421. if (af)
  2422. ctxt->eflags |= X86_EFLAGS_AF;
  2423. return X86EMUL_CONTINUE;
  2424. }
  2425. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2426. {
  2427. u8 al, ah;
  2428. if (ctxt->src.val == 0)
  2429. return emulate_de(ctxt);
  2430. al = ctxt->dst.val & 0xff;
  2431. ah = al / ctxt->src.val;
  2432. al %= ctxt->src.val;
  2433. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2434. /* Set PF, ZF, SF */
  2435. ctxt->src.type = OP_IMM;
  2436. ctxt->src.val = 0;
  2437. ctxt->src.bytes = 1;
  2438. fastop(ctxt, em_or);
  2439. return X86EMUL_CONTINUE;
  2440. }
  2441. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2442. {
  2443. u8 al = ctxt->dst.val & 0xff;
  2444. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2445. al = (al + (ah * ctxt->src.val)) & 0xff;
  2446. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2447. /* Set PF, ZF, SF */
  2448. ctxt->src.type = OP_IMM;
  2449. ctxt->src.val = 0;
  2450. ctxt->src.bytes = 1;
  2451. fastop(ctxt, em_or);
  2452. return X86EMUL_CONTINUE;
  2453. }
  2454. static int em_call(struct x86_emulate_ctxt *ctxt)
  2455. {
  2456. long rel = ctxt->src.val;
  2457. ctxt->src.val = (unsigned long)ctxt->_eip;
  2458. jmp_rel(ctxt, rel);
  2459. return em_push(ctxt);
  2460. }
  2461. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2462. {
  2463. u16 sel, old_cs;
  2464. ulong old_eip;
  2465. int rc;
  2466. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2467. old_eip = ctxt->_eip;
  2468. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2469. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2470. return X86EMUL_CONTINUE;
  2471. ctxt->_eip = 0;
  2472. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2473. ctxt->src.val = old_cs;
  2474. rc = em_push(ctxt);
  2475. if (rc != X86EMUL_CONTINUE)
  2476. return rc;
  2477. ctxt->src.val = old_eip;
  2478. return em_push(ctxt);
  2479. }
  2480. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2481. {
  2482. int rc;
  2483. ctxt->dst.type = OP_REG;
  2484. ctxt->dst.addr.reg = &ctxt->_eip;
  2485. ctxt->dst.bytes = ctxt->op_bytes;
  2486. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2487. if (rc != X86EMUL_CONTINUE)
  2488. return rc;
  2489. rsp_increment(ctxt, ctxt->src.val);
  2490. return X86EMUL_CONTINUE;
  2491. }
  2492. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2493. {
  2494. /* Write back the register source. */
  2495. ctxt->src.val = ctxt->dst.val;
  2496. write_register_operand(&ctxt->src);
  2497. /* Write back the memory destination with implicit LOCK prefix. */
  2498. ctxt->dst.val = ctxt->src.orig_val;
  2499. ctxt->lock_prefix = 1;
  2500. return X86EMUL_CONTINUE;
  2501. }
  2502. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2503. {
  2504. ctxt->dst.val = ctxt->src2.val;
  2505. return fastop(ctxt, em_imul);
  2506. }
  2507. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2508. {
  2509. ctxt->dst.type = OP_REG;
  2510. ctxt->dst.bytes = ctxt->src.bytes;
  2511. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2512. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2513. return X86EMUL_CONTINUE;
  2514. }
  2515. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2516. {
  2517. u64 tsc = 0;
  2518. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2519. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2520. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2521. return X86EMUL_CONTINUE;
  2522. }
  2523. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2524. {
  2525. u64 pmc;
  2526. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2527. return emulate_gp(ctxt, 0);
  2528. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2529. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2530. return X86EMUL_CONTINUE;
  2531. }
  2532. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2533. {
  2534. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2535. return X86EMUL_CONTINUE;
  2536. }
  2537. #define FFL(x) bit(X86_FEATURE_##x)
  2538. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2539. {
  2540. u32 ebx, ecx, edx, eax = 1;
  2541. u16 tmp;
  2542. /*
  2543. * Check MOVBE is set in the guest-visible CPUID leaf.
  2544. */
  2545. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2546. if (!(ecx & FFL(MOVBE)))
  2547. return emulate_ud(ctxt);
  2548. switch (ctxt->op_bytes) {
  2549. case 2:
  2550. /*
  2551. * From MOVBE definition: "...When the operand size is 16 bits,
  2552. * the upper word of the destination register remains unchanged
  2553. * ..."
  2554. *
  2555. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2556. * rules so we have to do the operation almost per hand.
  2557. */
  2558. tmp = (u16)ctxt->src.val;
  2559. ctxt->dst.val &= ~0xffffUL;
  2560. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2561. break;
  2562. case 4:
  2563. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2564. break;
  2565. case 8:
  2566. ctxt->dst.val = swab64(ctxt->src.val);
  2567. break;
  2568. default:
  2569. return X86EMUL_PROPAGATE_FAULT;
  2570. }
  2571. return X86EMUL_CONTINUE;
  2572. }
  2573. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2574. {
  2575. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2576. return emulate_gp(ctxt, 0);
  2577. /* Disable writeback. */
  2578. ctxt->dst.type = OP_NONE;
  2579. return X86EMUL_CONTINUE;
  2580. }
  2581. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2582. {
  2583. unsigned long val;
  2584. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2585. val = ctxt->src.val & ~0ULL;
  2586. else
  2587. val = ctxt->src.val & ~0U;
  2588. /* #UD condition is already handled. */
  2589. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2590. return emulate_gp(ctxt, 0);
  2591. /* Disable writeback. */
  2592. ctxt->dst.type = OP_NONE;
  2593. return X86EMUL_CONTINUE;
  2594. }
  2595. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2596. {
  2597. u64 msr_data;
  2598. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2599. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2600. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2601. return emulate_gp(ctxt, 0);
  2602. return X86EMUL_CONTINUE;
  2603. }
  2604. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2605. {
  2606. u64 msr_data;
  2607. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2608. return emulate_gp(ctxt, 0);
  2609. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2610. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2611. return X86EMUL_CONTINUE;
  2612. }
  2613. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2614. {
  2615. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2616. return emulate_ud(ctxt);
  2617. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2618. return X86EMUL_CONTINUE;
  2619. }
  2620. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. u16 sel = ctxt->src.val;
  2623. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2624. return emulate_ud(ctxt);
  2625. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2626. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2627. /* Disable writeback. */
  2628. ctxt->dst.type = OP_NONE;
  2629. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2630. }
  2631. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2632. {
  2633. u16 sel = ctxt->src.val;
  2634. /* Disable writeback. */
  2635. ctxt->dst.type = OP_NONE;
  2636. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2637. }
  2638. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2639. {
  2640. u16 sel = ctxt->src.val;
  2641. /* Disable writeback. */
  2642. ctxt->dst.type = OP_NONE;
  2643. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2644. }
  2645. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2646. {
  2647. int rc;
  2648. ulong linear;
  2649. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2650. if (rc == X86EMUL_CONTINUE)
  2651. ctxt->ops->invlpg(ctxt, linear);
  2652. /* Disable writeback. */
  2653. ctxt->dst.type = OP_NONE;
  2654. return X86EMUL_CONTINUE;
  2655. }
  2656. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2657. {
  2658. ulong cr0;
  2659. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2660. cr0 &= ~X86_CR0_TS;
  2661. ctxt->ops->set_cr(ctxt, 0, cr0);
  2662. return X86EMUL_CONTINUE;
  2663. }
  2664. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2665. {
  2666. int rc;
  2667. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2668. return X86EMUL_UNHANDLEABLE;
  2669. rc = ctxt->ops->fix_hypercall(ctxt);
  2670. if (rc != X86EMUL_CONTINUE)
  2671. return rc;
  2672. /* Let the processor re-execute the fixed hypercall */
  2673. ctxt->_eip = ctxt->eip;
  2674. /* Disable writeback. */
  2675. ctxt->dst.type = OP_NONE;
  2676. return X86EMUL_CONTINUE;
  2677. }
  2678. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2679. void (*get)(struct x86_emulate_ctxt *ctxt,
  2680. struct desc_ptr *ptr))
  2681. {
  2682. struct desc_ptr desc_ptr;
  2683. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2684. ctxt->op_bytes = 8;
  2685. get(ctxt, &desc_ptr);
  2686. if (ctxt->op_bytes == 2) {
  2687. ctxt->op_bytes = 4;
  2688. desc_ptr.address &= 0x00ffffff;
  2689. }
  2690. /* Disable writeback. */
  2691. ctxt->dst.type = OP_NONE;
  2692. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2693. &desc_ptr, 2 + ctxt->op_bytes);
  2694. }
  2695. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2696. {
  2697. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2698. }
  2699. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2700. {
  2701. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2702. }
  2703. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2704. {
  2705. struct desc_ptr desc_ptr;
  2706. int rc;
  2707. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2708. ctxt->op_bytes = 8;
  2709. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2710. &desc_ptr.size, &desc_ptr.address,
  2711. ctxt->op_bytes);
  2712. if (rc != X86EMUL_CONTINUE)
  2713. return rc;
  2714. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2715. /* Disable writeback. */
  2716. ctxt->dst.type = OP_NONE;
  2717. return X86EMUL_CONTINUE;
  2718. }
  2719. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2720. {
  2721. int rc;
  2722. rc = ctxt->ops->fix_hypercall(ctxt);
  2723. /* Disable writeback. */
  2724. ctxt->dst.type = OP_NONE;
  2725. return rc;
  2726. }
  2727. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2728. {
  2729. struct desc_ptr desc_ptr;
  2730. int rc;
  2731. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2732. ctxt->op_bytes = 8;
  2733. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2734. &desc_ptr.size, &desc_ptr.address,
  2735. ctxt->op_bytes);
  2736. if (rc != X86EMUL_CONTINUE)
  2737. return rc;
  2738. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2739. /* Disable writeback. */
  2740. ctxt->dst.type = OP_NONE;
  2741. return X86EMUL_CONTINUE;
  2742. }
  2743. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2744. {
  2745. ctxt->dst.bytes = 2;
  2746. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2747. return X86EMUL_CONTINUE;
  2748. }
  2749. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2750. {
  2751. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2752. | (ctxt->src.val & 0x0f));
  2753. ctxt->dst.type = OP_NONE;
  2754. return X86EMUL_CONTINUE;
  2755. }
  2756. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2757. {
  2758. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2759. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2760. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2761. jmp_rel(ctxt, ctxt->src.val);
  2762. return X86EMUL_CONTINUE;
  2763. }
  2764. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2765. {
  2766. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2767. jmp_rel(ctxt, ctxt->src.val);
  2768. return X86EMUL_CONTINUE;
  2769. }
  2770. static int em_in(struct x86_emulate_ctxt *ctxt)
  2771. {
  2772. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2773. &ctxt->dst.val))
  2774. return X86EMUL_IO_NEEDED;
  2775. return X86EMUL_CONTINUE;
  2776. }
  2777. static int em_out(struct x86_emulate_ctxt *ctxt)
  2778. {
  2779. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2780. &ctxt->src.val, 1);
  2781. /* Disable writeback. */
  2782. ctxt->dst.type = OP_NONE;
  2783. return X86EMUL_CONTINUE;
  2784. }
  2785. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2786. {
  2787. if (emulator_bad_iopl(ctxt))
  2788. return emulate_gp(ctxt, 0);
  2789. ctxt->eflags &= ~X86_EFLAGS_IF;
  2790. return X86EMUL_CONTINUE;
  2791. }
  2792. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2793. {
  2794. if (emulator_bad_iopl(ctxt))
  2795. return emulate_gp(ctxt, 0);
  2796. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2797. ctxt->eflags |= X86_EFLAGS_IF;
  2798. return X86EMUL_CONTINUE;
  2799. }
  2800. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2801. {
  2802. u32 eax, ebx, ecx, edx;
  2803. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2804. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2805. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2806. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2807. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2808. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2809. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2810. return X86EMUL_CONTINUE;
  2811. }
  2812. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  2813. {
  2814. u32 flags;
  2815. flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
  2816. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  2817. ctxt->eflags &= ~0xffUL;
  2818. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  2819. return X86EMUL_CONTINUE;
  2820. }
  2821. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2822. {
  2823. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2824. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2825. return X86EMUL_CONTINUE;
  2826. }
  2827. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2828. {
  2829. switch (ctxt->op_bytes) {
  2830. #ifdef CONFIG_X86_64
  2831. case 8:
  2832. asm("bswap %0" : "+r"(ctxt->dst.val));
  2833. break;
  2834. #endif
  2835. default:
  2836. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2837. break;
  2838. }
  2839. return X86EMUL_CONTINUE;
  2840. }
  2841. static bool valid_cr(int nr)
  2842. {
  2843. switch (nr) {
  2844. case 0:
  2845. case 2 ... 4:
  2846. case 8:
  2847. return true;
  2848. default:
  2849. return false;
  2850. }
  2851. }
  2852. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2853. {
  2854. if (!valid_cr(ctxt->modrm_reg))
  2855. return emulate_ud(ctxt);
  2856. return X86EMUL_CONTINUE;
  2857. }
  2858. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2859. {
  2860. u64 new_val = ctxt->src.val64;
  2861. int cr = ctxt->modrm_reg;
  2862. u64 efer = 0;
  2863. static u64 cr_reserved_bits[] = {
  2864. 0xffffffff00000000ULL,
  2865. 0, 0, 0, /* CR3 checked later */
  2866. CR4_RESERVED_BITS,
  2867. 0, 0, 0,
  2868. CR8_RESERVED_BITS,
  2869. };
  2870. if (!valid_cr(cr))
  2871. return emulate_ud(ctxt);
  2872. if (new_val & cr_reserved_bits[cr])
  2873. return emulate_gp(ctxt, 0);
  2874. switch (cr) {
  2875. case 0: {
  2876. u64 cr4;
  2877. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2878. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2879. return emulate_gp(ctxt, 0);
  2880. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2881. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2882. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2883. !(cr4 & X86_CR4_PAE))
  2884. return emulate_gp(ctxt, 0);
  2885. break;
  2886. }
  2887. case 3: {
  2888. u64 rsvd = 0;
  2889. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2890. if (efer & EFER_LMA)
  2891. rsvd = CR3_L_MODE_RESERVED_BITS;
  2892. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2893. rsvd = CR3_PAE_RESERVED_BITS;
  2894. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2895. rsvd = CR3_NONPAE_RESERVED_BITS;
  2896. if (new_val & rsvd)
  2897. return emulate_gp(ctxt, 0);
  2898. break;
  2899. }
  2900. case 4: {
  2901. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2902. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2903. return emulate_gp(ctxt, 0);
  2904. break;
  2905. }
  2906. }
  2907. return X86EMUL_CONTINUE;
  2908. }
  2909. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2910. {
  2911. unsigned long dr7;
  2912. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2913. /* Check if DR7.Global_Enable is set */
  2914. return dr7 & (1 << 13);
  2915. }
  2916. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2917. {
  2918. int dr = ctxt->modrm_reg;
  2919. u64 cr4;
  2920. if (dr > 7)
  2921. return emulate_ud(ctxt);
  2922. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2923. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2924. return emulate_ud(ctxt);
  2925. if (check_dr7_gd(ctxt))
  2926. return emulate_db(ctxt);
  2927. return X86EMUL_CONTINUE;
  2928. }
  2929. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2930. {
  2931. u64 new_val = ctxt->src.val64;
  2932. int dr = ctxt->modrm_reg;
  2933. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2934. return emulate_gp(ctxt, 0);
  2935. return check_dr_read(ctxt);
  2936. }
  2937. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2938. {
  2939. u64 efer;
  2940. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2941. if (!(efer & EFER_SVME))
  2942. return emulate_ud(ctxt);
  2943. return X86EMUL_CONTINUE;
  2944. }
  2945. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2946. {
  2947. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  2948. /* Valid physical address? */
  2949. if (rax & 0xffff000000000000ULL)
  2950. return emulate_gp(ctxt, 0);
  2951. return check_svme(ctxt);
  2952. }
  2953. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2954. {
  2955. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2956. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2957. return emulate_ud(ctxt);
  2958. return X86EMUL_CONTINUE;
  2959. }
  2960. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2961. {
  2962. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2963. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2964. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2965. (rcx > 3))
  2966. return emulate_gp(ctxt, 0);
  2967. return X86EMUL_CONTINUE;
  2968. }
  2969. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2970. {
  2971. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2972. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2973. return emulate_gp(ctxt, 0);
  2974. return X86EMUL_CONTINUE;
  2975. }
  2976. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2977. {
  2978. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2979. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2980. return emulate_gp(ctxt, 0);
  2981. return X86EMUL_CONTINUE;
  2982. }
  2983. #define D(_y) { .flags = (_y) }
  2984. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2985. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2986. .check_perm = (_p) }
  2987. #define N D(NotImpl)
  2988. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2989. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  2990. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  2991. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  2992. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2993. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  2994. #define II(_f, _e, _i) \
  2995. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2996. #define IIP(_f, _e, _i, _p) \
  2997. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2998. .check_perm = (_p) }
  2999. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3000. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3001. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3002. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3003. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3004. #define I2bvIP(_f, _e, _i, _p) \
  3005. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3006. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3007. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3008. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3009. static const struct opcode group7_rm1[] = {
  3010. DI(SrcNone | Priv, monitor),
  3011. DI(SrcNone | Priv, mwait),
  3012. N, N, N, N, N, N,
  3013. };
  3014. static const struct opcode group7_rm3[] = {
  3015. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3016. II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
  3017. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3018. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3019. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3020. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3021. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3022. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3023. };
  3024. static const struct opcode group7_rm7[] = {
  3025. N,
  3026. DIP(SrcNone, rdtscp, check_rdtsc),
  3027. N, N, N, N, N, N,
  3028. };
  3029. static const struct opcode group1[] = {
  3030. F(Lock, em_add),
  3031. F(Lock | PageTable, em_or),
  3032. F(Lock, em_adc),
  3033. F(Lock, em_sbb),
  3034. F(Lock | PageTable, em_and),
  3035. F(Lock, em_sub),
  3036. F(Lock, em_xor),
  3037. F(NoWrite, em_cmp),
  3038. };
  3039. static const struct opcode group1A[] = {
  3040. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3041. };
  3042. static const struct opcode group2[] = {
  3043. F(DstMem | ModRM, em_rol),
  3044. F(DstMem | ModRM, em_ror),
  3045. F(DstMem | ModRM, em_rcl),
  3046. F(DstMem | ModRM, em_rcr),
  3047. F(DstMem | ModRM, em_shl),
  3048. F(DstMem | ModRM, em_shr),
  3049. F(DstMem | ModRM, em_shl),
  3050. F(DstMem | ModRM, em_sar),
  3051. };
  3052. static const struct opcode group3[] = {
  3053. F(DstMem | SrcImm | NoWrite, em_test),
  3054. F(DstMem | SrcImm | NoWrite, em_test),
  3055. F(DstMem | SrcNone | Lock, em_not),
  3056. F(DstMem | SrcNone | Lock, em_neg),
  3057. F(DstXacc | Src2Mem, em_mul_ex),
  3058. F(DstXacc | Src2Mem, em_imul_ex),
  3059. F(DstXacc | Src2Mem, em_div_ex),
  3060. F(DstXacc | Src2Mem, em_idiv_ex),
  3061. };
  3062. static const struct opcode group4[] = {
  3063. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3064. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3065. N, N, N, N, N, N,
  3066. };
  3067. static const struct opcode group5[] = {
  3068. F(DstMem | SrcNone | Lock, em_inc),
  3069. F(DstMem | SrcNone | Lock, em_dec),
  3070. I(SrcMem | Stack, em_grp45),
  3071. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3072. I(SrcMem | Stack, em_grp45),
  3073. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3074. I(SrcMem | Stack, em_grp45), D(Undefined),
  3075. };
  3076. static const struct opcode group6[] = {
  3077. DI(Prot, sldt),
  3078. DI(Prot, str),
  3079. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3080. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3081. N, N, N, N,
  3082. };
  3083. static const struct group_dual group7 = { {
  3084. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3085. II(Mov | DstMem | Priv, em_sidt, sidt),
  3086. II(SrcMem | Priv, em_lgdt, lgdt),
  3087. II(SrcMem | Priv, em_lidt, lidt),
  3088. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3089. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3090. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3091. }, {
  3092. I(SrcNone | Priv | EmulateOnUD, em_vmcall),
  3093. EXT(0, group7_rm1),
  3094. N, EXT(0, group7_rm3),
  3095. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3096. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3097. EXT(0, group7_rm7),
  3098. } };
  3099. static const struct opcode group8[] = {
  3100. N, N, N, N,
  3101. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3102. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3103. F(DstMem | SrcImmByte | Lock, em_btr),
  3104. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3105. };
  3106. static const struct group_dual group9 = { {
  3107. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3108. }, {
  3109. N, N, N, N, N, N, N, N,
  3110. } };
  3111. static const struct opcode group11[] = {
  3112. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3113. X7(D(Undefined)),
  3114. };
  3115. static const struct gprefix pfx_0f_6f_0f_7f = {
  3116. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3117. };
  3118. static const struct gprefix pfx_vmovntpx = {
  3119. I(0, em_mov), N, N, N,
  3120. };
  3121. static const struct escape escape_d9 = { {
  3122. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3123. }, {
  3124. /* 0xC0 - 0xC7 */
  3125. N, N, N, N, N, N, N, N,
  3126. /* 0xC8 - 0xCF */
  3127. N, N, N, N, N, N, N, N,
  3128. /* 0xD0 - 0xC7 */
  3129. N, N, N, N, N, N, N, N,
  3130. /* 0xD8 - 0xDF */
  3131. N, N, N, N, N, N, N, N,
  3132. /* 0xE0 - 0xE7 */
  3133. N, N, N, N, N, N, N, N,
  3134. /* 0xE8 - 0xEF */
  3135. N, N, N, N, N, N, N, N,
  3136. /* 0xF0 - 0xF7 */
  3137. N, N, N, N, N, N, N, N,
  3138. /* 0xF8 - 0xFF */
  3139. N, N, N, N, N, N, N, N,
  3140. } };
  3141. static const struct escape escape_db = { {
  3142. N, N, N, N, N, N, N, N,
  3143. }, {
  3144. /* 0xC0 - 0xC7 */
  3145. N, N, N, N, N, N, N, N,
  3146. /* 0xC8 - 0xCF */
  3147. N, N, N, N, N, N, N, N,
  3148. /* 0xD0 - 0xC7 */
  3149. N, N, N, N, N, N, N, N,
  3150. /* 0xD8 - 0xDF */
  3151. N, N, N, N, N, N, N, N,
  3152. /* 0xE0 - 0xE7 */
  3153. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3154. /* 0xE8 - 0xEF */
  3155. N, N, N, N, N, N, N, N,
  3156. /* 0xF0 - 0xF7 */
  3157. N, N, N, N, N, N, N, N,
  3158. /* 0xF8 - 0xFF */
  3159. N, N, N, N, N, N, N, N,
  3160. } };
  3161. static const struct escape escape_dd = { {
  3162. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3163. }, {
  3164. /* 0xC0 - 0xC7 */
  3165. N, N, N, N, N, N, N, N,
  3166. /* 0xC8 - 0xCF */
  3167. N, N, N, N, N, N, N, N,
  3168. /* 0xD0 - 0xC7 */
  3169. N, N, N, N, N, N, N, N,
  3170. /* 0xD8 - 0xDF */
  3171. N, N, N, N, N, N, N, N,
  3172. /* 0xE0 - 0xE7 */
  3173. N, N, N, N, N, N, N, N,
  3174. /* 0xE8 - 0xEF */
  3175. N, N, N, N, N, N, N, N,
  3176. /* 0xF0 - 0xF7 */
  3177. N, N, N, N, N, N, N, N,
  3178. /* 0xF8 - 0xFF */
  3179. N, N, N, N, N, N, N, N,
  3180. } };
  3181. static const struct opcode opcode_table[256] = {
  3182. /* 0x00 - 0x07 */
  3183. F6ALU(Lock, em_add),
  3184. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3185. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3186. /* 0x08 - 0x0F */
  3187. F6ALU(Lock | PageTable, em_or),
  3188. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3189. N,
  3190. /* 0x10 - 0x17 */
  3191. F6ALU(Lock, em_adc),
  3192. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3193. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3194. /* 0x18 - 0x1F */
  3195. F6ALU(Lock, em_sbb),
  3196. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3197. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3198. /* 0x20 - 0x27 */
  3199. F6ALU(Lock | PageTable, em_and), N, N,
  3200. /* 0x28 - 0x2F */
  3201. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3202. /* 0x30 - 0x37 */
  3203. F6ALU(Lock, em_xor), N, N,
  3204. /* 0x38 - 0x3F */
  3205. F6ALU(NoWrite, em_cmp), N, N,
  3206. /* 0x40 - 0x4F */
  3207. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3208. /* 0x50 - 0x57 */
  3209. X8(I(SrcReg | Stack, em_push)),
  3210. /* 0x58 - 0x5F */
  3211. X8(I(DstReg | Stack, em_pop)),
  3212. /* 0x60 - 0x67 */
  3213. I(ImplicitOps | Stack | No64, em_pusha),
  3214. I(ImplicitOps | Stack | No64, em_popa),
  3215. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3216. N, N, N, N,
  3217. /* 0x68 - 0x6F */
  3218. I(SrcImm | Mov | Stack, em_push),
  3219. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3220. I(SrcImmByte | Mov | Stack, em_push),
  3221. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3222. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3223. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3224. /* 0x70 - 0x7F */
  3225. X16(D(SrcImmByte)),
  3226. /* 0x80 - 0x87 */
  3227. G(ByteOp | DstMem | SrcImm, group1),
  3228. G(DstMem | SrcImm, group1),
  3229. G(ByteOp | DstMem | SrcImm | No64, group1),
  3230. G(DstMem | SrcImmByte, group1),
  3231. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3232. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3233. /* 0x88 - 0x8F */
  3234. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3235. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3236. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3237. D(ModRM | SrcMem | NoAccess | DstReg),
  3238. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3239. G(0, group1A),
  3240. /* 0x90 - 0x97 */
  3241. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3242. /* 0x98 - 0x9F */
  3243. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3244. I(SrcImmFAddr | No64, em_call_far), N,
  3245. II(ImplicitOps | Stack, em_pushf, pushf),
  3246. II(ImplicitOps | Stack, em_popf, popf),
  3247. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3248. /* 0xA0 - 0xA7 */
  3249. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3250. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3251. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3252. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3253. /* 0xA8 - 0xAF */
  3254. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3255. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3256. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3257. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3258. /* 0xB0 - 0xB7 */
  3259. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3260. /* 0xB8 - 0xBF */
  3261. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3262. /* 0xC0 - 0xC7 */
  3263. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3264. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3265. I(ImplicitOps | Stack, em_ret),
  3266. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3267. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3268. G(ByteOp, group11), G(0, group11),
  3269. /* 0xC8 - 0xCF */
  3270. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3271. I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
  3272. I(ImplicitOps | Stack, em_ret_far),
  3273. D(ImplicitOps), DI(SrcImmByte, intn),
  3274. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3275. /* 0xD0 - 0xD7 */
  3276. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3277. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3278. I(DstAcc | SrcImmUByte | No64, em_aam),
  3279. I(DstAcc | SrcImmUByte | No64, em_aad),
  3280. F(DstAcc | ByteOp | No64, em_salc),
  3281. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3282. /* 0xD8 - 0xDF */
  3283. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3284. /* 0xE0 - 0xE7 */
  3285. X3(I(SrcImmByte, em_loop)),
  3286. I(SrcImmByte, em_jcxz),
  3287. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3288. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3289. /* 0xE8 - 0xEF */
  3290. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3291. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3292. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3293. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3294. /* 0xF0 - 0xF7 */
  3295. N, DI(ImplicitOps, icebp), N, N,
  3296. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3297. G(ByteOp, group3), G(0, group3),
  3298. /* 0xF8 - 0xFF */
  3299. D(ImplicitOps), D(ImplicitOps),
  3300. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3301. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3302. };
  3303. static const struct opcode twobyte_table[256] = {
  3304. /* 0x00 - 0x0F */
  3305. G(0, group6), GD(0, &group7), N, N,
  3306. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3307. II(ImplicitOps | Priv, em_clts, clts), N,
  3308. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3309. N, D(ImplicitOps | ModRM), N, N,
  3310. /* 0x10 - 0x1F */
  3311. N, N, N, N, N, N, N, N,
  3312. D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
  3313. /* 0x20 - 0x2F */
  3314. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3315. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3316. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3317. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3318. N, N, N, N,
  3319. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3320. N, N, N, N,
  3321. /* 0x30 - 0x3F */
  3322. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3323. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3324. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3325. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3326. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3327. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3328. N, N,
  3329. N, N, N, N, N, N, N, N,
  3330. /* 0x40 - 0x4F */
  3331. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3332. /* 0x50 - 0x5F */
  3333. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3334. /* 0x60 - 0x6F */
  3335. N, N, N, N,
  3336. N, N, N, N,
  3337. N, N, N, N,
  3338. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3339. /* 0x70 - 0x7F */
  3340. N, N, N, N,
  3341. N, N, N, N,
  3342. N, N, N, N,
  3343. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3344. /* 0x80 - 0x8F */
  3345. X16(D(SrcImm)),
  3346. /* 0x90 - 0x9F */
  3347. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3348. /* 0xA0 - 0xA7 */
  3349. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3350. II(ImplicitOps, em_cpuid, cpuid),
  3351. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3352. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3353. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3354. /* 0xA8 - 0xAF */
  3355. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3356. DI(ImplicitOps, rsm),
  3357. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3358. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3359. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3360. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3361. /* 0xB0 - 0xB7 */
  3362. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3363. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3364. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3365. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3366. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3367. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3368. /* 0xB8 - 0xBF */
  3369. N, N,
  3370. G(BitOp, group8),
  3371. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3372. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3373. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3374. /* 0xC0 - 0xC7 */
  3375. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3376. N, D(DstMem | SrcReg | ModRM | Mov),
  3377. N, N, N, GD(0, &group9),
  3378. /* 0xC8 - 0xCF */
  3379. X8(I(DstReg, em_bswap)),
  3380. /* 0xD0 - 0xDF */
  3381. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3382. /* 0xE0 - 0xEF */
  3383. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3384. /* 0xF0 - 0xFF */
  3385. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3386. };
  3387. static const struct gprefix three_byte_0f_38_f0 = {
  3388. I(DstReg | SrcMem | Mov, em_movbe), N, N, N
  3389. };
  3390. static const struct gprefix three_byte_0f_38_f1 = {
  3391. I(DstMem | SrcReg | Mov, em_movbe), N, N, N
  3392. };
  3393. /*
  3394. * Insns below are selected by the prefix which indexed by the third opcode
  3395. * byte.
  3396. */
  3397. static const struct opcode opcode_map_0f_38[256] = {
  3398. /* 0x00 - 0x7f */
  3399. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3400. /* 0x80 - 0xef */
  3401. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3402. /* 0xf0 - 0xf1 */
  3403. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
  3404. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
  3405. /* 0xf2 - 0xff */
  3406. N, N, X4(N), X8(N)
  3407. };
  3408. #undef D
  3409. #undef N
  3410. #undef G
  3411. #undef GD
  3412. #undef I
  3413. #undef GP
  3414. #undef EXT
  3415. #undef D2bv
  3416. #undef D2bvIP
  3417. #undef I2bv
  3418. #undef I2bvIP
  3419. #undef I6ALU
  3420. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3421. {
  3422. unsigned size;
  3423. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3424. if (size == 8)
  3425. size = 4;
  3426. return size;
  3427. }
  3428. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3429. unsigned size, bool sign_extension)
  3430. {
  3431. int rc = X86EMUL_CONTINUE;
  3432. op->type = OP_IMM;
  3433. op->bytes = size;
  3434. op->addr.mem.ea = ctxt->_eip;
  3435. /* NB. Immediates are sign-extended as necessary. */
  3436. switch (op->bytes) {
  3437. case 1:
  3438. op->val = insn_fetch(s8, ctxt);
  3439. break;
  3440. case 2:
  3441. op->val = insn_fetch(s16, ctxt);
  3442. break;
  3443. case 4:
  3444. op->val = insn_fetch(s32, ctxt);
  3445. break;
  3446. case 8:
  3447. op->val = insn_fetch(s64, ctxt);
  3448. break;
  3449. }
  3450. if (!sign_extension) {
  3451. switch (op->bytes) {
  3452. case 1:
  3453. op->val &= 0xff;
  3454. break;
  3455. case 2:
  3456. op->val &= 0xffff;
  3457. break;
  3458. case 4:
  3459. op->val &= 0xffffffff;
  3460. break;
  3461. }
  3462. }
  3463. done:
  3464. return rc;
  3465. }
  3466. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3467. unsigned d)
  3468. {
  3469. int rc = X86EMUL_CONTINUE;
  3470. switch (d) {
  3471. case OpReg:
  3472. decode_register_operand(ctxt, op);
  3473. break;
  3474. case OpImmUByte:
  3475. rc = decode_imm(ctxt, op, 1, false);
  3476. break;
  3477. case OpMem:
  3478. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3479. mem_common:
  3480. *op = ctxt->memop;
  3481. ctxt->memopp = op;
  3482. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3483. fetch_bit_operand(ctxt);
  3484. op->orig_val = op->val;
  3485. break;
  3486. case OpMem64:
  3487. ctxt->memop.bytes = 8;
  3488. goto mem_common;
  3489. case OpAcc:
  3490. op->type = OP_REG;
  3491. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3492. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3493. fetch_register_operand(op);
  3494. op->orig_val = op->val;
  3495. break;
  3496. case OpAccLo:
  3497. op->type = OP_REG;
  3498. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3499. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3500. fetch_register_operand(op);
  3501. op->orig_val = op->val;
  3502. break;
  3503. case OpAccHi:
  3504. if (ctxt->d & ByteOp) {
  3505. op->type = OP_NONE;
  3506. break;
  3507. }
  3508. op->type = OP_REG;
  3509. op->bytes = ctxt->op_bytes;
  3510. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3511. fetch_register_operand(op);
  3512. op->orig_val = op->val;
  3513. break;
  3514. case OpDI:
  3515. op->type = OP_MEM;
  3516. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3517. op->addr.mem.ea =
  3518. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3519. op->addr.mem.seg = VCPU_SREG_ES;
  3520. op->val = 0;
  3521. op->count = 1;
  3522. break;
  3523. case OpDX:
  3524. op->type = OP_REG;
  3525. op->bytes = 2;
  3526. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3527. fetch_register_operand(op);
  3528. break;
  3529. case OpCL:
  3530. op->bytes = 1;
  3531. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3532. break;
  3533. case OpImmByte:
  3534. rc = decode_imm(ctxt, op, 1, true);
  3535. break;
  3536. case OpOne:
  3537. op->bytes = 1;
  3538. op->val = 1;
  3539. break;
  3540. case OpImm:
  3541. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3542. break;
  3543. case OpImm64:
  3544. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3545. break;
  3546. case OpMem8:
  3547. ctxt->memop.bytes = 1;
  3548. if (ctxt->memop.type == OP_REG) {
  3549. ctxt->memop.addr.reg = decode_register(ctxt,
  3550. ctxt->modrm_rm, true);
  3551. fetch_register_operand(&ctxt->memop);
  3552. }
  3553. goto mem_common;
  3554. case OpMem16:
  3555. ctxt->memop.bytes = 2;
  3556. goto mem_common;
  3557. case OpMem32:
  3558. ctxt->memop.bytes = 4;
  3559. goto mem_common;
  3560. case OpImmU16:
  3561. rc = decode_imm(ctxt, op, 2, false);
  3562. break;
  3563. case OpImmU:
  3564. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3565. break;
  3566. case OpSI:
  3567. op->type = OP_MEM;
  3568. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3569. op->addr.mem.ea =
  3570. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3571. op->addr.mem.seg = seg_override(ctxt);
  3572. op->val = 0;
  3573. op->count = 1;
  3574. break;
  3575. case OpXLat:
  3576. op->type = OP_MEM;
  3577. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3578. op->addr.mem.ea =
  3579. register_address(ctxt,
  3580. reg_read(ctxt, VCPU_REGS_RBX) +
  3581. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3582. op->addr.mem.seg = seg_override(ctxt);
  3583. op->val = 0;
  3584. break;
  3585. case OpImmFAddr:
  3586. op->type = OP_IMM;
  3587. op->addr.mem.ea = ctxt->_eip;
  3588. op->bytes = ctxt->op_bytes + 2;
  3589. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3590. break;
  3591. case OpMemFAddr:
  3592. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3593. goto mem_common;
  3594. case OpES:
  3595. op->val = VCPU_SREG_ES;
  3596. break;
  3597. case OpCS:
  3598. op->val = VCPU_SREG_CS;
  3599. break;
  3600. case OpSS:
  3601. op->val = VCPU_SREG_SS;
  3602. break;
  3603. case OpDS:
  3604. op->val = VCPU_SREG_DS;
  3605. break;
  3606. case OpFS:
  3607. op->val = VCPU_SREG_FS;
  3608. break;
  3609. case OpGS:
  3610. op->val = VCPU_SREG_GS;
  3611. break;
  3612. case OpImplicit:
  3613. /* Special instructions do their own operand decoding. */
  3614. default:
  3615. op->type = OP_NONE; /* Disable writeback. */
  3616. break;
  3617. }
  3618. done:
  3619. return rc;
  3620. }
  3621. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3622. {
  3623. int rc = X86EMUL_CONTINUE;
  3624. int mode = ctxt->mode;
  3625. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3626. bool op_prefix = false;
  3627. struct opcode opcode;
  3628. ctxt->memop.type = OP_NONE;
  3629. ctxt->memopp = NULL;
  3630. ctxt->_eip = ctxt->eip;
  3631. ctxt->fetch.start = ctxt->_eip;
  3632. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3633. ctxt->opcode_len = 1;
  3634. if (insn_len > 0)
  3635. memcpy(ctxt->fetch.data, insn, insn_len);
  3636. switch (mode) {
  3637. case X86EMUL_MODE_REAL:
  3638. case X86EMUL_MODE_VM86:
  3639. case X86EMUL_MODE_PROT16:
  3640. def_op_bytes = def_ad_bytes = 2;
  3641. break;
  3642. case X86EMUL_MODE_PROT32:
  3643. def_op_bytes = def_ad_bytes = 4;
  3644. break;
  3645. #ifdef CONFIG_X86_64
  3646. case X86EMUL_MODE_PROT64:
  3647. def_op_bytes = 4;
  3648. def_ad_bytes = 8;
  3649. break;
  3650. #endif
  3651. default:
  3652. return EMULATION_FAILED;
  3653. }
  3654. ctxt->op_bytes = def_op_bytes;
  3655. ctxt->ad_bytes = def_ad_bytes;
  3656. /* Legacy prefixes. */
  3657. for (;;) {
  3658. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3659. case 0x66: /* operand-size override */
  3660. op_prefix = true;
  3661. /* switch between 2/4 bytes */
  3662. ctxt->op_bytes = def_op_bytes ^ 6;
  3663. break;
  3664. case 0x67: /* address-size override */
  3665. if (mode == X86EMUL_MODE_PROT64)
  3666. /* switch between 4/8 bytes */
  3667. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3668. else
  3669. /* switch between 2/4 bytes */
  3670. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3671. break;
  3672. case 0x26: /* ES override */
  3673. case 0x2e: /* CS override */
  3674. case 0x36: /* SS override */
  3675. case 0x3e: /* DS override */
  3676. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3677. break;
  3678. case 0x64: /* FS override */
  3679. case 0x65: /* GS override */
  3680. set_seg_override(ctxt, ctxt->b & 7);
  3681. break;
  3682. case 0x40 ... 0x4f: /* REX */
  3683. if (mode != X86EMUL_MODE_PROT64)
  3684. goto done_prefixes;
  3685. ctxt->rex_prefix = ctxt->b;
  3686. continue;
  3687. case 0xf0: /* LOCK */
  3688. ctxt->lock_prefix = 1;
  3689. break;
  3690. case 0xf2: /* REPNE/REPNZ */
  3691. case 0xf3: /* REP/REPE/REPZ */
  3692. ctxt->rep_prefix = ctxt->b;
  3693. break;
  3694. default:
  3695. goto done_prefixes;
  3696. }
  3697. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3698. ctxt->rex_prefix = 0;
  3699. }
  3700. done_prefixes:
  3701. /* REX prefix. */
  3702. if (ctxt->rex_prefix & 8)
  3703. ctxt->op_bytes = 8; /* REX.W */
  3704. /* Opcode byte(s). */
  3705. opcode = opcode_table[ctxt->b];
  3706. /* Two-byte opcode? */
  3707. if (ctxt->b == 0x0f) {
  3708. ctxt->opcode_len = 2;
  3709. ctxt->b = insn_fetch(u8, ctxt);
  3710. opcode = twobyte_table[ctxt->b];
  3711. /* 0F_38 opcode map */
  3712. if (ctxt->b == 0x38) {
  3713. ctxt->opcode_len = 3;
  3714. ctxt->b = insn_fetch(u8, ctxt);
  3715. opcode = opcode_map_0f_38[ctxt->b];
  3716. }
  3717. }
  3718. ctxt->d = opcode.flags;
  3719. if (ctxt->d & ModRM)
  3720. ctxt->modrm = insn_fetch(u8, ctxt);
  3721. while (ctxt->d & GroupMask) {
  3722. switch (ctxt->d & GroupMask) {
  3723. case Group:
  3724. goffset = (ctxt->modrm >> 3) & 7;
  3725. opcode = opcode.u.group[goffset];
  3726. break;
  3727. case GroupDual:
  3728. goffset = (ctxt->modrm >> 3) & 7;
  3729. if ((ctxt->modrm >> 6) == 3)
  3730. opcode = opcode.u.gdual->mod3[goffset];
  3731. else
  3732. opcode = opcode.u.gdual->mod012[goffset];
  3733. break;
  3734. case RMExt:
  3735. goffset = ctxt->modrm & 7;
  3736. opcode = opcode.u.group[goffset];
  3737. break;
  3738. case Prefix:
  3739. if (ctxt->rep_prefix && op_prefix)
  3740. return EMULATION_FAILED;
  3741. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3742. switch (simd_prefix) {
  3743. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3744. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3745. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3746. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3747. }
  3748. break;
  3749. case Escape:
  3750. if (ctxt->modrm > 0xbf)
  3751. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3752. else
  3753. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3754. break;
  3755. default:
  3756. return EMULATION_FAILED;
  3757. }
  3758. ctxt->d &= ~(u64)GroupMask;
  3759. ctxt->d |= opcode.flags;
  3760. }
  3761. ctxt->execute = opcode.u.execute;
  3762. ctxt->check_perm = opcode.check_perm;
  3763. ctxt->intercept = opcode.intercept;
  3764. /* Unrecognised? */
  3765. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3766. return EMULATION_FAILED;
  3767. if (!(ctxt->d & EmulateOnUD) && ctxt->ud)
  3768. return EMULATION_FAILED;
  3769. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3770. ctxt->op_bytes = 8;
  3771. if (ctxt->d & Op3264) {
  3772. if (mode == X86EMUL_MODE_PROT64)
  3773. ctxt->op_bytes = 8;
  3774. else
  3775. ctxt->op_bytes = 4;
  3776. }
  3777. if (ctxt->d & Sse)
  3778. ctxt->op_bytes = 16;
  3779. else if (ctxt->d & Mmx)
  3780. ctxt->op_bytes = 8;
  3781. /* ModRM and SIB bytes. */
  3782. if (ctxt->d & ModRM) {
  3783. rc = decode_modrm(ctxt, &ctxt->memop);
  3784. if (!ctxt->has_seg_override)
  3785. set_seg_override(ctxt, ctxt->modrm_seg);
  3786. } else if (ctxt->d & MemAbs)
  3787. rc = decode_abs(ctxt, &ctxt->memop);
  3788. if (rc != X86EMUL_CONTINUE)
  3789. goto done;
  3790. if (!ctxt->has_seg_override)
  3791. set_seg_override(ctxt, VCPU_SREG_DS);
  3792. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3793. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3794. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3795. /*
  3796. * Decode and fetch the source operand: register, memory
  3797. * or immediate.
  3798. */
  3799. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3800. if (rc != X86EMUL_CONTINUE)
  3801. goto done;
  3802. /*
  3803. * Decode and fetch the second source operand: register, memory
  3804. * or immediate.
  3805. */
  3806. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3807. if (rc != X86EMUL_CONTINUE)
  3808. goto done;
  3809. /* Decode and fetch the destination operand: register or memory. */
  3810. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3811. done:
  3812. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3813. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3814. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3815. }
  3816. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3817. {
  3818. return ctxt->d & PageTable;
  3819. }
  3820. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3821. {
  3822. /* The second termination condition only applies for REPE
  3823. * and REPNE. Test if the repeat string operation prefix is
  3824. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3825. * corresponding termination condition according to:
  3826. * - if REPE/REPZ and ZF = 0 then done
  3827. * - if REPNE/REPNZ and ZF = 1 then done
  3828. */
  3829. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3830. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3831. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3832. ((ctxt->eflags & EFLG_ZF) == 0))
  3833. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3834. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3835. return true;
  3836. return false;
  3837. }
  3838. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3839. {
  3840. bool fault = false;
  3841. ctxt->ops->get_fpu(ctxt);
  3842. asm volatile("1: fwait \n\t"
  3843. "2: \n\t"
  3844. ".pushsection .fixup,\"ax\" \n\t"
  3845. "3: \n\t"
  3846. "movb $1, %[fault] \n\t"
  3847. "jmp 2b \n\t"
  3848. ".popsection \n\t"
  3849. _ASM_EXTABLE(1b, 3b)
  3850. : [fault]"+qm"(fault));
  3851. ctxt->ops->put_fpu(ctxt);
  3852. if (unlikely(fault))
  3853. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3854. return X86EMUL_CONTINUE;
  3855. }
  3856. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3857. struct operand *op)
  3858. {
  3859. if (op->type == OP_MM)
  3860. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3861. }
  3862. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3863. {
  3864. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3865. if (!(ctxt->d & ByteOp))
  3866. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3867. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3868. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  3869. [fastop]"+S"(fop)
  3870. : "c"(ctxt->src2.val));
  3871. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3872. if (!fop) /* exception is returned in fop variable */
  3873. return emulate_de(ctxt);
  3874. return X86EMUL_CONTINUE;
  3875. }
  3876. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3877. {
  3878. const struct x86_emulate_ops *ops = ctxt->ops;
  3879. int rc = X86EMUL_CONTINUE;
  3880. int saved_dst_type = ctxt->dst.type;
  3881. ctxt->mem_read.pos = 0;
  3882. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3883. (ctxt->d & Undefined)) {
  3884. rc = emulate_ud(ctxt);
  3885. goto done;
  3886. }
  3887. /* LOCK prefix is allowed only with some instructions */
  3888. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3889. rc = emulate_ud(ctxt);
  3890. goto done;
  3891. }
  3892. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3893. rc = emulate_ud(ctxt);
  3894. goto done;
  3895. }
  3896. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3897. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3898. rc = emulate_ud(ctxt);
  3899. goto done;
  3900. }
  3901. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3902. rc = emulate_nm(ctxt);
  3903. goto done;
  3904. }
  3905. if (ctxt->d & Mmx) {
  3906. rc = flush_pending_x87_faults(ctxt);
  3907. if (rc != X86EMUL_CONTINUE)
  3908. goto done;
  3909. /*
  3910. * Now that we know the fpu is exception safe, we can fetch
  3911. * operands from it.
  3912. */
  3913. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3914. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3915. if (!(ctxt->d & Mov))
  3916. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3917. }
  3918. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3919. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3920. X86_ICPT_PRE_EXCEPT);
  3921. if (rc != X86EMUL_CONTINUE)
  3922. goto done;
  3923. }
  3924. /* Privileged instruction can be executed only in CPL=0 */
  3925. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3926. rc = emulate_gp(ctxt, 0);
  3927. goto done;
  3928. }
  3929. /* Instruction can only be executed in protected mode */
  3930. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3931. rc = emulate_ud(ctxt);
  3932. goto done;
  3933. }
  3934. /* Do instruction specific permission checks */
  3935. if (ctxt->check_perm) {
  3936. rc = ctxt->check_perm(ctxt);
  3937. if (rc != X86EMUL_CONTINUE)
  3938. goto done;
  3939. }
  3940. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3941. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3942. X86_ICPT_POST_EXCEPT);
  3943. if (rc != X86EMUL_CONTINUE)
  3944. goto done;
  3945. }
  3946. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3947. /* All REP prefixes have the same first termination condition */
  3948. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  3949. ctxt->eip = ctxt->_eip;
  3950. goto done;
  3951. }
  3952. }
  3953. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3954. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3955. ctxt->src.valptr, ctxt->src.bytes);
  3956. if (rc != X86EMUL_CONTINUE)
  3957. goto done;
  3958. ctxt->src.orig_val64 = ctxt->src.val64;
  3959. }
  3960. if (ctxt->src2.type == OP_MEM) {
  3961. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3962. &ctxt->src2.val, ctxt->src2.bytes);
  3963. if (rc != X86EMUL_CONTINUE)
  3964. goto done;
  3965. }
  3966. if ((ctxt->d & DstMask) == ImplicitOps)
  3967. goto special_insn;
  3968. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3969. /* optimisation - avoid slow emulated read if Mov */
  3970. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3971. &ctxt->dst.val, ctxt->dst.bytes);
  3972. if (rc != X86EMUL_CONTINUE)
  3973. goto done;
  3974. }
  3975. ctxt->dst.orig_val = ctxt->dst.val;
  3976. special_insn:
  3977. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3978. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3979. X86_ICPT_POST_MEMACCESS);
  3980. if (rc != X86EMUL_CONTINUE)
  3981. goto done;
  3982. }
  3983. if (ctxt->execute) {
  3984. if (ctxt->d & Fastop) {
  3985. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  3986. rc = fastop(ctxt, fop);
  3987. if (rc != X86EMUL_CONTINUE)
  3988. goto done;
  3989. goto writeback;
  3990. }
  3991. rc = ctxt->execute(ctxt);
  3992. if (rc != X86EMUL_CONTINUE)
  3993. goto done;
  3994. goto writeback;
  3995. }
  3996. if (ctxt->opcode_len == 2)
  3997. goto twobyte_insn;
  3998. else if (ctxt->opcode_len == 3)
  3999. goto threebyte_insn;
  4000. switch (ctxt->b) {
  4001. case 0x63: /* movsxd */
  4002. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4003. goto cannot_emulate;
  4004. ctxt->dst.val = (s32) ctxt->src.val;
  4005. break;
  4006. case 0x70 ... 0x7f: /* jcc (short) */
  4007. if (test_cc(ctxt->b, ctxt->eflags))
  4008. jmp_rel(ctxt, ctxt->src.val);
  4009. break;
  4010. case 0x8d: /* lea r16/r32, m */
  4011. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4012. break;
  4013. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4014. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4015. break;
  4016. rc = em_xchg(ctxt);
  4017. break;
  4018. case 0x98: /* cbw/cwde/cdqe */
  4019. switch (ctxt->op_bytes) {
  4020. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4021. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4022. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4023. }
  4024. break;
  4025. case 0xcc: /* int3 */
  4026. rc = emulate_int(ctxt, 3);
  4027. break;
  4028. case 0xcd: /* int n */
  4029. rc = emulate_int(ctxt, ctxt->src.val);
  4030. break;
  4031. case 0xce: /* into */
  4032. if (ctxt->eflags & EFLG_OF)
  4033. rc = emulate_int(ctxt, 4);
  4034. break;
  4035. case 0xe9: /* jmp rel */
  4036. case 0xeb: /* jmp rel short */
  4037. jmp_rel(ctxt, ctxt->src.val);
  4038. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4039. break;
  4040. case 0xf4: /* hlt */
  4041. ctxt->ops->halt(ctxt);
  4042. break;
  4043. case 0xf5: /* cmc */
  4044. /* complement carry flag from eflags reg */
  4045. ctxt->eflags ^= EFLG_CF;
  4046. break;
  4047. case 0xf8: /* clc */
  4048. ctxt->eflags &= ~EFLG_CF;
  4049. break;
  4050. case 0xf9: /* stc */
  4051. ctxt->eflags |= EFLG_CF;
  4052. break;
  4053. case 0xfc: /* cld */
  4054. ctxt->eflags &= ~EFLG_DF;
  4055. break;
  4056. case 0xfd: /* std */
  4057. ctxt->eflags |= EFLG_DF;
  4058. break;
  4059. default:
  4060. goto cannot_emulate;
  4061. }
  4062. if (rc != X86EMUL_CONTINUE)
  4063. goto done;
  4064. writeback:
  4065. if (!(ctxt->d & NoWrite)) {
  4066. rc = writeback(ctxt, &ctxt->dst);
  4067. if (rc != X86EMUL_CONTINUE)
  4068. goto done;
  4069. }
  4070. if (ctxt->d & SrcWrite) {
  4071. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4072. rc = writeback(ctxt, &ctxt->src);
  4073. if (rc != X86EMUL_CONTINUE)
  4074. goto done;
  4075. }
  4076. /*
  4077. * restore dst type in case the decoding will be reused
  4078. * (happens for string instruction )
  4079. */
  4080. ctxt->dst.type = saved_dst_type;
  4081. if ((ctxt->d & SrcMask) == SrcSI)
  4082. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4083. if ((ctxt->d & DstMask) == DstDI)
  4084. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4085. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4086. unsigned int count;
  4087. struct read_cache *r = &ctxt->io_read;
  4088. if ((ctxt->d & SrcMask) == SrcSI)
  4089. count = ctxt->src.count;
  4090. else
  4091. count = ctxt->dst.count;
  4092. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4093. -count);
  4094. if (!string_insn_completed(ctxt)) {
  4095. /*
  4096. * Re-enter guest when pio read ahead buffer is empty
  4097. * or, if it is not used, after each 1024 iteration.
  4098. */
  4099. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4100. (r->end == 0 || r->end != r->pos)) {
  4101. /*
  4102. * Reset read cache. Usually happens before
  4103. * decode, but since instruction is restarted
  4104. * we have to do it here.
  4105. */
  4106. ctxt->mem_read.end = 0;
  4107. writeback_registers(ctxt);
  4108. return EMULATION_RESTART;
  4109. }
  4110. goto done; /* skip rip writeback */
  4111. }
  4112. }
  4113. ctxt->eip = ctxt->_eip;
  4114. done:
  4115. if (rc == X86EMUL_PROPAGATE_FAULT)
  4116. ctxt->have_exception = true;
  4117. if (rc == X86EMUL_INTERCEPTED)
  4118. return EMULATION_INTERCEPTED;
  4119. if (rc == X86EMUL_CONTINUE)
  4120. writeback_registers(ctxt);
  4121. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4122. twobyte_insn:
  4123. switch (ctxt->b) {
  4124. case 0x09: /* wbinvd */
  4125. (ctxt->ops->wbinvd)(ctxt);
  4126. break;
  4127. case 0x08: /* invd */
  4128. case 0x0d: /* GrpP (prefetch) */
  4129. case 0x18: /* Grp16 (prefetch/nop) */
  4130. case 0x1f: /* nop */
  4131. break;
  4132. case 0x20: /* mov cr, reg */
  4133. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4134. break;
  4135. case 0x21: /* mov from dr to reg */
  4136. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4137. break;
  4138. case 0x40 ... 0x4f: /* cmov */
  4139. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4140. if (!test_cc(ctxt->b, ctxt->eflags))
  4141. ctxt->dst.type = OP_NONE; /* no writeback */
  4142. break;
  4143. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4144. if (test_cc(ctxt->b, ctxt->eflags))
  4145. jmp_rel(ctxt, ctxt->src.val);
  4146. break;
  4147. case 0x90 ... 0x9f: /* setcc r/m8 */
  4148. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4149. break;
  4150. case 0xae: /* clflush */
  4151. break;
  4152. case 0xb6 ... 0xb7: /* movzx */
  4153. ctxt->dst.bytes = ctxt->op_bytes;
  4154. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4155. : (u16) ctxt->src.val;
  4156. break;
  4157. case 0xbe ... 0xbf: /* movsx */
  4158. ctxt->dst.bytes = ctxt->op_bytes;
  4159. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4160. (s16) ctxt->src.val;
  4161. break;
  4162. case 0xc3: /* movnti */
  4163. ctxt->dst.bytes = ctxt->op_bytes;
  4164. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4165. (u64) ctxt->src.val;
  4166. break;
  4167. default:
  4168. goto cannot_emulate;
  4169. }
  4170. threebyte_insn:
  4171. if (rc != X86EMUL_CONTINUE)
  4172. goto done;
  4173. goto writeback;
  4174. cannot_emulate:
  4175. return EMULATION_FAILED;
  4176. }
  4177. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4178. {
  4179. invalidate_registers(ctxt);
  4180. }
  4181. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4182. {
  4183. writeback_registers(ctxt);
  4184. }