devicetree.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Architecture specific OF callbacks.
  3. */
  4. #include <linux/bootmem.h>
  5. #include <linux/export.h>
  6. #include <linux/io.h>
  7. #include <linux/irqdomain.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/list.h>
  10. #include <linux/of.h>
  11. #include <linux/of_fdt.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/slab.h>
  16. #include <linux/pci.h>
  17. #include <linux/of_pci.h>
  18. #include <linux/initrd.h>
  19. #include <asm/hpet.h>
  20. #include <asm/apic.h>
  21. #include <asm/pci_x86.h>
  22. #include <asm/setup.h>
  23. __initdata u64 initial_dtb;
  24. char __initdata cmd_line[COMMAND_LINE_SIZE];
  25. int __initdata of_ioapic;
  26. void __init early_init_dt_scan_chosen_arch(unsigned long node)
  27. {
  28. BUG();
  29. }
  30. void __init early_init_dt_add_memory_arch(u64 base, u64 size)
  31. {
  32. BUG();
  33. }
  34. void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
  35. {
  36. return __alloc_bootmem(size, align, __pa(MAX_DMA_ADDRESS));
  37. }
  38. void __init add_dtb(u64 data)
  39. {
  40. initial_dtb = data + offsetof(struct setup_data, data);
  41. }
  42. /*
  43. * CE4100 ids. Will be moved to machine_device_initcall() once we have it.
  44. */
  45. static struct of_device_id __initdata ce4100_ids[] = {
  46. { .compatible = "intel,ce4100-cp", },
  47. { .compatible = "isa", },
  48. { .compatible = "pci", },
  49. {},
  50. };
  51. static int __init add_bus_probe(void)
  52. {
  53. if (!of_have_populated_dt())
  54. return 0;
  55. return of_platform_bus_probe(NULL, ce4100_ids, NULL);
  56. }
  57. module_init(add_bus_probe);
  58. #ifdef CONFIG_PCI
  59. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  60. {
  61. struct device_node *np;
  62. for_each_node_by_type(np, "pci") {
  63. const void *prop;
  64. unsigned int bus_min;
  65. prop = of_get_property(np, "bus-range", NULL);
  66. if (!prop)
  67. continue;
  68. bus_min = be32_to_cpup(prop);
  69. if (bus->number == bus_min)
  70. return np;
  71. }
  72. return NULL;
  73. }
  74. static int x86_of_pci_irq_enable(struct pci_dev *dev)
  75. {
  76. u32 virq;
  77. int ret;
  78. u8 pin;
  79. ret = pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  80. if (ret)
  81. return ret;
  82. if (!pin)
  83. return 0;
  84. virq = of_irq_parse_and_map_pci(dev, 0, 0);
  85. if (virq == 0)
  86. return -EINVAL;
  87. dev->irq = virq;
  88. return 0;
  89. }
  90. static void x86_of_pci_irq_disable(struct pci_dev *dev)
  91. {
  92. }
  93. void x86_of_pci_init(void)
  94. {
  95. pcibios_enable_irq = x86_of_pci_irq_enable;
  96. pcibios_disable_irq = x86_of_pci_irq_disable;
  97. }
  98. #endif
  99. static void __init dtb_setup_hpet(void)
  100. {
  101. #ifdef CONFIG_HPET_TIMER
  102. struct device_node *dn;
  103. struct resource r;
  104. int ret;
  105. dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-hpet");
  106. if (!dn)
  107. return;
  108. ret = of_address_to_resource(dn, 0, &r);
  109. if (ret) {
  110. WARN_ON(1);
  111. return;
  112. }
  113. hpet_address = r.start;
  114. #endif
  115. }
  116. static void __init dtb_lapic_setup(void)
  117. {
  118. #ifdef CONFIG_X86_LOCAL_APIC
  119. struct device_node *dn;
  120. struct resource r;
  121. int ret;
  122. dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-lapic");
  123. if (!dn)
  124. return;
  125. ret = of_address_to_resource(dn, 0, &r);
  126. if (WARN_ON(ret))
  127. return;
  128. /* Did the boot loader setup the local APIC ? */
  129. if (!cpu_has_apic) {
  130. if (apic_force_enable(r.start))
  131. return;
  132. }
  133. smp_found_config = 1;
  134. pic_mode = 1;
  135. register_lapic_address(r.start);
  136. generic_processor_info(boot_cpu_physical_apicid,
  137. GET_APIC_VERSION(apic_read(APIC_LVR)));
  138. #endif
  139. }
  140. #ifdef CONFIG_X86_IO_APIC
  141. static unsigned int ioapic_id;
  142. static void __init dtb_add_ioapic(struct device_node *dn)
  143. {
  144. struct resource r;
  145. int ret;
  146. ret = of_address_to_resource(dn, 0, &r);
  147. if (ret) {
  148. printk(KERN_ERR "Can't obtain address from node %s.\n",
  149. dn->full_name);
  150. return;
  151. }
  152. mp_register_ioapic(++ioapic_id, r.start, gsi_top);
  153. }
  154. static void __init dtb_ioapic_setup(void)
  155. {
  156. struct device_node *dn;
  157. for_each_compatible_node(dn, NULL, "intel,ce4100-ioapic")
  158. dtb_add_ioapic(dn);
  159. if (nr_ioapics) {
  160. of_ioapic = 1;
  161. return;
  162. }
  163. printk(KERN_ERR "Error: No information about IO-APIC in OF.\n");
  164. }
  165. #else
  166. static void __init dtb_ioapic_setup(void) {}
  167. #endif
  168. static void __init dtb_apic_setup(void)
  169. {
  170. dtb_lapic_setup();
  171. dtb_ioapic_setup();
  172. }
  173. #ifdef CONFIG_OF_FLATTREE
  174. static void __init x86_flattree_get_config(void)
  175. {
  176. u32 size, map_len;
  177. struct boot_param_header *dt;
  178. if (!initial_dtb)
  179. return;
  180. map_len = max(PAGE_SIZE - (initial_dtb & ~PAGE_MASK),
  181. (u64)sizeof(struct boot_param_header));
  182. dt = early_memremap(initial_dtb, map_len);
  183. size = be32_to_cpu(dt->totalsize);
  184. if (map_len < size) {
  185. early_iounmap(dt, map_len);
  186. dt = early_memremap(initial_dtb, size);
  187. map_len = size;
  188. }
  189. initial_boot_params = dt;
  190. unflatten_and_copy_device_tree();
  191. early_iounmap(dt, map_len);
  192. }
  193. #else
  194. static inline void x86_flattree_get_config(void) { }
  195. #endif
  196. void __init x86_dtb_init(void)
  197. {
  198. x86_flattree_get_config();
  199. if (!of_have_populated_dt())
  200. return;
  201. dtb_setup_hpet();
  202. dtb_apic_setup();
  203. }
  204. #ifdef CONFIG_X86_IO_APIC
  205. struct of_ioapic_type {
  206. u32 out_type;
  207. u32 trigger;
  208. u32 polarity;
  209. };
  210. static struct of_ioapic_type of_ioapic_type[] =
  211. {
  212. {
  213. .out_type = IRQ_TYPE_EDGE_RISING,
  214. .trigger = IOAPIC_EDGE,
  215. .polarity = 1,
  216. },
  217. {
  218. .out_type = IRQ_TYPE_LEVEL_LOW,
  219. .trigger = IOAPIC_LEVEL,
  220. .polarity = 0,
  221. },
  222. {
  223. .out_type = IRQ_TYPE_LEVEL_HIGH,
  224. .trigger = IOAPIC_LEVEL,
  225. .polarity = 1,
  226. },
  227. {
  228. .out_type = IRQ_TYPE_EDGE_FALLING,
  229. .trigger = IOAPIC_EDGE,
  230. .polarity = 0,
  231. },
  232. };
  233. static int ioapic_xlate(struct irq_domain *domain,
  234. struct device_node *controller,
  235. const u32 *intspec, u32 intsize,
  236. irq_hw_number_t *out_hwirq, u32 *out_type)
  237. {
  238. struct io_apic_irq_attr attr;
  239. struct of_ioapic_type *it;
  240. u32 line, idx;
  241. int rc;
  242. if (WARN_ON(intsize < 2))
  243. return -EINVAL;
  244. line = intspec[0];
  245. if (intspec[1] >= ARRAY_SIZE(of_ioapic_type))
  246. return -EINVAL;
  247. it = &of_ioapic_type[intspec[1]];
  248. idx = (u32) domain->host_data;
  249. set_io_apic_irq_attr(&attr, idx, line, it->trigger, it->polarity);
  250. rc = io_apic_setup_irq_pin_once(irq_find_mapping(domain, line),
  251. cpu_to_node(0), &attr);
  252. if (rc)
  253. return rc;
  254. *out_hwirq = line;
  255. *out_type = it->out_type;
  256. return 0;
  257. }
  258. const struct irq_domain_ops ioapic_irq_domain_ops = {
  259. .xlate = ioapic_xlate,
  260. };
  261. static void dt_add_ioapic_domain(unsigned int ioapic_num,
  262. struct device_node *np)
  263. {
  264. struct irq_domain *id;
  265. struct mp_ioapic_gsi *gsi_cfg;
  266. int ret;
  267. int num;
  268. gsi_cfg = mp_ioapic_gsi_routing(ioapic_num);
  269. num = gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
  270. id = irq_domain_add_linear(np, num, &ioapic_irq_domain_ops,
  271. (void *)ioapic_num);
  272. BUG_ON(!id);
  273. if (gsi_cfg->gsi_base == 0) {
  274. /*
  275. * The first NR_IRQS_LEGACY irq descs are allocated in
  276. * early_irq_init() and need just a mapping. The
  277. * remaining irqs need both. All of them are preallocated
  278. * and assigned so we can keep the 1:1 mapping which the ioapic
  279. * is having.
  280. */
  281. irq_domain_associate_many(id, 0, 0, NR_IRQS_LEGACY);
  282. if (num > NR_IRQS_LEGACY) {
  283. ret = irq_create_strict_mappings(id, NR_IRQS_LEGACY,
  284. NR_IRQS_LEGACY, num - NR_IRQS_LEGACY);
  285. if (ret)
  286. pr_err("Error creating mapping for the "
  287. "remaining IRQs: %d\n", ret);
  288. }
  289. irq_set_default_host(id);
  290. } else {
  291. ret = irq_create_strict_mappings(id, gsi_cfg->gsi_base, 0, num);
  292. if (ret)
  293. pr_err("Error creating IRQ mapping: %d\n", ret);
  294. }
  295. }
  296. static void __init ioapic_add_ofnode(struct device_node *np)
  297. {
  298. struct resource r;
  299. int i, ret;
  300. ret = of_address_to_resource(np, 0, &r);
  301. if (ret) {
  302. printk(KERN_ERR "Failed to obtain address for %s\n",
  303. np->full_name);
  304. return;
  305. }
  306. for (i = 0; i < nr_ioapics; i++) {
  307. if (r.start == mpc_ioapic_addr(i)) {
  308. dt_add_ioapic_domain(i, np);
  309. return;
  310. }
  311. }
  312. printk(KERN_ERR "IOxAPIC at %s is not registered.\n", np->full_name);
  313. }
  314. void __init x86_add_irq_domains(void)
  315. {
  316. struct device_node *dp;
  317. if (!of_have_populated_dt())
  318. return;
  319. for_each_node_with_property(dp, "interrupt-controller") {
  320. if (of_device_is_compatible(dp, "intel,ce4100-ioapic"))
  321. ioapic_add_ofnode(dp);
  322. }
  323. }
  324. #else
  325. void __init x86_add_irq_domains(void) { }
  326. #endif