perf_event.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. /*
  2. * Performance events x86 architecture header
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. #if 0
  16. #undef wrmsrl
  17. #define wrmsrl(msr, val) \
  18. do { \
  19. unsigned int _msr = (msr); \
  20. u64 _val = (val); \
  21. trace_printk("wrmsrl(%x, %Lx)\n", (unsigned int)(_msr), \
  22. (unsigned long long)(_val)); \
  23. native_write_msr((_msr), (u32)(_val), (u32)(_val >> 32)); \
  24. } while (0)
  25. #endif
  26. /*
  27. * | NHM/WSM | SNB |
  28. * register -------------------------------
  29. * | HT | no HT | HT | no HT |
  30. *-----------------------------------------
  31. * offcore | core | core | cpu | core |
  32. * lbr_sel | core | core | cpu | core |
  33. * ld_lat | cpu | core | cpu | core |
  34. *-----------------------------------------
  35. *
  36. * Given that there is a small number of shared regs,
  37. * we can pre-allocate their slot in the per-cpu
  38. * per-core reg tables.
  39. */
  40. enum extra_reg_type {
  41. EXTRA_REG_NONE = -1, /* not used */
  42. EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
  43. EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
  44. EXTRA_REG_LBR = 2, /* lbr_select */
  45. EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
  46. EXTRA_REG_MAX /* number of entries needed */
  47. };
  48. struct event_constraint {
  49. union {
  50. unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  51. u64 idxmsk64;
  52. };
  53. u64 code;
  54. u64 cmask;
  55. int weight;
  56. int overlap;
  57. int flags;
  58. };
  59. /*
  60. * struct hw_perf_event.flags flags
  61. */
  62. #define PERF_X86_EVENT_PEBS_LDLAT 0x1 /* ld+ldlat data address sampling */
  63. #define PERF_X86_EVENT_PEBS_ST 0x2 /* st data address sampling */
  64. #define PERF_X86_EVENT_PEBS_ST_HSW 0x4 /* haswell style st data sampling */
  65. #define PERF_X86_EVENT_COMMITTED 0x8 /* event passed commit_txn */
  66. struct amd_nb {
  67. int nb_id; /* NorthBridge id */
  68. int refcnt; /* reference count */
  69. struct perf_event *owners[X86_PMC_IDX_MAX];
  70. struct event_constraint event_constraints[X86_PMC_IDX_MAX];
  71. };
  72. /* The maximal number of PEBS events: */
  73. #define MAX_PEBS_EVENTS 8
  74. /*
  75. * A debug store configuration.
  76. *
  77. * We only support architectures that use 64bit fields.
  78. */
  79. struct debug_store {
  80. u64 bts_buffer_base;
  81. u64 bts_index;
  82. u64 bts_absolute_maximum;
  83. u64 bts_interrupt_threshold;
  84. u64 pebs_buffer_base;
  85. u64 pebs_index;
  86. u64 pebs_absolute_maximum;
  87. u64 pebs_interrupt_threshold;
  88. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  89. };
  90. /*
  91. * Per register state.
  92. */
  93. struct er_account {
  94. raw_spinlock_t lock; /* per-core: protect structure */
  95. u64 config; /* extra MSR config */
  96. u64 reg; /* extra MSR number */
  97. atomic_t ref; /* reference count */
  98. };
  99. /*
  100. * Per core/cpu state
  101. *
  102. * Used to coordinate shared registers between HT threads or
  103. * among events on a single PMU.
  104. */
  105. struct intel_shared_regs {
  106. struct er_account regs[EXTRA_REG_MAX];
  107. int refcnt; /* per-core: #HT threads */
  108. unsigned core_id; /* per-core: core id */
  109. };
  110. #define MAX_LBR_ENTRIES 16
  111. struct cpu_hw_events {
  112. /*
  113. * Generic x86 PMC bits
  114. */
  115. struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
  116. unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  117. unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  118. int enabled;
  119. int n_events;
  120. int n_added;
  121. int n_txn;
  122. int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
  123. u64 tags[X86_PMC_IDX_MAX];
  124. struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
  125. unsigned int group_flag;
  126. int is_fake;
  127. /*
  128. * Intel DebugStore bits
  129. */
  130. struct debug_store *ds;
  131. u64 pebs_enabled;
  132. /*
  133. * Intel LBR bits
  134. */
  135. int lbr_users;
  136. void *lbr_context;
  137. struct perf_branch_stack lbr_stack;
  138. struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
  139. struct er_account *lbr_sel;
  140. u64 br_sel;
  141. /*
  142. * Intel host/guest exclude bits
  143. */
  144. u64 intel_ctrl_guest_mask;
  145. u64 intel_ctrl_host_mask;
  146. struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
  147. /*
  148. * Intel checkpoint mask
  149. */
  150. u64 intel_cp_status;
  151. /*
  152. * manage shared (per-core, per-cpu) registers
  153. * used on Intel NHM/WSM/SNB
  154. */
  155. struct intel_shared_regs *shared_regs;
  156. /*
  157. * AMD specific bits
  158. */
  159. struct amd_nb *amd_nb;
  160. /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
  161. u64 perf_ctr_virt_mask;
  162. void *kfree_on_online;
  163. };
  164. #define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
  165. { .idxmsk64 = (n) }, \
  166. .code = (c), \
  167. .cmask = (m), \
  168. .weight = (w), \
  169. .overlap = (o), \
  170. .flags = f, \
  171. }
  172. #define EVENT_CONSTRAINT(c, n, m) \
  173. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
  174. /*
  175. * The overlap flag marks event constraints with overlapping counter
  176. * masks. This is the case if the counter mask of such an event is not
  177. * a subset of any other counter mask of a constraint with an equal or
  178. * higher weight, e.g.:
  179. *
  180. * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
  181. * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
  182. * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
  183. *
  184. * The event scheduler may not select the correct counter in the first
  185. * cycle because it needs to know which subsequent events will be
  186. * scheduled. It may fail to schedule the events then. So we set the
  187. * overlap flag for such constraints to give the scheduler a hint which
  188. * events to select for counter rescheduling.
  189. *
  190. * Care must be taken as the rescheduling algorithm is O(n!) which
  191. * will increase scheduling cycles for an over-commited system
  192. * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
  193. * and its counter masks must be kept at a minimum.
  194. */
  195. #define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
  196. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
  197. /*
  198. * Constraint on the Event code.
  199. */
  200. #define INTEL_EVENT_CONSTRAINT(c, n) \
  201. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
  202. /*
  203. * Constraint on the Event code + UMask + fixed-mask
  204. *
  205. * filter mask to validate fixed counter events.
  206. * the following filters disqualify for fixed counters:
  207. * - inv
  208. * - edge
  209. * - cnt-mask
  210. * - in_tx
  211. * - in_tx_checkpointed
  212. * The other filters are supported by fixed counters.
  213. * The any-thread option is supported starting with v3.
  214. */
  215. #define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
  216. #define FIXED_EVENT_CONSTRAINT(c, n) \
  217. EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
  218. /*
  219. * Constraint on the Event code + UMask
  220. */
  221. #define INTEL_UEVENT_CONSTRAINT(c, n) \
  222. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
  223. #define INTEL_PLD_CONSTRAINT(c, n) \
  224. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
  225. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
  226. #define INTEL_PST_CONSTRAINT(c, n) \
  227. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
  228. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
  229. /* DataLA version of store sampling without extra enable bit. */
  230. #define INTEL_PST_HSW_CONSTRAINT(c, n) \
  231. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
  232. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
  233. #define EVENT_CONSTRAINT_END \
  234. EVENT_CONSTRAINT(0, 0, 0)
  235. #define for_each_event_constraint(e, c) \
  236. for ((e) = (c); (e)->weight; (e)++)
  237. /*
  238. * Extra registers for specific events.
  239. *
  240. * Some events need large masks and require external MSRs.
  241. * Those extra MSRs end up being shared for all events on
  242. * a PMU and sometimes between PMU of sibling HT threads.
  243. * In either case, the kernel needs to handle conflicting
  244. * accesses to those extra, shared, regs. The data structure
  245. * to manage those registers is stored in cpu_hw_event.
  246. */
  247. struct extra_reg {
  248. unsigned int event;
  249. unsigned int msr;
  250. u64 config_mask;
  251. u64 valid_mask;
  252. int idx; /* per_xxx->regs[] reg index */
  253. };
  254. #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
  255. .event = (e), \
  256. .msr = (ms), \
  257. .config_mask = (m), \
  258. .valid_mask = (vm), \
  259. .idx = EXTRA_REG_##i, \
  260. }
  261. #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
  262. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
  263. #define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
  264. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
  265. ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
  266. #define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
  267. INTEL_UEVENT_EXTRA_REG(c, \
  268. MSR_PEBS_LD_LAT_THRESHOLD, \
  269. 0xffff, \
  270. LDLAT)
  271. #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
  272. union perf_capabilities {
  273. struct {
  274. u64 lbr_format:6;
  275. u64 pebs_trap:1;
  276. u64 pebs_arch_reg:1;
  277. u64 pebs_format:4;
  278. u64 smm_freeze:1;
  279. /*
  280. * PMU supports separate counter range for writing
  281. * values > 32bit.
  282. */
  283. u64 full_width_write:1;
  284. };
  285. u64 capabilities;
  286. };
  287. struct x86_pmu_quirk {
  288. struct x86_pmu_quirk *next;
  289. void (*func)(void);
  290. };
  291. union x86_pmu_config {
  292. struct {
  293. u64 event:8,
  294. umask:8,
  295. usr:1,
  296. os:1,
  297. edge:1,
  298. pc:1,
  299. interrupt:1,
  300. __reserved1:1,
  301. en:1,
  302. inv:1,
  303. cmask:8,
  304. event2:4,
  305. __reserved2:4,
  306. go:1,
  307. ho:1;
  308. } bits;
  309. u64 value;
  310. };
  311. #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
  312. /*
  313. * struct x86_pmu - generic x86 pmu
  314. */
  315. struct x86_pmu {
  316. /*
  317. * Generic x86 PMC bits
  318. */
  319. const char *name;
  320. int version;
  321. int (*handle_irq)(struct pt_regs *);
  322. void (*disable_all)(void);
  323. void (*enable_all)(int added);
  324. void (*enable)(struct perf_event *);
  325. void (*disable)(struct perf_event *);
  326. int (*hw_config)(struct perf_event *event);
  327. int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
  328. unsigned eventsel;
  329. unsigned perfctr;
  330. int (*addr_offset)(int index, bool eventsel);
  331. int (*rdpmc_index)(int index);
  332. u64 (*event_map)(int);
  333. int max_events;
  334. int num_counters;
  335. int num_counters_fixed;
  336. int cntval_bits;
  337. u64 cntval_mask;
  338. union {
  339. unsigned long events_maskl;
  340. unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
  341. };
  342. int events_mask_len;
  343. int apic;
  344. u64 max_period;
  345. struct event_constraint *
  346. (*get_event_constraints)(struct cpu_hw_events *cpuc,
  347. struct perf_event *event);
  348. void (*put_event_constraints)(struct cpu_hw_events *cpuc,
  349. struct perf_event *event);
  350. struct event_constraint *event_constraints;
  351. struct x86_pmu_quirk *quirks;
  352. int perfctr_second_write;
  353. bool late_ack;
  354. /*
  355. * sysfs attrs
  356. */
  357. int attr_rdpmc;
  358. struct attribute **format_attrs;
  359. struct attribute **event_attrs;
  360. ssize_t (*events_sysfs_show)(char *page, u64 config);
  361. struct attribute **cpu_events;
  362. /*
  363. * CPU Hotplug hooks
  364. */
  365. int (*cpu_prepare)(int cpu);
  366. void (*cpu_starting)(int cpu);
  367. void (*cpu_dying)(int cpu);
  368. void (*cpu_dead)(int cpu);
  369. void (*check_microcode)(void);
  370. void (*flush_branch_stack)(void);
  371. /*
  372. * Intel Arch Perfmon v2+
  373. */
  374. u64 intel_ctrl;
  375. union perf_capabilities intel_cap;
  376. /*
  377. * Intel DebugStore bits
  378. */
  379. unsigned int bts :1,
  380. bts_active :1,
  381. pebs :1,
  382. pebs_active :1,
  383. pebs_broken :1;
  384. int pebs_record_size;
  385. void (*drain_pebs)(struct pt_regs *regs);
  386. struct event_constraint *pebs_constraints;
  387. void (*pebs_aliases)(struct perf_event *event);
  388. int max_pebs_events;
  389. /*
  390. * Intel LBR
  391. */
  392. unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
  393. int lbr_nr; /* hardware stack size */
  394. u64 lbr_sel_mask; /* LBR_SELECT valid bits */
  395. const int *lbr_sel_map; /* lbr_select mappings */
  396. bool lbr_double_abort; /* duplicated lbr aborts */
  397. /*
  398. * Extra registers for events
  399. */
  400. struct extra_reg *extra_regs;
  401. unsigned int er_flags;
  402. /*
  403. * Intel host/guest support (KVM)
  404. */
  405. struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
  406. };
  407. #define x86_add_quirk(func_) \
  408. do { \
  409. static struct x86_pmu_quirk __quirk __initdata = { \
  410. .func = func_, \
  411. }; \
  412. __quirk.next = x86_pmu.quirks; \
  413. x86_pmu.quirks = &__quirk; \
  414. } while (0)
  415. #define ERF_NO_HT_SHARING 1
  416. #define ERF_HAS_RSP_1 2
  417. #define EVENT_VAR(_id) event_attr_##_id
  418. #define EVENT_PTR(_id) &event_attr_##_id.attr.attr
  419. #define EVENT_ATTR(_name, _id) \
  420. static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
  421. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  422. .id = PERF_COUNT_HW_##_id, \
  423. .event_str = NULL, \
  424. };
  425. #define EVENT_ATTR_STR(_name, v, str) \
  426. static struct perf_pmu_events_attr event_attr_##v = { \
  427. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  428. .id = 0, \
  429. .event_str = str, \
  430. };
  431. extern struct x86_pmu x86_pmu __read_mostly;
  432. DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  433. int x86_perf_event_set_period(struct perf_event *event);
  434. /*
  435. * Generalized hw caching related hw_event table, filled
  436. * in on a per model basis. A value of 0 means
  437. * 'not supported', -1 means 'hw_event makes no sense on
  438. * this CPU', any other value means the raw hw_event
  439. * ID.
  440. */
  441. #define C(x) PERF_COUNT_HW_CACHE_##x
  442. extern u64 __read_mostly hw_cache_event_ids
  443. [PERF_COUNT_HW_CACHE_MAX]
  444. [PERF_COUNT_HW_CACHE_OP_MAX]
  445. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  446. extern u64 __read_mostly hw_cache_extra_regs
  447. [PERF_COUNT_HW_CACHE_MAX]
  448. [PERF_COUNT_HW_CACHE_OP_MAX]
  449. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  450. u64 x86_perf_event_update(struct perf_event *event);
  451. static inline unsigned int x86_pmu_config_addr(int index)
  452. {
  453. return x86_pmu.eventsel + (x86_pmu.addr_offset ?
  454. x86_pmu.addr_offset(index, true) : index);
  455. }
  456. static inline unsigned int x86_pmu_event_addr(int index)
  457. {
  458. return x86_pmu.perfctr + (x86_pmu.addr_offset ?
  459. x86_pmu.addr_offset(index, false) : index);
  460. }
  461. static inline int x86_pmu_rdpmc_index(int index)
  462. {
  463. return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
  464. }
  465. int x86_setup_perfctr(struct perf_event *event);
  466. int x86_pmu_hw_config(struct perf_event *event);
  467. void x86_pmu_disable_all(void);
  468. static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
  469. u64 enable_mask)
  470. {
  471. u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
  472. if (hwc->extra_reg.reg)
  473. wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
  474. wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
  475. }
  476. void x86_pmu_enable_all(int added);
  477. int perf_assign_events(struct perf_event **events, int n,
  478. int wmin, int wmax, int *assign);
  479. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
  480. void x86_pmu_stop(struct perf_event *event, int flags);
  481. static inline void x86_pmu_disable_event(struct perf_event *event)
  482. {
  483. struct hw_perf_event *hwc = &event->hw;
  484. wrmsrl(hwc->config_base, hwc->config);
  485. }
  486. void x86_pmu_enable_event(struct perf_event *event);
  487. int x86_pmu_handle_irq(struct pt_regs *regs);
  488. extern struct event_constraint emptyconstraint;
  489. extern struct event_constraint unconstrained;
  490. static inline bool kernel_ip(unsigned long ip)
  491. {
  492. #ifdef CONFIG_X86_32
  493. return ip > PAGE_OFFSET;
  494. #else
  495. return (long)ip < 0;
  496. #endif
  497. }
  498. /*
  499. * Not all PMUs provide the right context information to place the reported IP
  500. * into full context. Specifically segment registers are typically not
  501. * supplied.
  502. *
  503. * Assuming the address is a linear address (it is for IBS), we fake the CS and
  504. * vm86 mode using the known zero-based code segment and 'fix up' the registers
  505. * to reflect this.
  506. *
  507. * Intel PEBS/LBR appear to typically provide the effective address, nothing
  508. * much we can do about that but pray and treat it like a linear address.
  509. */
  510. static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
  511. {
  512. regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
  513. if (regs->flags & X86_VM_MASK)
  514. regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
  515. regs->ip = ip;
  516. }
  517. ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
  518. ssize_t intel_event_sysfs_show(char *page, u64 config);
  519. #ifdef CONFIG_CPU_SUP_AMD
  520. int amd_pmu_init(void);
  521. #else /* CONFIG_CPU_SUP_AMD */
  522. static inline int amd_pmu_init(void)
  523. {
  524. return 0;
  525. }
  526. #endif /* CONFIG_CPU_SUP_AMD */
  527. #ifdef CONFIG_CPU_SUP_INTEL
  528. int intel_pmu_save_and_restart(struct perf_event *event);
  529. struct event_constraint *
  530. x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event);
  531. struct intel_shared_regs *allocate_shared_regs(int cpu);
  532. int intel_pmu_init(void);
  533. void init_debug_store_on_cpu(int cpu);
  534. void fini_debug_store_on_cpu(int cpu);
  535. void release_ds_buffers(void);
  536. void reserve_ds_buffers(void);
  537. extern struct event_constraint bts_constraint;
  538. void intel_pmu_enable_bts(u64 config);
  539. void intel_pmu_disable_bts(void);
  540. int intel_pmu_drain_bts_buffer(void);
  541. extern struct event_constraint intel_core2_pebs_event_constraints[];
  542. extern struct event_constraint intel_atom_pebs_event_constraints[];
  543. extern struct event_constraint intel_slm_pebs_event_constraints[];
  544. extern struct event_constraint intel_nehalem_pebs_event_constraints[];
  545. extern struct event_constraint intel_westmere_pebs_event_constraints[];
  546. extern struct event_constraint intel_snb_pebs_event_constraints[];
  547. extern struct event_constraint intel_ivb_pebs_event_constraints[];
  548. extern struct event_constraint intel_hsw_pebs_event_constraints[];
  549. struct event_constraint *intel_pebs_constraints(struct perf_event *event);
  550. void intel_pmu_pebs_enable(struct perf_event *event);
  551. void intel_pmu_pebs_disable(struct perf_event *event);
  552. void intel_pmu_pebs_enable_all(void);
  553. void intel_pmu_pebs_disable_all(void);
  554. void intel_ds_init(void);
  555. void intel_pmu_lbr_reset(void);
  556. void intel_pmu_lbr_enable(struct perf_event *event);
  557. void intel_pmu_lbr_disable(struct perf_event *event);
  558. void intel_pmu_lbr_enable_all(void);
  559. void intel_pmu_lbr_disable_all(void);
  560. void intel_pmu_lbr_read(void);
  561. void intel_pmu_lbr_init_core(void);
  562. void intel_pmu_lbr_init_nhm(void);
  563. void intel_pmu_lbr_init_atom(void);
  564. void intel_pmu_lbr_init_snb(void);
  565. int intel_pmu_setup_lbr_filter(struct perf_event *event);
  566. int p4_pmu_init(void);
  567. int p6_pmu_init(void);
  568. int knc_pmu_init(void);
  569. ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
  570. char *page);
  571. #else /* CONFIG_CPU_SUP_INTEL */
  572. static inline void reserve_ds_buffers(void)
  573. {
  574. }
  575. static inline void release_ds_buffers(void)
  576. {
  577. }
  578. static inline int intel_pmu_init(void)
  579. {
  580. return 0;
  581. }
  582. static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
  583. {
  584. return NULL;
  585. }
  586. #endif /* CONFIG_CPU_SUP_INTEL */