hyperv.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. #ifndef _ASM_X86_HYPERV_H
  2. #define _ASM_X86_HYPERV_H
  3. #include <linux/types.h>
  4. /*
  5. * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
  6. * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
  7. */
  8. #define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
  9. #define HYPERV_CPUID_INTERFACE 0x40000001
  10. #define HYPERV_CPUID_VERSION 0x40000002
  11. #define HYPERV_CPUID_FEATURES 0x40000003
  12. #define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004
  13. #define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005
  14. #define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000
  15. #define HYPERV_CPUID_MIN 0x40000005
  16. #define HYPERV_CPUID_MAX 0x4000ffff
  17. /*
  18. * Feature identification. EAX indicates which features are available
  19. * to the partition based upon the current partition privileges.
  20. */
  21. /* VP Runtime (HV_X64_MSR_VP_RUNTIME) available */
  22. #define HV_X64_MSR_VP_RUNTIME_AVAILABLE (1 << 0)
  23. /* Partition Reference Counter (HV_X64_MSR_TIME_REF_COUNT) available*/
  24. #define HV_X64_MSR_TIME_REF_COUNT_AVAILABLE (1 << 1)
  25. /*
  26. * There is a single feature flag that signifies the presence of the MSR
  27. * that can be used to retrieve both the local APIC Timer frequency as
  28. * well as the TSC frequency.
  29. */
  30. /* Local APIC timer frequency MSR (HV_X64_MSR_APIC_FREQUENCY) is available */
  31. #define HV_X64_MSR_APIC_FREQUENCY_AVAILABLE (1 << 11)
  32. /* TSC frequency MSR (HV_X64_MSR_TSC_FREQUENCY) is available */
  33. #define HV_X64_MSR_TSC_FREQUENCY_AVAILABLE (1 << 11)
  34. /*
  35. * Basic SynIC MSRs (HV_X64_MSR_SCONTROL through HV_X64_MSR_EOM
  36. * and HV_X64_MSR_SINT0 through HV_X64_MSR_SINT15) available
  37. */
  38. #define HV_X64_MSR_SYNIC_AVAILABLE (1 << 2)
  39. /*
  40. * Synthetic Timer MSRs (HV_X64_MSR_STIMER0_CONFIG through
  41. * HV_X64_MSR_STIMER3_COUNT) available
  42. */
  43. #define HV_X64_MSR_SYNTIMER_AVAILABLE (1 << 3)
  44. /*
  45. * APIC access MSRs (HV_X64_MSR_EOI, HV_X64_MSR_ICR and HV_X64_MSR_TPR)
  46. * are available
  47. */
  48. #define HV_X64_MSR_APIC_ACCESS_AVAILABLE (1 << 4)
  49. /* Hypercall MSRs (HV_X64_MSR_GUEST_OS_ID and HV_X64_MSR_HYPERCALL) available*/
  50. #define HV_X64_MSR_HYPERCALL_AVAILABLE (1 << 5)
  51. /* Access virtual processor index MSR (HV_X64_MSR_VP_INDEX) available*/
  52. #define HV_X64_MSR_VP_INDEX_AVAILABLE (1 << 6)
  53. /* Virtual system reset MSR (HV_X64_MSR_RESET) is available*/
  54. #define HV_X64_MSR_RESET_AVAILABLE (1 << 7)
  55. /*
  56. * Access statistics pages MSRs (HV_X64_MSR_STATS_PARTITION_RETAIL_PAGE,
  57. * HV_X64_MSR_STATS_PARTITION_INTERNAL_PAGE, HV_X64_MSR_STATS_VP_RETAIL_PAGE,
  58. * HV_X64_MSR_STATS_VP_INTERNAL_PAGE) available
  59. */
  60. #define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8)
  61. /*
  62. * Feature identification: EBX indicates which flags were specified at
  63. * partition creation. The format is the same as the partition creation
  64. * flag structure defined in section Partition Creation Flags.
  65. */
  66. #define HV_X64_CREATE_PARTITIONS (1 << 0)
  67. #define HV_X64_ACCESS_PARTITION_ID (1 << 1)
  68. #define HV_X64_ACCESS_MEMORY_POOL (1 << 2)
  69. #define HV_X64_ADJUST_MESSAGE_BUFFERS (1 << 3)
  70. #define HV_X64_POST_MESSAGES (1 << 4)
  71. #define HV_X64_SIGNAL_EVENTS (1 << 5)
  72. #define HV_X64_CREATE_PORT (1 << 6)
  73. #define HV_X64_CONNECT_PORT (1 << 7)
  74. #define HV_X64_ACCESS_STATS (1 << 8)
  75. #define HV_X64_DEBUGGING (1 << 11)
  76. #define HV_X64_CPU_POWER_MANAGEMENT (1 << 12)
  77. #define HV_X64_CONFIGURE_PROFILER (1 << 13)
  78. /*
  79. * Feature identification. EDX indicates which miscellaneous features
  80. * are available to the partition.
  81. */
  82. /* The MWAIT instruction is available (per section MONITOR / MWAIT) */
  83. #define HV_X64_MWAIT_AVAILABLE (1 << 0)
  84. /* Guest debugging support is available */
  85. #define HV_X64_GUEST_DEBUGGING_AVAILABLE (1 << 1)
  86. /* Performance Monitor support is available*/
  87. #define HV_X64_PERF_MONITOR_AVAILABLE (1 << 2)
  88. /* Support for physical CPU dynamic partitioning events is available*/
  89. #define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE (1 << 3)
  90. /*
  91. * Support for passing hypercall input parameter block via XMM
  92. * registers is available
  93. */
  94. #define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE (1 << 4)
  95. /* Support for a virtual guest idle state is available */
  96. #define HV_X64_GUEST_IDLE_STATE_AVAILABLE (1 << 5)
  97. /*
  98. * Implementation recommendations. Indicates which behaviors the hypervisor
  99. * recommends the OS implement for optimal performance.
  100. */
  101. /*
  102. * Recommend using hypercall for address space switches rather
  103. * than MOV to CR3 instruction
  104. */
  105. #define HV_X64_MWAIT_RECOMMENDED (1 << 0)
  106. /* Recommend using hypercall for local TLB flushes rather
  107. * than INVLPG or MOV to CR3 instructions */
  108. #define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED (1 << 1)
  109. /*
  110. * Recommend using hypercall for remote TLB flushes rather
  111. * than inter-processor interrupts
  112. */
  113. #define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED (1 << 2)
  114. /*
  115. * Recommend using MSRs for accessing APIC registers
  116. * EOI, ICR and TPR rather than their memory-mapped counterparts
  117. */
  118. #define HV_X64_APIC_ACCESS_RECOMMENDED (1 << 3)
  119. /* Recommend using the hypervisor-provided MSR to initiate a system RESET */
  120. #define HV_X64_SYSTEM_RESET_RECOMMENDED (1 << 4)
  121. /*
  122. * Recommend using relaxed timing for this partition. If used,
  123. * the VM should disable any watchdog timeouts that rely on the
  124. * timely delivery of external interrupts
  125. */
  126. #define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5)
  127. /* MSR used to identify the guest OS. */
  128. #define HV_X64_MSR_GUEST_OS_ID 0x40000000
  129. /* MSR used to setup pages used to communicate with the hypervisor. */
  130. #define HV_X64_MSR_HYPERCALL 0x40000001
  131. /* MSR used to provide vcpu index */
  132. #define HV_X64_MSR_VP_INDEX 0x40000002
  133. /* MSR used to read the per-partition time reference counter */
  134. #define HV_X64_MSR_TIME_REF_COUNT 0x40000020
  135. /* MSR used to retrieve the TSC frequency */
  136. #define HV_X64_MSR_TSC_FREQUENCY 0x40000022
  137. /* MSR used to retrieve the local APIC timer frequency */
  138. #define HV_X64_MSR_APIC_FREQUENCY 0x40000023
  139. /* Define the virtual APIC registers */
  140. #define HV_X64_MSR_EOI 0x40000070
  141. #define HV_X64_MSR_ICR 0x40000071
  142. #define HV_X64_MSR_TPR 0x40000072
  143. #define HV_X64_MSR_APIC_ASSIST_PAGE 0x40000073
  144. /* Define synthetic interrupt controller model specific registers. */
  145. #define HV_X64_MSR_SCONTROL 0x40000080
  146. #define HV_X64_MSR_SVERSION 0x40000081
  147. #define HV_X64_MSR_SIEFP 0x40000082
  148. #define HV_X64_MSR_SIMP 0x40000083
  149. #define HV_X64_MSR_EOM 0x40000084
  150. #define HV_X64_MSR_SINT0 0x40000090
  151. #define HV_X64_MSR_SINT1 0x40000091
  152. #define HV_X64_MSR_SINT2 0x40000092
  153. #define HV_X64_MSR_SINT3 0x40000093
  154. #define HV_X64_MSR_SINT4 0x40000094
  155. #define HV_X64_MSR_SINT5 0x40000095
  156. #define HV_X64_MSR_SINT6 0x40000096
  157. #define HV_X64_MSR_SINT7 0x40000097
  158. #define HV_X64_MSR_SINT8 0x40000098
  159. #define HV_X64_MSR_SINT9 0x40000099
  160. #define HV_X64_MSR_SINT10 0x4000009A
  161. #define HV_X64_MSR_SINT11 0x4000009B
  162. #define HV_X64_MSR_SINT12 0x4000009C
  163. #define HV_X64_MSR_SINT13 0x4000009D
  164. #define HV_X64_MSR_SINT14 0x4000009E
  165. #define HV_X64_MSR_SINT15 0x4000009F
  166. #define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001
  167. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12
  168. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \
  169. (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
  170. /* Declare the various hypercall operations. */
  171. #define HV_X64_HV_NOTIFY_LONG_SPIN_WAIT 0x0008
  172. #define HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE 0x00000001
  173. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT 12
  174. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_MASK \
  175. (~((1ull << HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
  176. #define HV_PROCESSOR_POWER_STATE_C0 0
  177. #define HV_PROCESSOR_POWER_STATE_C1 1
  178. #define HV_PROCESSOR_POWER_STATE_C2 2
  179. #define HV_PROCESSOR_POWER_STATE_C3 3
  180. /* hypercall status code */
  181. #define HV_STATUS_SUCCESS 0
  182. #define HV_STATUS_INVALID_HYPERCALL_CODE 2
  183. #define HV_STATUS_INVALID_HYPERCALL_INPUT 3
  184. #define HV_STATUS_INVALID_ALIGNMENT 4
  185. #define HV_STATUS_INSUFFICIENT_BUFFERS 19
  186. #endif