mce.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. #ifndef _ASM_X86_MCE_H
  2. #define _ASM_X86_MCE_H
  3. #include <uapi/asm/mce.h>
  4. /*
  5. * Machine Check support for x86
  6. */
  7. /* MCG_CAP register defines */
  8. #define MCG_BANKCNT_MASK 0xff /* Number of Banks */
  9. #define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
  10. #define MCG_EXT_P (1ULL<<9) /* Extended registers available */
  11. #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
  12. #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
  13. #define MCG_EXT_CNT_SHIFT 16
  14. #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
  15. #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
  16. #define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
  17. /* MCG_STATUS register defines */
  18. #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
  19. #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
  20. #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
  21. /* MCi_STATUS register defines */
  22. #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
  23. #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
  24. #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
  25. #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
  26. #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
  27. #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
  28. #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
  29. #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
  30. #define MCI_STATUS_AR (1ULL<<55) /* Action required */
  31. /*
  32. * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
  33. * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
  34. * errors to indicate that errors are being filtered by hardware.
  35. * We should mask out bit 12 when looking for specific signatures
  36. * of uncorrected errors - so the F bit is deliberately skipped
  37. * in this #define.
  38. */
  39. #define MCACOD 0xefff /* MCA Error Code */
  40. /* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
  41. #define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
  42. #define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
  43. #define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
  44. #define MCACOD_DATA 0x0134 /* Data Load */
  45. #define MCACOD_INSTR 0x0150 /* Instruction Fetch */
  46. /* MCi_MISC register defines */
  47. #define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
  48. #define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
  49. #define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
  50. #define MCI_MISC_ADDR_LINEAR 1 /* linear address */
  51. #define MCI_MISC_ADDR_PHYS 2 /* physical address */
  52. #define MCI_MISC_ADDR_MEM 3 /* memory address */
  53. #define MCI_MISC_ADDR_GENERIC 7 /* generic */
  54. /* CTL2 register defines */
  55. #define MCI_CTL2_CMCI_EN (1ULL << 30)
  56. #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
  57. #define MCJ_CTX_MASK 3
  58. #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
  59. #define MCJ_CTX_RANDOM 0 /* inject context: random */
  60. #define MCJ_CTX_PROCESS 0x1 /* inject context: process */
  61. #define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
  62. #define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
  63. #define MCJ_EXCEPTION 0x8 /* raise as exception */
  64. #define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
  65. #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
  66. /* Software defined banks */
  67. #define MCE_EXTENDED_BANK 128
  68. #define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
  69. #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1)
  70. #define MCE_LOG_LEN 32
  71. #define MCE_LOG_SIGNATURE "MACHINECHECK"
  72. /*
  73. * This structure contains all data related to the MCE log. Also
  74. * carries a signature to make it easier to find from external
  75. * debugging tools. Each entry is only valid when its finished flag
  76. * is set.
  77. */
  78. struct mce_log {
  79. char signature[12]; /* "MACHINECHECK" */
  80. unsigned len; /* = MCE_LOG_LEN */
  81. unsigned next;
  82. unsigned flags;
  83. unsigned recordlen; /* length of struct mce */
  84. struct mce entry[MCE_LOG_LEN];
  85. };
  86. struct mca_config {
  87. bool dont_log_ce;
  88. bool cmci_disabled;
  89. bool ignore_ce;
  90. bool disabled;
  91. bool ser;
  92. bool bios_cmci_threshold;
  93. u8 banks;
  94. s8 bootlog;
  95. int tolerant;
  96. int monarch_timeout;
  97. int panic_timeout;
  98. u32 rip_msr;
  99. };
  100. extern struct mca_config mca_cfg;
  101. extern void mce_register_decode_chain(struct notifier_block *nb);
  102. extern void mce_unregister_decode_chain(struct notifier_block *nb);
  103. #include <linux/percpu.h>
  104. #include <linux/init.h>
  105. #include <linux/atomic.h>
  106. extern int mce_p5_enabled;
  107. #ifdef CONFIG_X86_MCE
  108. int mcheck_init(void);
  109. void mcheck_cpu_init(struct cpuinfo_x86 *c);
  110. #else
  111. static inline int mcheck_init(void) { return 0; }
  112. static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
  113. #endif
  114. #ifdef CONFIG_X86_ANCIENT_MCE
  115. void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
  116. void winchip_mcheck_init(struct cpuinfo_x86 *c);
  117. static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
  118. #else
  119. static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
  120. static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
  121. static inline void enable_p5_mce(void) {}
  122. #endif
  123. void mce_setup(struct mce *m);
  124. void mce_log(struct mce *m);
  125. DECLARE_PER_CPU(struct device *, mce_device);
  126. /*
  127. * Maximum banks number.
  128. * This is the limit of the current register layout on
  129. * Intel CPUs.
  130. */
  131. #define MAX_NR_BANKS 32
  132. #ifdef CONFIG_X86_MCE_INTEL
  133. void mce_intel_feature_init(struct cpuinfo_x86 *c);
  134. void cmci_clear(void);
  135. void cmci_reenable(void);
  136. void cmci_rediscover(void);
  137. void cmci_recheck(void);
  138. #else
  139. static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
  140. static inline void cmci_clear(void) {}
  141. static inline void cmci_reenable(void) {}
  142. static inline void cmci_rediscover(void) {}
  143. static inline void cmci_recheck(void) {}
  144. #endif
  145. #ifdef CONFIG_X86_MCE_AMD
  146. void mce_amd_feature_init(struct cpuinfo_x86 *c);
  147. #else
  148. static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
  149. #endif
  150. int mce_available(struct cpuinfo_x86 *c);
  151. DECLARE_PER_CPU(unsigned, mce_exception_count);
  152. DECLARE_PER_CPU(unsigned, mce_poll_count);
  153. extern atomic_t mce_entry;
  154. typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
  155. DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
  156. enum mcp_flags {
  157. MCP_TIMESTAMP = (1 << 0), /* log time stamp */
  158. MCP_UC = (1 << 1), /* log uncorrected errors */
  159. MCP_DONTLOG = (1 << 2), /* only clear, don't log */
  160. };
  161. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
  162. int mce_notify_irq(void);
  163. void mce_notify_process(void);
  164. DECLARE_PER_CPU(struct mce, injectm);
  165. extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
  166. const char __user *ubuf,
  167. size_t usize, loff_t *off));
  168. /* Disable CMCI/polling for MCA bank claimed by firmware */
  169. extern void mce_disable_bank(int bank);
  170. /*
  171. * Exception handler
  172. */
  173. /* Call the installed machine check handler for this CPU setup. */
  174. extern void (*machine_check_vector)(struct pt_regs *, long error_code);
  175. void do_machine_check(struct pt_regs *, long);
  176. /*
  177. * Threshold handler
  178. */
  179. extern void (*mce_threshold_vector)(void);
  180. extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  181. /*
  182. * Thermal handler
  183. */
  184. void intel_init_thermal(struct cpuinfo_x86 *c);
  185. void mce_log_therm_throt_event(__u64 status);
  186. /* Interrupt Handler for core thermal thresholds */
  187. extern int (*platform_thermal_notify)(__u64 msr_val);
  188. /* Interrupt Handler for package thermal thresholds */
  189. extern int (*platform_thermal_package_notify)(__u64 msr_val);
  190. /* Callback support of rate control, return true, if
  191. * callback has rate control */
  192. extern bool (*platform_thermal_package_rate_control)(void);
  193. #ifdef CONFIG_X86_THERMAL_VECTOR
  194. extern void mcheck_intel_therm_init(void);
  195. #else
  196. static inline void mcheck_intel_therm_init(void) { }
  197. #endif
  198. /*
  199. * Used by APEI to report memory error via /dev/mcelog
  200. */
  201. struct cper_sec_mem_err;
  202. extern void apei_mce_report_mem_error(int corrected,
  203. struct cper_sec_mem_err *mem_err);
  204. #endif /* _ASM_X86_MCE_H */