sstep.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/prefetch.h>
  15. #include <asm/sstep.h>
  16. #include <asm/processor.h>
  17. #include <asm/uaccess.h>
  18. #include <asm/cputable.h>
  19. extern char system_call_common[];
  20. #ifdef CONFIG_PPC64
  21. /* Bits in SRR1 that are copied from MSR */
  22. #define MSR_MASK 0xffffffff87c0ffffUL
  23. #else
  24. #define MSR_MASK 0x87c0ffff
  25. #endif
  26. /* Bits in XER */
  27. #define XER_SO 0x80000000U
  28. #define XER_OV 0x40000000U
  29. #define XER_CA 0x20000000U
  30. #ifdef CONFIG_PPC_FPU
  31. /*
  32. * Functions in ldstfp.S
  33. */
  34. extern int do_lfs(int rn, unsigned long ea);
  35. extern int do_lfd(int rn, unsigned long ea);
  36. extern int do_stfs(int rn, unsigned long ea);
  37. extern int do_stfd(int rn, unsigned long ea);
  38. extern int do_lvx(int rn, unsigned long ea);
  39. extern int do_stvx(int rn, unsigned long ea);
  40. extern int do_lxvd2x(int rn, unsigned long ea);
  41. extern int do_stxvd2x(int rn, unsigned long ea);
  42. #endif
  43. /*
  44. * Emulate the truncation of 64 bit values in 32-bit mode.
  45. */
  46. static unsigned long truncate_if_32bit(unsigned long msr, unsigned long val)
  47. {
  48. #ifdef __powerpc64__
  49. if ((msr & MSR_64BIT) == 0)
  50. val &= 0xffffffffUL;
  51. #endif
  52. return val;
  53. }
  54. /*
  55. * Determine whether a conditional branch instruction would branch.
  56. */
  57. static int __kprobes branch_taken(unsigned int instr, struct pt_regs *regs)
  58. {
  59. unsigned int bo = (instr >> 21) & 0x1f;
  60. unsigned int bi;
  61. if ((bo & 4) == 0) {
  62. /* decrement counter */
  63. --regs->ctr;
  64. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  65. return 0;
  66. }
  67. if ((bo & 0x10) == 0) {
  68. /* check bit from CR */
  69. bi = (instr >> 16) & 0x1f;
  70. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  71. return 0;
  72. }
  73. return 1;
  74. }
  75. static long __kprobes address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  76. {
  77. if (!user_mode(regs))
  78. return 1;
  79. return __access_ok(ea, nb, USER_DS);
  80. }
  81. /*
  82. * Calculate effective address for a D-form instruction
  83. */
  84. static unsigned long __kprobes dform_ea(unsigned int instr, struct pt_regs *regs)
  85. {
  86. int ra;
  87. unsigned long ea;
  88. ra = (instr >> 16) & 0x1f;
  89. ea = (signed short) instr; /* sign-extend */
  90. if (ra) {
  91. ea += regs->gpr[ra];
  92. if (instr & 0x04000000) { /* update forms */
  93. if ((instr>>26) != 47) /* stmw is not an update form */
  94. regs->gpr[ra] = ea;
  95. }
  96. }
  97. return truncate_if_32bit(regs->msr, ea);
  98. }
  99. #ifdef __powerpc64__
  100. /*
  101. * Calculate effective address for a DS-form instruction
  102. */
  103. static unsigned long __kprobes dsform_ea(unsigned int instr, struct pt_regs *regs)
  104. {
  105. int ra;
  106. unsigned long ea;
  107. ra = (instr >> 16) & 0x1f;
  108. ea = (signed short) (instr & ~3); /* sign-extend */
  109. if (ra) {
  110. ea += regs->gpr[ra];
  111. if ((instr & 3) == 1) /* update forms */
  112. regs->gpr[ra] = ea;
  113. }
  114. return truncate_if_32bit(regs->msr, ea);
  115. }
  116. #endif /* __powerpc64 */
  117. /*
  118. * Calculate effective address for an X-form instruction
  119. */
  120. static unsigned long __kprobes xform_ea(unsigned int instr, struct pt_regs *regs,
  121. int do_update)
  122. {
  123. int ra, rb;
  124. unsigned long ea;
  125. ra = (instr >> 16) & 0x1f;
  126. rb = (instr >> 11) & 0x1f;
  127. ea = regs->gpr[rb];
  128. if (ra) {
  129. ea += regs->gpr[ra];
  130. if (do_update) /* update forms */
  131. regs->gpr[ra] = ea;
  132. }
  133. return truncate_if_32bit(regs->msr, ea);
  134. }
  135. /*
  136. * Return the largest power of 2, not greater than sizeof(unsigned long),
  137. * such that x is a multiple of it.
  138. */
  139. static inline unsigned long max_align(unsigned long x)
  140. {
  141. x |= sizeof(unsigned long);
  142. return x & -x; /* isolates rightmost bit */
  143. }
  144. static inline unsigned long byterev_2(unsigned long x)
  145. {
  146. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  147. }
  148. static inline unsigned long byterev_4(unsigned long x)
  149. {
  150. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  151. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  152. }
  153. #ifdef __powerpc64__
  154. static inline unsigned long byterev_8(unsigned long x)
  155. {
  156. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  157. }
  158. #endif
  159. static int __kprobes read_mem_aligned(unsigned long *dest, unsigned long ea,
  160. int nb)
  161. {
  162. int err = 0;
  163. unsigned long x = 0;
  164. switch (nb) {
  165. case 1:
  166. err = __get_user(x, (unsigned char __user *) ea);
  167. break;
  168. case 2:
  169. err = __get_user(x, (unsigned short __user *) ea);
  170. break;
  171. case 4:
  172. err = __get_user(x, (unsigned int __user *) ea);
  173. break;
  174. #ifdef __powerpc64__
  175. case 8:
  176. err = __get_user(x, (unsigned long __user *) ea);
  177. break;
  178. #endif
  179. }
  180. if (!err)
  181. *dest = x;
  182. return err;
  183. }
  184. static int __kprobes read_mem_unaligned(unsigned long *dest, unsigned long ea,
  185. int nb, struct pt_regs *regs)
  186. {
  187. int err;
  188. unsigned long x, b, c;
  189. #ifdef __LITTLE_ENDIAN__
  190. int len = nb; /* save a copy of the length for byte reversal */
  191. #endif
  192. /* unaligned, do this in pieces */
  193. x = 0;
  194. for (; nb > 0; nb -= c) {
  195. #ifdef __LITTLE_ENDIAN__
  196. c = 1;
  197. #endif
  198. #ifdef __BIG_ENDIAN__
  199. c = max_align(ea);
  200. #endif
  201. if (c > nb)
  202. c = max_align(nb);
  203. err = read_mem_aligned(&b, ea, c);
  204. if (err)
  205. return err;
  206. x = (x << (8 * c)) + b;
  207. ea += c;
  208. }
  209. #ifdef __LITTLE_ENDIAN__
  210. switch (len) {
  211. case 2:
  212. *dest = byterev_2(x);
  213. break;
  214. case 4:
  215. *dest = byterev_4(x);
  216. break;
  217. #ifdef __powerpc64__
  218. case 8:
  219. *dest = byterev_8(x);
  220. break;
  221. #endif
  222. }
  223. #endif
  224. #ifdef __BIG_ENDIAN__
  225. *dest = x;
  226. #endif
  227. return 0;
  228. }
  229. /*
  230. * Read memory at address ea for nb bytes, return 0 for success
  231. * or -EFAULT if an error occurred.
  232. */
  233. static int __kprobes read_mem(unsigned long *dest, unsigned long ea, int nb,
  234. struct pt_regs *regs)
  235. {
  236. if (!address_ok(regs, ea, nb))
  237. return -EFAULT;
  238. if ((ea & (nb - 1)) == 0)
  239. return read_mem_aligned(dest, ea, nb);
  240. return read_mem_unaligned(dest, ea, nb, regs);
  241. }
  242. static int __kprobes write_mem_aligned(unsigned long val, unsigned long ea,
  243. int nb)
  244. {
  245. int err = 0;
  246. switch (nb) {
  247. case 1:
  248. err = __put_user(val, (unsigned char __user *) ea);
  249. break;
  250. case 2:
  251. err = __put_user(val, (unsigned short __user *) ea);
  252. break;
  253. case 4:
  254. err = __put_user(val, (unsigned int __user *) ea);
  255. break;
  256. #ifdef __powerpc64__
  257. case 8:
  258. err = __put_user(val, (unsigned long __user *) ea);
  259. break;
  260. #endif
  261. }
  262. return err;
  263. }
  264. static int __kprobes write_mem_unaligned(unsigned long val, unsigned long ea,
  265. int nb, struct pt_regs *regs)
  266. {
  267. int err;
  268. unsigned long c;
  269. #ifdef __LITTLE_ENDIAN__
  270. switch (nb) {
  271. case 2:
  272. val = byterev_2(val);
  273. break;
  274. case 4:
  275. val = byterev_4(val);
  276. break;
  277. #ifdef __powerpc64__
  278. case 8:
  279. val = byterev_8(val);
  280. break;
  281. #endif
  282. }
  283. #endif
  284. /* unaligned or little-endian, do this in pieces */
  285. for (; nb > 0; nb -= c) {
  286. #ifdef __LITTLE_ENDIAN__
  287. c = 1;
  288. #endif
  289. #ifdef __BIG_ENDIAN__
  290. c = max_align(ea);
  291. #endif
  292. if (c > nb)
  293. c = max_align(nb);
  294. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  295. if (err)
  296. return err;
  297. ea += c;
  298. }
  299. return 0;
  300. }
  301. /*
  302. * Write memory at address ea for nb bytes, return 0 for success
  303. * or -EFAULT if an error occurred.
  304. */
  305. static int __kprobes write_mem(unsigned long val, unsigned long ea, int nb,
  306. struct pt_regs *regs)
  307. {
  308. if (!address_ok(regs, ea, nb))
  309. return -EFAULT;
  310. if ((ea & (nb - 1)) == 0)
  311. return write_mem_aligned(val, ea, nb);
  312. return write_mem_unaligned(val, ea, nb, regs);
  313. }
  314. #ifdef CONFIG_PPC_FPU
  315. /*
  316. * Check the address and alignment, and call func to do the actual
  317. * load or store.
  318. */
  319. static int __kprobes do_fp_load(int rn, int (*func)(int, unsigned long),
  320. unsigned long ea, int nb,
  321. struct pt_regs *regs)
  322. {
  323. int err;
  324. union {
  325. double dbl;
  326. unsigned long ul[2];
  327. struct {
  328. #ifdef __BIG_ENDIAN__
  329. unsigned _pad_;
  330. unsigned word;
  331. #endif
  332. #ifdef __LITTLE_ENDIAN__
  333. unsigned word;
  334. unsigned _pad_;
  335. #endif
  336. } single;
  337. } data;
  338. unsigned long ptr;
  339. if (!address_ok(regs, ea, nb))
  340. return -EFAULT;
  341. if ((ea & 3) == 0)
  342. return (*func)(rn, ea);
  343. ptr = (unsigned long) &data.ul;
  344. if (sizeof(unsigned long) == 8 || nb == 4) {
  345. err = read_mem_unaligned(&data.ul[0], ea, nb, regs);
  346. if (nb == 4)
  347. ptr = (unsigned long)&(data.single.word);
  348. } else {
  349. /* reading a double on 32-bit */
  350. err = read_mem_unaligned(&data.ul[0], ea, 4, regs);
  351. if (!err)
  352. err = read_mem_unaligned(&data.ul[1], ea + 4, 4, regs);
  353. }
  354. if (err)
  355. return err;
  356. return (*func)(rn, ptr);
  357. }
  358. static int __kprobes do_fp_store(int rn, int (*func)(int, unsigned long),
  359. unsigned long ea, int nb,
  360. struct pt_regs *regs)
  361. {
  362. int err;
  363. union {
  364. double dbl;
  365. unsigned long ul[2];
  366. struct {
  367. #ifdef __BIG_ENDIAN__
  368. unsigned _pad_;
  369. unsigned word;
  370. #endif
  371. #ifdef __LITTLE_ENDIAN__
  372. unsigned word;
  373. unsigned _pad_;
  374. #endif
  375. } single;
  376. } data;
  377. unsigned long ptr;
  378. if (!address_ok(regs, ea, nb))
  379. return -EFAULT;
  380. if ((ea & 3) == 0)
  381. return (*func)(rn, ea);
  382. ptr = (unsigned long) &data.ul[0];
  383. if (sizeof(unsigned long) == 8 || nb == 4) {
  384. if (nb == 4)
  385. ptr = (unsigned long)&(data.single.word);
  386. err = (*func)(rn, ptr);
  387. if (err)
  388. return err;
  389. err = write_mem_unaligned(data.ul[0], ea, nb, regs);
  390. } else {
  391. /* writing a double on 32-bit */
  392. err = (*func)(rn, ptr);
  393. if (err)
  394. return err;
  395. err = write_mem_unaligned(data.ul[0], ea, 4, regs);
  396. if (!err)
  397. err = write_mem_unaligned(data.ul[1], ea + 4, 4, regs);
  398. }
  399. return err;
  400. }
  401. #endif
  402. #ifdef CONFIG_ALTIVEC
  403. /* For Altivec/VMX, no need to worry about alignment */
  404. static int __kprobes do_vec_load(int rn, int (*func)(int, unsigned long),
  405. unsigned long ea, struct pt_regs *regs)
  406. {
  407. if (!address_ok(regs, ea & ~0xfUL, 16))
  408. return -EFAULT;
  409. return (*func)(rn, ea);
  410. }
  411. static int __kprobes do_vec_store(int rn, int (*func)(int, unsigned long),
  412. unsigned long ea, struct pt_regs *regs)
  413. {
  414. if (!address_ok(regs, ea & ~0xfUL, 16))
  415. return -EFAULT;
  416. return (*func)(rn, ea);
  417. }
  418. #endif /* CONFIG_ALTIVEC */
  419. #ifdef CONFIG_VSX
  420. static int __kprobes do_vsx_load(int rn, int (*func)(int, unsigned long),
  421. unsigned long ea, struct pt_regs *regs)
  422. {
  423. int err;
  424. unsigned long val[2];
  425. if (!address_ok(regs, ea, 16))
  426. return -EFAULT;
  427. if ((ea & 3) == 0)
  428. return (*func)(rn, ea);
  429. err = read_mem_unaligned(&val[0], ea, 8, regs);
  430. if (!err)
  431. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  432. if (!err)
  433. err = (*func)(rn, (unsigned long) &val[0]);
  434. return err;
  435. }
  436. static int __kprobes do_vsx_store(int rn, int (*func)(int, unsigned long),
  437. unsigned long ea, struct pt_regs *regs)
  438. {
  439. int err;
  440. unsigned long val[2];
  441. if (!address_ok(regs, ea, 16))
  442. return -EFAULT;
  443. if ((ea & 3) == 0)
  444. return (*func)(rn, ea);
  445. err = (*func)(rn, (unsigned long) &val[0]);
  446. if (err)
  447. return err;
  448. err = write_mem_unaligned(val[0], ea, 8, regs);
  449. if (!err)
  450. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  451. return err;
  452. }
  453. #endif /* CONFIG_VSX */
  454. #define __put_user_asmx(x, addr, err, op, cr) \
  455. __asm__ __volatile__( \
  456. "1: " op " %2,0,%3\n" \
  457. " mfcr %1\n" \
  458. "2:\n" \
  459. ".section .fixup,\"ax\"\n" \
  460. "3: li %0,%4\n" \
  461. " b 2b\n" \
  462. ".previous\n" \
  463. ".section __ex_table,\"a\"\n" \
  464. PPC_LONG_ALIGN "\n" \
  465. PPC_LONG "1b,3b\n" \
  466. ".previous" \
  467. : "=r" (err), "=r" (cr) \
  468. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  469. #define __get_user_asmx(x, addr, err, op) \
  470. __asm__ __volatile__( \
  471. "1: "op" %1,0,%2\n" \
  472. "2:\n" \
  473. ".section .fixup,\"ax\"\n" \
  474. "3: li %0,%3\n" \
  475. " b 2b\n" \
  476. ".previous\n" \
  477. ".section __ex_table,\"a\"\n" \
  478. PPC_LONG_ALIGN "\n" \
  479. PPC_LONG "1b,3b\n" \
  480. ".previous" \
  481. : "=r" (err), "=r" (x) \
  482. : "r" (addr), "i" (-EFAULT), "0" (err))
  483. #define __cacheop_user_asmx(addr, err, op) \
  484. __asm__ __volatile__( \
  485. "1: "op" 0,%1\n" \
  486. "2:\n" \
  487. ".section .fixup,\"ax\"\n" \
  488. "3: li %0,%3\n" \
  489. " b 2b\n" \
  490. ".previous\n" \
  491. ".section __ex_table,\"a\"\n" \
  492. PPC_LONG_ALIGN "\n" \
  493. PPC_LONG "1b,3b\n" \
  494. ".previous" \
  495. : "=r" (err) \
  496. : "r" (addr), "i" (-EFAULT), "0" (err))
  497. static void __kprobes set_cr0(struct pt_regs *regs, int rd)
  498. {
  499. long val = regs->gpr[rd];
  500. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  501. #ifdef __powerpc64__
  502. if (!(regs->msr & MSR_64BIT))
  503. val = (int) val;
  504. #endif
  505. if (val < 0)
  506. regs->ccr |= 0x80000000;
  507. else if (val > 0)
  508. regs->ccr |= 0x40000000;
  509. else
  510. regs->ccr |= 0x20000000;
  511. }
  512. static void __kprobes add_with_carry(struct pt_regs *regs, int rd,
  513. unsigned long val1, unsigned long val2,
  514. unsigned long carry_in)
  515. {
  516. unsigned long val = val1 + val2;
  517. if (carry_in)
  518. ++val;
  519. regs->gpr[rd] = val;
  520. #ifdef __powerpc64__
  521. if (!(regs->msr & MSR_64BIT)) {
  522. val = (unsigned int) val;
  523. val1 = (unsigned int) val1;
  524. }
  525. #endif
  526. if (val < val1 || (carry_in && val == val1))
  527. regs->xer |= XER_CA;
  528. else
  529. regs->xer &= ~XER_CA;
  530. }
  531. static void __kprobes do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  532. int crfld)
  533. {
  534. unsigned int crval, shift;
  535. crval = (regs->xer >> 31) & 1; /* get SO bit */
  536. if (v1 < v2)
  537. crval |= 8;
  538. else if (v1 > v2)
  539. crval |= 4;
  540. else
  541. crval |= 2;
  542. shift = (7 - crfld) * 4;
  543. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  544. }
  545. static void __kprobes do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  546. unsigned long v2, int crfld)
  547. {
  548. unsigned int crval, shift;
  549. crval = (regs->xer >> 31) & 1; /* get SO bit */
  550. if (v1 < v2)
  551. crval |= 8;
  552. else if (v1 > v2)
  553. crval |= 4;
  554. else
  555. crval |= 2;
  556. shift = (7 - crfld) * 4;
  557. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  558. }
  559. /*
  560. * Elements of 32-bit rotate and mask instructions.
  561. */
  562. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  563. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  564. #ifdef __powerpc64__
  565. #define MASK64_L(mb) (~0UL >> (mb))
  566. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  567. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  568. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  569. #else
  570. #define DATA32(x) (x)
  571. #endif
  572. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  573. /*
  574. * Emulate instructions that cause a transfer of control,
  575. * loads and stores, and a few other instructions.
  576. * Returns 1 if the step was emulated, 0 if not,
  577. * or -1 if the instruction is one that should not be stepped,
  578. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  579. */
  580. int __kprobes emulate_step(struct pt_regs *regs, unsigned int instr)
  581. {
  582. unsigned int opcode, ra, rb, rd, spr, u;
  583. unsigned long int imm;
  584. unsigned long int val, val2;
  585. unsigned long int ea;
  586. unsigned int cr, mb, me, sh;
  587. int err;
  588. unsigned long old_ra, val3;
  589. long ival;
  590. opcode = instr >> 26;
  591. switch (opcode) {
  592. case 16: /* bc */
  593. imm = (signed short)(instr & 0xfffc);
  594. if ((instr & 2) == 0)
  595. imm += regs->nip;
  596. regs->nip += 4;
  597. regs->nip = truncate_if_32bit(regs->msr, regs->nip);
  598. if (instr & 1)
  599. regs->link = regs->nip;
  600. if (branch_taken(instr, regs))
  601. regs->nip = truncate_if_32bit(regs->msr, imm);
  602. return 1;
  603. #ifdef CONFIG_PPC64
  604. case 17: /* sc */
  605. /*
  606. * N.B. this uses knowledge about how the syscall
  607. * entry code works. If that is changed, this will
  608. * need to be changed also.
  609. */
  610. if (regs->gpr[0] == 0x1ebe &&
  611. cpu_has_feature(CPU_FTR_REAL_LE)) {
  612. regs->msr ^= MSR_LE;
  613. goto instr_done;
  614. }
  615. regs->gpr[9] = regs->gpr[13];
  616. regs->gpr[10] = MSR_KERNEL;
  617. regs->gpr[11] = regs->nip + 4;
  618. regs->gpr[12] = regs->msr & MSR_MASK;
  619. regs->gpr[13] = (unsigned long) get_paca();
  620. regs->nip = (unsigned long) &system_call_common;
  621. regs->msr = MSR_KERNEL;
  622. return 1;
  623. #endif
  624. case 18: /* b */
  625. imm = instr & 0x03fffffc;
  626. if (imm & 0x02000000)
  627. imm -= 0x04000000;
  628. if ((instr & 2) == 0)
  629. imm += regs->nip;
  630. if (instr & 1)
  631. regs->link = truncate_if_32bit(regs->msr, regs->nip + 4);
  632. imm = truncate_if_32bit(regs->msr, imm);
  633. regs->nip = imm;
  634. return 1;
  635. case 19:
  636. switch ((instr >> 1) & 0x3ff) {
  637. case 16: /* bclr */
  638. case 528: /* bcctr */
  639. imm = (instr & 0x400)? regs->ctr: regs->link;
  640. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  641. imm = truncate_if_32bit(regs->msr, imm);
  642. if (instr & 1)
  643. regs->link = regs->nip;
  644. if (branch_taken(instr, regs))
  645. regs->nip = imm;
  646. return 1;
  647. case 18: /* rfid, scary */
  648. return -1;
  649. case 150: /* isync */
  650. isync();
  651. goto instr_done;
  652. case 33: /* crnor */
  653. case 129: /* crandc */
  654. case 193: /* crxor */
  655. case 225: /* crnand */
  656. case 257: /* crand */
  657. case 289: /* creqv */
  658. case 417: /* crorc */
  659. case 449: /* cror */
  660. ra = (instr >> 16) & 0x1f;
  661. rb = (instr >> 11) & 0x1f;
  662. rd = (instr >> 21) & 0x1f;
  663. ra = (regs->ccr >> (31 - ra)) & 1;
  664. rb = (regs->ccr >> (31 - rb)) & 1;
  665. val = (instr >> (6 + ra * 2 + rb)) & 1;
  666. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  667. (val << (31 - rd));
  668. goto instr_done;
  669. }
  670. break;
  671. case 31:
  672. switch ((instr >> 1) & 0x3ff) {
  673. case 598: /* sync */
  674. #ifdef __powerpc64__
  675. switch ((instr >> 21) & 3) {
  676. case 1: /* lwsync */
  677. asm volatile("lwsync" : : : "memory");
  678. goto instr_done;
  679. case 2: /* ptesync */
  680. asm volatile("ptesync" : : : "memory");
  681. goto instr_done;
  682. }
  683. #endif
  684. mb();
  685. goto instr_done;
  686. case 854: /* eieio */
  687. eieio();
  688. goto instr_done;
  689. }
  690. break;
  691. }
  692. /* Following cases refer to regs->gpr[], so we need all regs */
  693. if (!FULL_REGS(regs))
  694. return 0;
  695. rd = (instr >> 21) & 0x1f;
  696. ra = (instr >> 16) & 0x1f;
  697. rb = (instr >> 11) & 0x1f;
  698. switch (opcode) {
  699. case 7: /* mulli */
  700. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  701. goto instr_done;
  702. case 8: /* subfic */
  703. imm = (short) instr;
  704. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  705. goto instr_done;
  706. case 10: /* cmpli */
  707. imm = (unsigned short) instr;
  708. val = regs->gpr[ra];
  709. #ifdef __powerpc64__
  710. if ((rd & 1) == 0)
  711. val = (unsigned int) val;
  712. #endif
  713. do_cmp_unsigned(regs, val, imm, rd >> 2);
  714. goto instr_done;
  715. case 11: /* cmpi */
  716. imm = (short) instr;
  717. val = regs->gpr[ra];
  718. #ifdef __powerpc64__
  719. if ((rd & 1) == 0)
  720. val = (int) val;
  721. #endif
  722. do_cmp_signed(regs, val, imm, rd >> 2);
  723. goto instr_done;
  724. case 12: /* addic */
  725. imm = (short) instr;
  726. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  727. goto instr_done;
  728. case 13: /* addic. */
  729. imm = (short) instr;
  730. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  731. set_cr0(regs, rd);
  732. goto instr_done;
  733. case 14: /* addi */
  734. imm = (short) instr;
  735. if (ra)
  736. imm += regs->gpr[ra];
  737. regs->gpr[rd] = imm;
  738. goto instr_done;
  739. case 15: /* addis */
  740. imm = ((short) instr) << 16;
  741. if (ra)
  742. imm += regs->gpr[ra];
  743. regs->gpr[rd] = imm;
  744. goto instr_done;
  745. case 20: /* rlwimi */
  746. mb = (instr >> 6) & 0x1f;
  747. me = (instr >> 1) & 0x1f;
  748. val = DATA32(regs->gpr[rd]);
  749. imm = MASK32(mb, me);
  750. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  751. goto logical_done;
  752. case 21: /* rlwinm */
  753. mb = (instr >> 6) & 0x1f;
  754. me = (instr >> 1) & 0x1f;
  755. val = DATA32(regs->gpr[rd]);
  756. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  757. goto logical_done;
  758. case 23: /* rlwnm */
  759. mb = (instr >> 6) & 0x1f;
  760. me = (instr >> 1) & 0x1f;
  761. rb = regs->gpr[rb] & 0x1f;
  762. val = DATA32(regs->gpr[rd]);
  763. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  764. goto logical_done;
  765. case 24: /* ori */
  766. imm = (unsigned short) instr;
  767. regs->gpr[ra] = regs->gpr[rd] | imm;
  768. goto instr_done;
  769. case 25: /* oris */
  770. imm = (unsigned short) instr;
  771. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  772. goto instr_done;
  773. case 26: /* xori */
  774. imm = (unsigned short) instr;
  775. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  776. goto instr_done;
  777. case 27: /* xoris */
  778. imm = (unsigned short) instr;
  779. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  780. goto instr_done;
  781. case 28: /* andi. */
  782. imm = (unsigned short) instr;
  783. regs->gpr[ra] = regs->gpr[rd] & imm;
  784. set_cr0(regs, ra);
  785. goto instr_done;
  786. case 29: /* andis. */
  787. imm = (unsigned short) instr;
  788. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  789. set_cr0(regs, ra);
  790. goto instr_done;
  791. #ifdef __powerpc64__
  792. case 30: /* rld* */
  793. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  794. val = regs->gpr[rd];
  795. if ((instr & 0x10) == 0) {
  796. sh = rb | ((instr & 2) << 4);
  797. val = ROTATE(val, sh);
  798. switch ((instr >> 2) & 3) {
  799. case 0: /* rldicl */
  800. regs->gpr[ra] = val & MASK64_L(mb);
  801. goto logical_done;
  802. case 1: /* rldicr */
  803. regs->gpr[ra] = val & MASK64_R(mb);
  804. goto logical_done;
  805. case 2: /* rldic */
  806. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  807. goto logical_done;
  808. case 3: /* rldimi */
  809. imm = MASK64(mb, 63 - sh);
  810. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  811. (val & imm);
  812. goto logical_done;
  813. }
  814. } else {
  815. sh = regs->gpr[rb] & 0x3f;
  816. val = ROTATE(val, sh);
  817. switch ((instr >> 1) & 7) {
  818. case 0: /* rldcl */
  819. regs->gpr[ra] = val & MASK64_L(mb);
  820. goto logical_done;
  821. case 1: /* rldcr */
  822. regs->gpr[ra] = val & MASK64_R(mb);
  823. goto logical_done;
  824. }
  825. }
  826. #endif
  827. case 31:
  828. switch ((instr >> 1) & 0x3ff) {
  829. case 83: /* mfmsr */
  830. if (regs->msr & MSR_PR)
  831. break;
  832. regs->gpr[rd] = regs->msr & MSR_MASK;
  833. goto instr_done;
  834. case 146: /* mtmsr */
  835. if (regs->msr & MSR_PR)
  836. break;
  837. imm = regs->gpr[rd];
  838. if ((imm & MSR_RI) == 0)
  839. /* can't step mtmsr that would clear MSR_RI */
  840. return -1;
  841. regs->msr = imm;
  842. goto instr_done;
  843. #ifdef CONFIG_PPC64
  844. case 178: /* mtmsrd */
  845. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  846. /* mtmsrd doesn't change MSR_HV and MSR_ME */
  847. if (regs->msr & MSR_PR)
  848. break;
  849. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffefffUL;
  850. imm = (regs->msr & MSR_MASK & ~imm)
  851. | (regs->gpr[rd] & imm);
  852. if ((imm & MSR_RI) == 0)
  853. /* can't step mtmsrd that would clear MSR_RI */
  854. return -1;
  855. regs->msr = imm;
  856. goto instr_done;
  857. #endif
  858. case 19: /* mfcr */
  859. regs->gpr[rd] = regs->ccr;
  860. regs->gpr[rd] &= 0xffffffffUL;
  861. goto instr_done;
  862. case 144: /* mtcrf */
  863. imm = 0xf0000000UL;
  864. val = regs->gpr[rd];
  865. for (sh = 0; sh < 8; ++sh) {
  866. if (instr & (0x80000 >> sh))
  867. regs->ccr = (regs->ccr & ~imm) |
  868. (val & imm);
  869. imm >>= 4;
  870. }
  871. goto instr_done;
  872. case 339: /* mfspr */
  873. spr = (instr >> 11) & 0x3ff;
  874. switch (spr) {
  875. case 0x20: /* mfxer */
  876. regs->gpr[rd] = regs->xer;
  877. regs->gpr[rd] &= 0xffffffffUL;
  878. goto instr_done;
  879. case 0x100: /* mflr */
  880. regs->gpr[rd] = regs->link;
  881. goto instr_done;
  882. case 0x120: /* mfctr */
  883. regs->gpr[rd] = regs->ctr;
  884. goto instr_done;
  885. }
  886. break;
  887. case 467: /* mtspr */
  888. spr = (instr >> 11) & 0x3ff;
  889. switch (spr) {
  890. case 0x20: /* mtxer */
  891. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  892. goto instr_done;
  893. case 0x100: /* mtlr */
  894. regs->link = regs->gpr[rd];
  895. goto instr_done;
  896. case 0x120: /* mtctr */
  897. regs->ctr = regs->gpr[rd];
  898. goto instr_done;
  899. }
  900. break;
  901. /*
  902. * Compare instructions
  903. */
  904. case 0: /* cmp */
  905. val = regs->gpr[ra];
  906. val2 = regs->gpr[rb];
  907. #ifdef __powerpc64__
  908. if ((rd & 1) == 0) {
  909. /* word (32-bit) compare */
  910. val = (int) val;
  911. val2 = (int) val2;
  912. }
  913. #endif
  914. do_cmp_signed(regs, val, val2, rd >> 2);
  915. goto instr_done;
  916. case 32: /* cmpl */
  917. val = regs->gpr[ra];
  918. val2 = regs->gpr[rb];
  919. #ifdef __powerpc64__
  920. if ((rd & 1) == 0) {
  921. /* word (32-bit) compare */
  922. val = (unsigned int) val;
  923. val2 = (unsigned int) val2;
  924. }
  925. #endif
  926. do_cmp_unsigned(regs, val, val2, rd >> 2);
  927. goto instr_done;
  928. /*
  929. * Arithmetic instructions
  930. */
  931. case 8: /* subfc */
  932. add_with_carry(regs, rd, ~regs->gpr[ra],
  933. regs->gpr[rb], 1);
  934. goto arith_done;
  935. #ifdef __powerpc64__
  936. case 9: /* mulhdu */
  937. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  938. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  939. goto arith_done;
  940. #endif
  941. case 10: /* addc */
  942. add_with_carry(regs, rd, regs->gpr[ra],
  943. regs->gpr[rb], 0);
  944. goto arith_done;
  945. case 11: /* mulhwu */
  946. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  947. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  948. goto arith_done;
  949. case 40: /* subf */
  950. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  951. goto arith_done;
  952. #ifdef __powerpc64__
  953. case 73: /* mulhd */
  954. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  955. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  956. goto arith_done;
  957. #endif
  958. case 75: /* mulhw */
  959. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  960. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  961. goto arith_done;
  962. case 104: /* neg */
  963. regs->gpr[rd] = -regs->gpr[ra];
  964. goto arith_done;
  965. case 136: /* subfe */
  966. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  967. regs->xer & XER_CA);
  968. goto arith_done;
  969. case 138: /* adde */
  970. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  971. regs->xer & XER_CA);
  972. goto arith_done;
  973. case 200: /* subfze */
  974. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  975. regs->xer & XER_CA);
  976. goto arith_done;
  977. case 202: /* addze */
  978. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  979. regs->xer & XER_CA);
  980. goto arith_done;
  981. case 232: /* subfme */
  982. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  983. regs->xer & XER_CA);
  984. goto arith_done;
  985. #ifdef __powerpc64__
  986. case 233: /* mulld */
  987. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  988. goto arith_done;
  989. #endif
  990. case 234: /* addme */
  991. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  992. regs->xer & XER_CA);
  993. goto arith_done;
  994. case 235: /* mullw */
  995. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  996. (unsigned int) regs->gpr[rb];
  997. goto arith_done;
  998. case 266: /* add */
  999. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  1000. goto arith_done;
  1001. #ifdef __powerpc64__
  1002. case 457: /* divdu */
  1003. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  1004. goto arith_done;
  1005. #endif
  1006. case 459: /* divwu */
  1007. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  1008. (unsigned int) regs->gpr[rb];
  1009. goto arith_done;
  1010. #ifdef __powerpc64__
  1011. case 489: /* divd */
  1012. regs->gpr[rd] = (long int) regs->gpr[ra] /
  1013. (long int) regs->gpr[rb];
  1014. goto arith_done;
  1015. #endif
  1016. case 491: /* divw */
  1017. regs->gpr[rd] = (int) regs->gpr[ra] /
  1018. (int) regs->gpr[rb];
  1019. goto arith_done;
  1020. /*
  1021. * Logical instructions
  1022. */
  1023. case 26: /* cntlzw */
  1024. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  1025. "r" (regs->gpr[rd]));
  1026. goto logical_done;
  1027. #ifdef __powerpc64__
  1028. case 58: /* cntlzd */
  1029. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  1030. "r" (regs->gpr[rd]));
  1031. goto logical_done;
  1032. #endif
  1033. case 28: /* and */
  1034. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  1035. goto logical_done;
  1036. case 60: /* andc */
  1037. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  1038. goto logical_done;
  1039. case 124: /* nor */
  1040. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  1041. goto logical_done;
  1042. case 284: /* xor */
  1043. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  1044. goto logical_done;
  1045. case 316: /* xor */
  1046. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  1047. goto logical_done;
  1048. case 412: /* orc */
  1049. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  1050. goto logical_done;
  1051. case 444: /* or */
  1052. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  1053. goto logical_done;
  1054. case 476: /* nand */
  1055. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  1056. goto logical_done;
  1057. case 922: /* extsh */
  1058. regs->gpr[ra] = (signed short) regs->gpr[rd];
  1059. goto logical_done;
  1060. case 954: /* extsb */
  1061. regs->gpr[ra] = (signed char) regs->gpr[rd];
  1062. goto logical_done;
  1063. #ifdef __powerpc64__
  1064. case 986: /* extsw */
  1065. regs->gpr[ra] = (signed int) regs->gpr[rd];
  1066. goto logical_done;
  1067. #endif
  1068. /*
  1069. * Shift instructions
  1070. */
  1071. case 24: /* slw */
  1072. sh = regs->gpr[rb] & 0x3f;
  1073. if (sh < 32)
  1074. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1075. else
  1076. regs->gpr[ra] = 0;
  1077. goto logical_done;
  1078. case 536: /* srw */
  1079. sh = regs->gpr[rb] & 0x3f;
  1080. if (sh < 32)
  1081. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1082. else
  1083. regs->gpr[ra] = 0;
  1084. goto logical_done;
  1085. case 792: /* sraw */
  1086. sh = regs->gpr[rb] & 0x3f;
  1087. ival = (signed int) regs->gpr[rd];
  1088. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1089. if (ival < 0 && (sh >= 32 || (ival & ((1 << sh) - 1)) != 0))
  1090. regs->xer |= XER_CA;
  1091. else
  1092. regs->xer &= ~XER_CA;
  1093. goto logical_done;
  1094. case 824: /* srawi */
  1095. sh = rb;
  1096. ival = (signed int) regs->gpr[rd];
  1097. regs->gpr[ra] = ival >> sh;
  1098. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1099. regs->xer |= XER_CA;
  1100. else
  1101. regs->xer &= ~XER_CA;
  1102. goto logical_done;
  1103. #ifdef __powerpc64__
  1104. case 27: /* sld */
  1105. sh = regs->gpr[rd] & 0x7f;
  1106. if (sh < 64)
  1107. regs->gpr[ra] = regs->gpr[rd] << sh;
  1108. else
  1109. regs->gpr[ra] = 0;
  1110. goto logical_done;
  1111. case 539: /* srd */
  1112. sh = regs->gpr[rb] & 0x7f;
  1113. if (sh < 64)
  1114. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1115. else
  1116. regs->gpr[ra] = 0;
  1117. goto logical_done;
  1118. case 794: /* srad */
  1119. sh = regs->gpr[rb] & 0x7f;
  1120. ival = (signed long int) regs->gpr[rd];
  1121. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1122. if (ival < 0 && (sh >= 64 || (ival & ((1 << sh) - 1)) != 0))
  1123. regs->xer |= XER_CA;
  1124. else
  1125. regs->xer &= ~XER_CA;
  1126. goto logical_done;
  1127. case 826: /* sradi with sh_5 = 0 */
  1128. case 827: /* sradi with sh_5 = 1 */
  1129. sh = rb | ((instr & 2) << 4);
  1130. ival = (signed long int) regs->gpr[rd];
  1131. regs->gpr[ra] = ival >> sh;
  1132. if (ival < 0 && (ival & ((1 << sh) - 1)) != 0)
  1133. regs->xer |= XER_CA;
  1134. else
  1135. regs->xer &= ~XER_CA;
  1136. goto logical_done;
  1137. #endif /* __powerpc64__ */
  1138. /*
  1139. * Cache instructions
  1140. */
  1141. case 54: /* dcbst */
  1142. ea = xform_ea(instr, regs, 0);
  1143. if (!address_ok(regs, ea, 8))
  1144. return 0;
  1145. err = 0;
  1146. __cacheop_user_asmx(ea, err, "dcbst");
  1147. if (err)
  1148. return 0;
  1149. goto instr_done;
  1150. case 86: /* dcbf */
  1151. ea = xform_ea(instr, regs, 0);
  1152. if (!address_ok(regs, ea, 8))
  1153. return 0;
  1154. err = 0;
  1155. __cacheop_user_asmx(ea, err, "dcbf");
  1156. if (err)
  1157. return 0;
  1158. goto instr_done;
  1159. case 246: /* dcbtst */
  1160. if (rd == 0) {
  1161. ea = xform_ea(instr, regs, 0);
  1162. prefetchw((void *) ea);
  1163. }
  1164. goto instr_done;
  1165. case 278: /* dcbt */
  1166. if (rd == 0) {
  1167. ea = xform_ea(instr, regs, 0);
  1168. prefetch((void *) ea);
  1169. }
  1170. goto instr_done;
  1171. }
  1172. break;
  1173. }
  1174. /*
  1175. * Following cases are for loads and stores, so bail out
  1176. * if we're in little-endian mode.
  1177. */
  1178. if (regs->msr & MSR_LE)
  1179. return 0;
  1180. /*
  1181. * Save register RA in case it's an update form load or store
  1182. * and the access faults.
  1183. */
  1184. old_ra = regs->gpr[ra];
  1185. switch (opcode) {
  1186. case 31:
  1187. u = instr & 0x40;
  1188. switch ((instr >> 1) & 0x3ff) {
  1189. case 20: /* lwarx */
  1190. ea = xform_ea(instr, regs, 0);
  1191. if (ea & 3)
  1192. break; /* can't handle misaligned */
  1193. err = -EFAULT;
  1194. if (!address_ok(regs, ea, 4))
  1195. goto ldst_done;
  1196. err = 0;
  1197. __get_user_asmx(val, ea, err, "lwarx");
  1198. if (!err)
  1199. regs->gpr[rd] = val;
  1200. goto ldst_done;
  1201. case 150: /* stwcx. */
  1202. ea = xform_ea(instr, regs, 0);
  1203. if (ea & 3)
  1204. break; /* can't handle misaligned */
  1205. err = -EFAULT;
  1206. if (!address_ok(regs, ea, 4))
  1207. goto ldst_done;
  1208. err = 0;
  1209. __put_user_asmx(regs->gpr[rd], ea, err, "stwcx.", cr);
  1210. if (!err)
  1211. regs->ccr = (regs->ccr & 0x0fffffff) |
  1212. (cr & 0xe0000000) |
  1213. ((regs->xer >> 3) & 0x10000000);
  1214. goto ldst_done;
  1215. #ifdef __powerpc64__
  1216. case 84: /* ldarx */
  1217. ea = xform_ea(instr, regs, 0);
  1218. if (ea & 7)
  1219. break; /* can't handle misaligned */
  1220. err = -EFAULT;
  1221. if (!address_ok(regs, ea, 8))
  1222. goto ldst_done;
  1223. err = 0;
  1224. __get_user_asmx(val, ea, err, "ldarx");
  1225. if (!err)
  1226. regs->gpr[rd] = val;
  1227. goto ldst_done;
  1228. case 214: /* stdcx. */
  1229. ea = xform_ea(instr, regs, 0);
  1230. if (ea & 7)
  1231. break; /* can't handle misaligned */
  1232. err = -EFAULT;
  1233. if (!address_ok(regs, ea, 8))
  1234. goto ldst_done;
  1235. err = 0;
  1236. __put_user_asmx(regs->gpr[rd], ea, err, "stdcx.", cr);
  1237. if (!err)
  1238. regs->ccr = (regs->ccr & 0x0fffffff) |
  1239. (cr & 0xe0000000) |
  1240. ((regs->xer >> 3) & 0x10000000);
  1241. goto ldst_done;
  1242. case 21: /* ldx */
  1243. case 53: /* ldux */
  1244. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1245. 8, regs);
  1246. goto ldst_done;
  1247. #endif
  1248. case 23: /* lwzx */
  1249. case 55: /* lwzux */
  1250. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1251. 4, regs);
  1252. goto ldst_done;
  1253. case 87: /* lbzx */
  1254. case 119: /* lbzux */
  1255. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1256. 1, regs);
  1257. goto ldst_done;
  1258. #ifdef CONFIG_ALTIVEC
  1259. case 103: /* lvx */
  1260. case 359: /* lvxl */
  1261. if (!(regs->msr & MSR_VEC))
  1262. break;
  1263. ea = xform_ea(instr, regs, 0);
  1264. err = do_vec_load(rd, do_lvx, ea, regs);
  1265. goto ldst_done;
  1266. case 231: /* stvx */
  1267. case 487: /* stvxl */
  1268. if (!(regs->msr & MSR_VEC))
  1269. break;
  1270. ea = xform_ea(instr, regs, 0);
  1271. err = do_vec_store(rd, do_stvx, ea, regs);
  1272. goto ldst_done;
  1273. #endif /* CONFIG_ALTIVEC */
  1274. #ifdef __powerpc64__
  1275. case 149: /* stdx */
  1276. case 181: /* stdux */
  1277. val = regs->gpr[rd];
  1278. err = write_mem(val, xform_ea(instr, regs, u), 8, regs);
  1279. goto ldst_done;
  1280. #endif
  1281. case 151: /* stwx */
  1282. case 183: /* stwux */
  1283. val = regs->gpr[rd];
  1284. err = write_mem(val, xform_ea(instr, regs, u), 4, regs);
  1285. goto ldst_done;
  1286. case 215: /* stbx */
  1287. case 247: /* stbux */
  1288. val = regs->gpr[rd];
  1289. err = write_mem(val, xform_ea(instr, regs, u), 1, regs);
  1290. goto ldst_done;
  1291. case 279: /* lhzx */
  1292. case 311: /* lhzux */
  1293. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1294. 2, regs);
  1295. goto ldst_done;
  1296. #ifdef __powerpc64__
  1297. case 341: /* lwax */
  1298. case 373: /* lwaux */
  1299. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1300. 4, regs);
  1301. if (!err)
  1302. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1303. goto ldst_done;
  1304. #endif
  1305. case 343: /* lhax */
  1306. case 375: /* lhaux */
  1307. err = read_mem(&regs->gpr[rd], xform_ea(instr, regs, u),
  1308. 2, regs);
  1309. if (!err)
  1310. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1311. goto ldst_done;
  1312. case 407: /* sthx */
  1313. case 439: /* sthux */
  1314. val = regs->gpr[rd];
  1315. err = write_mem(val, xform_ea(instr, regs, u), 2, regs);
  1316. goto ldst_done;
  1317. #ifdef __powerpc64__
  1318. case 532: /* ldbrx */
  1319. err = read_mem(&val, xform_ea(instr, regs, 0), 8, regs);
  1320. if (!err)
  1321. regs->gpr[rd] = byterev_8(val);
  1322. goto ldst_done;
  1323. #endif
  1324. case 534: /* lwbrx */
  1325. err = read_mem(&val, xform_ea(instr, regs, 0), 4, regs);
  1326. if (!err)
  1327. regs->gpr[rd] = byterev_4(val);
  1328. goto ldst_done;
  1329. #ifdef CONFIG_PPC_CPU
  1330. case 535: /* lfsx */
  1331. case 567: /* lfsux */
  1332. if (!(regs->msr & MSR_FP))
  1333. break;
  1334. ea = xform_ea(instr, regs, u);
  1335. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1336. goto ldst_done;
  1337. case 599: /* lfdx */
  1338. case 631: /* lfdux */
  1339. if (!(regs->msr & MSR_FP))
  1340. break;
  1341. ea = xform_ea(instr, regs, u);
  1342. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1343. goto ldst_done;
  1344. case 663: /* stfsx */
  1345. case 695: /* stfsux */
  1346. if (!(regs->msr & MSR_FP))
  1347. break;
  1348. ea = xform_ea(instr, regs, u);
  1349. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1350. goto ldst_done;
  1351. case 727: /* stfdx */
  1352. case 759: /* stfdux */
  1353. if (!(regs->msr & MSR_FP))
  1354. break;
  1355. ea = xform_ea(instr, regs, u);
  1356. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1357. goto ldst_done;
  1358. #endif
  1359. #ifdef __powerpc64__
  1360. case 660: /* stdbrx */
  1361. val = byterev_8(regs->gpr[rd]);
  1362. err = write_mem(val, xform_ea(instr, regs, 0), 8, regs);
  1363. goto ldst_done;
  1364. #endif
  1365. case 662: /* stwbrx */
  1366. val = byterev_4(regs->gpr[rd]);
  1367. err = write_mem(val, xform_ea(instr, regs, 0), 4, regs);
  1368. goto ldst_done;
  1369. case 790: /* lhbrx */
  1370. err = read_mem(&val, xform_ea(instr, regs, 0), 2, regs);
  1371. if (!err)
  1372. regs->gpr[rd] = byterev_2(val);
  1373. goto ldst_done;
  1374. case 918: /* sthbrx */
  1375. val = byterev_2(regs->gpr[rd]);
  1376. err = write_mem(val, xform_ea(instr, regs, 0), 2, regs);
  1377. goto ldst_done;
  1378. #ifdef CONFIG_VSX
  1379. case 844: /* lxvd2x */
  1380. case 876: /* lxvd2ux */
  1381. if (!(regs->msr & MSR_VSX))
  1382. break;
  1383. rd |= (instr & 1) << 5;
  1384. ea = xform_ea(instr, regs, u);
  1385. err = do_vsx_load(rd, do_lxvd2x, ea, regs);
  1386. goto ldst_done;
  1387. case 972: /* stxvd2x */
  1388. case 1004: /* stxvd2ux */
  1389. if (!(regs->msr & MSR_VSX))
  1390. break;
  1391. rd |= (instr & 1) << 5;
  1392. ea = xform_ea(instr, regs, u);
  1393. err = do_vsx_store(rd, do_stxvd2x, ea, regs);
  1394. goto ldst_done;
  1395. #endif /* CONFIG_VSX */
  1396. }
  1397. break;
  1398. case 32: /* lwz */
  1399. case 33: /* lwzu */
  1400. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 4, regs);
  1401. goto ldst_done;
  1402. case 34: /* lbz */
  1403. case 35: /* lbzu */
  1404. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 1, regs);
  1405. goto ldst_done;
  1406. case 36: /* stw */
  1407. val = regs->gpr[rd];
  1408. err = write_mem(val, dform_ea(instr, regs), 4, regs);
  1409. goto ldst_done;
  1410. case 37: /* stwu */
  1411. val = regs->gpr[rd];
  1412. val3 = dform_ea(instr, regs);
  1413. /*
  1414. * For PPC32 we always use stwu to change stack point with r1. So
  1415. * this emulated store may corrupt the exception frame, now we
  1416. * have to provide the exception frame trampoline, which is pushed
  1417. * below the kprobed function stack. So we only update gpr[1] but
  1418. * don't emulate the real store operation. We will do real store
  1419. * operation safely in exception return code by checking this flag.
  1420. */
  1421. if ((ra == 1) && !(regs->msr & MSR_PR) \
  1422. && (val3 >= (regs->gpr[1] - STACK_INT_FRAME_SIZE))) {
  1423. #ifdef CONFIG_PPC32
  1424. /*
  1425. * Check if we will touch kernel sack overflow
  1426. */
  1427. if (val3 - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) {
  1428. printk(KERN_CRIT "Can't kprobe this since Kernel stack overflow.\n");
  1429. err = -EINVAL;
  1430. break;
  1431. }
  1432. #endif /* CONFIG_PPC32 */
  1433. /*
  1434. * Check if we already set since that means we'll
  1435. * lose the previous value.
  1436. */
  1437. WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE));
  1438. set_thread_flag(TIF_EMULATE_STACK_STORE);
  1439. err = 0;
  1440. } else
  1441. err = write_mem(val, val3, 4, regs);
  1442. goto ldst_done;
  1443. case 38: /* stb */
  1444. case 39: /* stbu */
  1445. val = regs->gpr[rd];
  1446. err = write_mem(val, dform_ea(instr, regs), 1, regs);
  1447. goto ldst_done;
  1448. case 40: /* lhz */
  1449. case 41: /* lhzu */
  1450. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1451. goto ldst_done;
  1452. case 42: /* lha */
  1453. case 43: /* lhau */
  1454. err = read_mem(&regs->gpr[rd], dform_ea(instr, regs), 2, regs);
  1455. if (!err)
  1456. regs->gpr[rd] = (signed short) regs->gpr[rd];
  1457. goto ldst_done;
  1458. case 44: /* sth */
  1459. case 45: /* sthu */
  1460. val = regs->gpr[rd];
  1461. err = write_mem(val, dform_ea(instr, regs), 2, regs);
  1462. goto ldst_done;
  1463. case 46: /* lmw */
  1464. ra = (instr >> 16) & 0x1f;
  1465. if (ra >= rd)
  1466. break; /* invalid form, ra in range to load */
  1467. ea = dform_ea(instr, regs);
  1468. do {
  1469. err = read_mem(&regs->gpr[rd], ea, 4, regs);
  1470. if (err)
  1471. return 0;
  1472. ea += 4;
  1473. } while (++rd < 32);
  1474. goto instr_done;
  1475. case 47: /* stmw */
  1476. ea = dform_ea(instr, regs);
  1477. do {
  1478. err = write_mem(regs->gpr[rd], ea, 4, regs);
  1479. if (err)
  1480. return 0;
  1481. ea += 4;
  1482. } while (++rd < 32);
  1483. goto instr_done;
  1484. #ifdef CONFIG_PPC_FPU
  1485. case 48: /* lfs */
  1486. case 49: /* lfsu */
  1487. if (!(regs->msr & MSR_FP))
  1488. break;
  1489. ea = dform_ea(instr, regs);
  1490. err = do_fp_load(rd, do_lfs, ea, 4, regs);
  1491. goto ldst_done;
  1492. case 50: /* lfd */
  1493. case 51: /* lfdu */
  1494. if (!(regs->msr & MSR_FP))
  1495. break;
  1496. ea = dform_ea(instr, regs);
  1497. err = do_fp_load(rd, do_lfd, ea, 8, regs);
  1498. goto ldst_done;
  1499. case 52: /* stfs */
  1500. case 53: /* stfsu */
  1501. if (!(regs->msr & MSR_FP))
  1502. break;
  1503. ea = dform_ea(instr, regs);
  1504. err = do_fp_store(rd, do_stfs, ea, 4, regs);
  1505. goto ldst_done;
  1506. case 54: /* stfd */
  1507. case 55: /* stfdu */
  1508. if (!(regs->msr & MSR_FP))
  1509. break;
  1510. ea = dform_ea(instr, regs);
  1511. err = do_fp_store(rd, do_stfd, ea, 8, regs);
  1512. goto ldst_done;
  1513. #endif
  1514. #ifdef __powerpc64__
  1515. case 58: /* ld[u], lwa */
  1516. switch (instr & 3) {
  1517. case 0: /* ld */
  1518. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1519. 8, regs);
  1520. goto ldst_done;
  1521. case 1: /* ldu */
  1522. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1523. 8, regs);
  1524. goto ldst_done;
  1525. case 2: /* lwa */
  1526. err = read_mem(&regs->gpr[rd], dsform_ea(instr, regs),
  1527. 4, regs);
  1528. if (!err)
  1529. regs->gpr[rd] = (signed int) regs->gpr[rd];
  1530. goto ldst_done;
  1531. }
  1532. break;
  1533. case 62: /* std[u] */
  1534. val = regs->gpr[rd];
  1535. switch (instr & 3) {
  1536. case 0: /* std */
  1537. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1538. goto ldst_done;
  1539. case 1: /* stdu */
  1540. err = write_mem(val, dsform_ea(instr, regs), 8, regs);
  1541. goto ldst_done;
  1542. }
  1543. break;
  1544. #endif /* __powerpc64__ */
  1545. }
  1546. err = -EINVAL;
  1547. ldst_done:
  1548. if (err) {
  1549. regs->gpr[ra] = old_ra;
  1550. return 0; /* invoke DSI if -EFAULT? */
  1551. }
  1552. instr_done:
  1553. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1554. return 1;
  1555. logical_done:
  1556. if (instr & 1)
  1557. set_cr0(regs, ra);
  1558. goto instr_done;
  1559. arith_done:
  1560. if (instr & 1)
  1561. set_cr0(regs, rd);
  1562. goto instr_done;
  1563. }