booke.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  17. *
  18. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  19. * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
  20. * Scott Wood <scottwood@freescale.com>
  21. * Varun Sethi <varun.sethi@freescale.com>
  22. */
  23. #include <linux/errno.h>
  24. #include <linux/err.h>
  25. #include <linux/kvm_host.h>
  26. #include <linux/gfp.h>
  27. #include <linux/module.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/fs.h>
  30. #include <asm/cputable.h>
  31. #include <asm/uaccess.h>
  32. #include <asm/kvm_ppc.h>
  33. #include <asm/cacheflush.h>
  34. #include <asm/dbell.h>
  35. #include <asm/hw_irq.h>
  36. #include <asm/irq.h>
  37. #include <asm/time.h>
  38. #include "timing.h"
  39. #include "booke.h"
  40. #define CREATE_TRACE_POINTS
  41. #include "trace_booke.h"
  42. unsigned long kvmppc_booke_handlers;
  43. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  44. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  45. struct kvm_stats_debugfs_item debugfs_entries[] = {
  46. { "mmio", VCPU_STAT(mmio_exits) },
  47. { "dcr", VCPU_STAT(dcr_exits) },
  48. { "sig", VCPU_STAT(signal_exits) },
  49. { "itlb_r", VCPU_STAT(itlb_real_miss_exits) },
  50. { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) },
  51. { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) },
  52. { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) },
  53. { "sysc", VCPU_STAT(syscall_exits) },
  54. { "isi", VCPU_STAT(isi_exits) },
  55. { "dsi", VCPU_STAT(dsi_exits) },
  56. { "inst_emu", VCPU_STAT(emulated_inst_exits) },
  57. { "dec", VCPU_STAT(dec_exits) },
  58. { "ext_intr", VCPU_STAT(ext_intr_exits) },
  59. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  60. { "doorbell", VCPU_STAT(dbell_exits) },
  61. { "guest doorbell", VCPU_STAT(gdbell_exits) },
  62. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  63. { NULL }
  64. };
  65. /* TODO: use vcpu_printf() */
  66. void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
  67. {
  68. int i;
  69. printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
  70. printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
  71. printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
  72. vcpu->arch.shared->srr1);
  73. printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
  74. for (i = 0; i < 32; i += 4) {
  75. printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
  76. kvmppc_get_gpr(vcpu, i),
  77. kvmppc_get_gpr(vcpu, i+1),
  78. kvmppc_get_gpr(vcpu, i+2),
  79. kvmppc_get_gpr(vcpu, i+3));
  80. }
  81. }
  82. #ifdef CONFIG_SPE
  83. void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
  84. {
  85. preempt_disable();
  86. enable_kernel_spe();
  87. kvmppc_save_guest_spe(vcpu);
  88. vcpu->arch.shadow_msr &= ~MSR_SPE;
  89. preempt_enable();
  90. }
  91. static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
  92. {
  93. preempt_disable();
  94. enable_kernel_spe();
  95. kvmppc_load_guest_spe(vcpu);
  96. vcpu->arch.shadow_msr |= MSR_SPE;
  97. preempt_enable();
  98. }
  99. static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
  100. {
  101. if (vcpu->arch.shared->msr & MSR_SPE) {
  102. if (!(vcpu->arch.shadow_msr & MSR_SPE))
  103. kvmppc_vcpu_enable_spe(vcpu);
  104. } else if (vcpu->arch.shadow_msr & MSR_SPE) {
  105. kvmppc_vcpu_disable_spe(vcpu);
  106. }
  107. }
  108. #else
  109. static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
  110. {
  111. }
  112. #endif
  113. static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
  114. {
  115. #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
  116. /* We always treat the FP bit as enabled from the host
  117. perspective, so only need to adjust the shadow MSR */
  118. vcpu->arch.shadow_msr &= ~MSR_FP;
  119. vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
  120. #endif
  121. }
  122. static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
  123. {
  124. /* Synchronize guest's desire to get debug interrupts into shadow MSR */
  125. #ifndef CONFIG_KVM_BOOKE_HV
  126. vcpu->arch.shadow_msr &= ~MSR_DE;
  127. vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
  128. #endif
  129. /* Force enable debug interrupts when user space wants to debug */
  130. if (vcpu->guest_debug) {
  131. #ifdef CONFIG_KVM_BOOKE_HV
  132. /*
  133. * Since there is no shadow MSR, sync MSR_DE into the guest
  134. * visible MSR.
  135. */
  136. vcpu->arch.shared->msr |= MSR_DE;
  137. #else
  138. vcpu->arch.shadow_msr |= MSR_DE;
  139. vcpu->arch.shared->msr &= ~MSR_DE;
  140. #endif
  141. }
  142. }
  143. /*
  144. * Helper function for "full" MSR writes. No need to call this if only
  145. * EE/CE/ME/DE/RI are changing.
  146. */
  147. void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
  148. {
  149. u32 old_msr = vcpu->arch.shared->msr;
  150. #ifdef CONFIG_KVM_BOOKE_HV
  151. new_msr |= MSR_GS;
  152. #endif
  153. vcpu->arch.shared->msr = new_msr;
  154. kvmppc_mmu_msr_notify(vcpu, old_msr);
  155. kvmppc_vcpu_sync_spe(vcpu);
  156. kvmppc_vcpu_sync_fpu(vcpu);
  157. kvmppc_vcpu_sync_debug(vcpu);
  158. }
  159. static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
  160. unsigned int priority)
  161. {
  162. trace_kvm_booke_queue_irqprio(vcpu, priority);
  163. set_bit(priority, &vcpu->arch.pending_exceptions);
  164. }
  165. static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
  166. ulong dear_flags, ulong esr_flags)
  167. {
  168. vcpu->arch.queued_dear = dear_flags;
  169. vcpu->arch.queued_esr = esr_flags;
  170. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
  171. }
  172. static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
  173. ulong dear_flags, ulong esr_flags)
  174. {
  175. vcpu->arch.queued_dear = dear_flags;
  176. vcpu->arch.queued_esr = esr_flags;
  177. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
  178. }
  179. static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu,
  180. ulong esr_flags)
  181. {
  182. vcpu->arch.queued_esr = esr_flags;
  183. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
  184. }
  185. static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
  186. ulong esr_flags)
  187. {
  188. vcpu->arch.queued_dear = dear_flags;
  189. vcpu->arch.queued_esr = esr_flags;
  190. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
  191. }
  192. void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
  193. {
  194. vcpu->arch.queued_esr = esr_flags;
  195. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
  196. }
  197. void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
  198. {
  199. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
  200. }
  201. int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
  202. {
  203. return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
  204. }
  205. void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
  206. {
  207. clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
  208. }
  209. void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
  210. struct kvm_interrupt *irq)
  211. {
  212. unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
  213. if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
  214. prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
  215. kvmppc_booke_queue_irqprio(vcpu, prio);
  216. }
  217. void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
  218. {
  219. clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
  220. clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
  221. }
  222. static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
  223. {
  224. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
  225. }
  226. static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
  227. {
  228. clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
  229. }
  230. static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  231. {
  232. #ifdef CONFIG_KVM_BOOKE_HV
  233. mtspr(SPRN_GSRR0, srr0);
  234. mtspr(SPRN_GSRR1, srr1);
  235. #else
  236. vcpu->arch.shared->srr0 = srr0;
  237. vcpu->arch.shared->srr1 = srr1;
  238. #endif
  239. }
  240. static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  241. {
  242. vcpu->arch.csrr0 = srr0;
  243. vcpu->arch.csrr1 = srr1;
  244. }
  245. static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  246. {
  247. if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
  248. vcpu->arch.dsrr0 = srr0;
  249. vcpu->arch.dsrr1 = srr1;
  250. } else {
  251. set_guest_csrr(vcpu, srr0, srr1);
  252. }
  253. }
  254. static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
  255. {
  256. vcpu->arch.mcsrr0 = srr0;
  257. vcpu->arch.mcsrr1 = srr1;
  258. }
  259. static unsigned long get_guest_dear(struct kvm_vcpu *vcpu)
  260. {
  261. #ifdef CONFIG_KVM_BOOKE_HV
  262. return mfspr(SPRN_GDEAR);
  263. #else
  264. return vcpu->arch.shared->dar;
  265. #endif
  266. }
  267. static void set_guest_dear(struct kvm_vcpu *vcpu, unsigned long dear)
  268. {
  269. #ifdef CONFIG_KVM_BOOKE_HV
  270. mtspr(SPRN_GDEAR, dear);
  271. #else
  272. vcpu->arch.shared->dar = dear;
  273. #endif
  274. }
  275. static unsigned long get_guest_esr(struct kvm_vcpu *vcpu)
  276. {
  277. #ifdef CONFIG_KVM_BOOKE_HV
  278. return mfspr(SPRN_GESR);
  279. #else
  280. return vcpu->arch.shared->esr;
  281. #endif
  282. }
  283. static void set_guest_esr(struct kvm_vcpu *vcpu, u32 esr)
  284. {
  285. #ifdef CONFIG_KVM_BOOKE_HV
  286. mtspr(SPRN_GESR, esr);
  287. #else
  288. vcpu->arch.shared->esr = esr;
  289. #endif
  290. }
  291. static unsigned long get_guest_epr(struct kvm_vcpu *vcpu)
  292. {
  293. #ifdef CONFIG_KVM_BOOKE_HV
  294. return mfspr(SPRN_GEPR);
  295. #else
  296. return vcpu->arch.epr;
  297. #endif
  298. }
  299. /* Deliver the interrupt of the corresponding priority, if possible. */
  300. static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
  301. unsigned int priority)
  302. {
  303. int allowed = 0;
  304. ulong msr_mask = 0;
  305. bool update_esr = false, update_dear = false, update_epr = false;
  306. ulong crit_raw = vcpu->arch.shared->critical;
  307. ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
  308. bool crit;
  309. bool keep_irq = false;
  310. enum int_class int_class;
  311. ulong new_msr = vcpu->arch.shared->msr;
  312. /* Truncate crit indicators in 32 bit mode */
  313. if (!(vcpu->arch.shared->msr & MSR_SF)) {
  314. crit_raw &= 0xffffffff;
  315. crit_r1 &= 0xffffffff;
  316. }
  317. /* Critical section when crit == r1 */
  318. crit = (crit_raw == crit_r1);
  319. /* ... and we're in supervisor mode */
  320. crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
  321. if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
  322. priority = BOOKE_IRQPRIO_EXTERNAL;
  323. keep_irq = true;
  324. }
  325. if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
  326. update_epr = true;
  327. switch (priority) {
  328. case BOOKE_IRQPRIO_DTLB_MISS:
  329. case BOOKE_IRQPRIO_DATA_STORAGE:
  330. case BOOKE_IRQPRIO_ALIGNMENT:
  331. update_dear = true;
  332. /* fall through */
  333. case BOOKE_IRQPRIO_INST_STORAGE:
  334. case BOOKE_IRQPRIO_PROGRAM:
  335. update_esr = true;
  336. /* fall through */
  337. case BOOKE_IRQPRIO_ITLB_MISS:
  338. case BOOKE_IRQPRIO_SYSCALL:
  339. case BOOKE_IRQPRIO_FP_UNAVAIL:
  340. case BOOKE_IRQPRIO_SPE_UNAVAIL:
  341. case BOOKE_IRQPRIO_SPE_FP_DATA:
  342. case BOOKE_IRQPRIO_SPE_FP_ROUND:
  343. case BOOKE_IRQPRIO_AP_UNAVAIL:
  344. allowed = 1;
  345. msr_mask = MSR_CE | MSR_ME | MSR_DE;
  346. int_class = INT_CLASS_NONCRIT;
  347. break;
  348. case BOOKE_IRQPRIO_WATCHDOG:
  349. case BOOKE_IRQPRIO_CRITICAL:
  350. case BOOKE_IRQPRIO_DBELL_CRIT:
  351. allowed = vcpu->arch.shared->msr & MSR_CE;
  352. allowed = allowed && !crit;
  353. msr_mask = MSR_ME;
  354. int_class = INT_CLASS_CRIT;
  355. break;
  356. case BOOKE_IRQPRIO_MACHINE_CHECK:
  357. allowed = vcpu->arch.shared->msr & MSR_ME;
  358. allowed = allowed && !crit;
  359. int_class = INT_CLASS_MC;
  360. break;
  361. case BOOKE_IRQPRIO_DECREMENTER:
  362. case BOOKE_IRQPRIO_FIT:
  363. keep_irq = true;
  364. /* fall through */
  365. case BOOKE_IRQPRIO_EXTERNAL:
  366. case BOOKE_IRQPRIO_DBELL:
  367. allowed = vcpu->arch.shared->msr & MSR_EE;
  368. allowed = allowed && !crit;
  369. msr_mask = MSR_CE | MSR_ME | MSR_DE;
  370. int_class = INT_CLASS_NONCRIT;
  371. break;
  372. case BOOKE_IRQPRIO_DEBUG:
  373. allowed = vcpu->arch.shared->msr & MSR_DE;
  374. allowed = allowed && !crit;
  375. msr_mask = MSR_ME;
  376. int_class = INT_CLASS_CRIT;
  377. break;
  378. }
  379. if (allowed) {
  380. switch (int_class) {
  381. case INT_CLASS_NONCRIT:
  382. set_guest_srr(vcpu, vcpu->arch.pc,
  383. vcpu->arch.shared->msr);
  384. break;
  385. case INT_CLASS_CRIT:
  386. set_guest_csrr(vcpu, vcpu->arch.pc,
  387. vcpu->arch.shared->msr);
  388. break;
  389. case INT_CLASS_DBG:
  390. set_guest_dsrr(vcpu, vcpu->arch.pc,
  391. vcpu->arch.shared->msr);
  392. break;
  393. case INT_CLASS_MC:
  394. set_guest_mcsrr(vcpu, vcpu->arch.pc,
  395. vcpu->arch.shared->msr);
  396. break;
  397. }
  398. vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
  399. if (update_esr == true)
  400. set_guest_esr(vcpu, vcpu->arch.queued_esr);
  401. if (update_dear == true)
  402. set_guest_dear(vcpu, vcpu->arch.queued_dear);
  403. if (update_epr == true) {
  404. if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
  405. kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
  406. else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
  407. BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
  408. kvmppc_mpic_set_epr(vcpu);
  409. }
  410. }
  411. new_msr &= msr_mask;
  412. #if defined(CONFIG_64BIT)
  413. if (vcpu->arch.epcr & SPRN_EPCR_ICM)
  414. new_msr |= MSR_CM;
  415. #endif
  416. kvmppc_set_msr(vcpu, new_msr);
  417. if (!keep_irq)
  418. clear_bit(priority, &vcpu->arch.pending_exceptions);
  419. }
  420. #ifdef CONFIG_KVM_BOOKE_HV
  421. /*
  422. * If an interrupt is pending but masked, raise a guest doorbell
  423. * so that we are notified when the guest enables the relevant
  424. * MSR bit.
  425. */
  426. if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
  427. kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
  428. if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
  429. kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
  430. if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
  431. kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
  432. #endif
  433. return allowed;
  434. }
  435. /*
  436. * Return the number of jiffies until the next timeout. If the timeout is
  437. * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
  438. * because the larger value can break the timer APIs.
  439. */
  440. static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
  441. {
  442. u64 tb, wdt_tb, wdt_ticks = 0;
  443. u64 nr_jiffies = 0;
  444. u32 period = TCR_GET_WP(vcpu->arch.tcr);
  445. wdt_tb = 1ULL << (63 - period);
  446. tb = get_tb();
  447. /*
  448. * The watchdog timeout will hapeen when TB bit corresponding
  449. * to watchdog will toggle from 0 to 1.
  450. */
  451. if (tb & wdt_tb)
  452. wdt_ticks = wdt_tb;
  453. wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
  454. /* Convert timebase ticks to jiffies */
  455. nr_jiffies = wdt_ticks;
  456. if (do_div(nr_jiffies, tb_ticks_per_jiffy))
  457. nr_jiffies++;
  458. return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
  459. }
  460. static void arm_next_watchdog(struct kvm_vcpu *vcpu)
  461. {
  462. unsigned long nr_jiffies;
  463. unsigned long flags;
  464. /*
  465. * If TSR_ENW and TSR_WIS are not set then no need to exit to
  466. * userspace, so clear the KVM_REQ_WATCHDOG request.
  467. */
  468. if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
  469. clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
  470. spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
  471. nr_jiffies = watchdog_next_timeout(vcpu);
  472. /*
  473. * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
  474. * then do not run the watchdog timer as this can break timer APIs.
  475. */
  476. if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
  477. mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
  478. else
  479. del_timer(&vcpu->arch.wdt_timer);
  480. spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
  481. }
  482. void kvmppc_watchdog_func(unsigned long data)
  483. {
  484. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
  485. u32 tsr, new_tsr;
  486. int final;
  487. do {
  488. new_tsr = tsr = vcpu->arch.tsr;
  489. final = 0;
  490. /* Time out event */
  491. if (tsr & TSR_ENW) {
  492. if (tsr & TSR_WIS)
  493. final = 1;
  494. else
  495. new_tsr = tsr | TSR_WIS;
  496. } else {
  497. new_tsr = tsr | TSR_ENW;
  498. }
  499. } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
  500. if (new_tsr & TSR_WIS) {
  501. smp_wmb();
  502. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  503. kvm_vcpu_kick(vcpu);
  504. }
  505. /*
  506. * If this is final watchdog expiry and some action is required
  507. * then exit to userspace.
  508. */
  509. if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
  510. vcpu->arch.watchdog_enabled) {
  511. smp_wmb();
  512. kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
  513. kvm_vcpu_kick(vcpu);
  514. }
  515. /*
  516. * Stop running the watchdog timer after final expiration to
  517. * prevent the host from being flooded with timers if the
  518. * guest sets a short period.
  519. * Timers will resume when TSR/TCR is updated next time.
  520. */
  521. if (!final)
  522. arm_next_watchdog(vcpu);
  523. }
  524. static void update_timer_ints(struct kvm_vcpu *vcpu)
  525. {
  526. if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
  527. kvmppc_core_queue_dec(vcpu);
  528. else
  529. kvmppc_core_dequeue_dec(vcpu);
  530. if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
  531. kvmppc_core_queue_watchdog(vcpu);
  532. else
  533. kvmppc_core_dequeue_watchdog(vcpu);
  534. }
  535. static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
  536. {
  537. unsigned long *pending = &vcpu->arch.pending_exceptions;
  538. unsigned int priority;
  539. priority = __ffs(*pending);
  540. while (priority < BOOKE_IRQPRIO_MAX) {
  541. if (kvmppc_booke_irqprio_deliver(vcpu, priority))
  542. break;
  543. priority = find_next_bit(pending,
  544. BITS_PER_BYTE * sizeof(*pending),
  545. priority + 1);
  546. }
  547. /* Tell the guest about our interrupt status */
  548. vcpu->arch.shared->int_pending = !!*pending;
  549. }
  550. /* Check pending exceptions and deliver one, if possible. */
  551. int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
  552. {
  553. int r = 0;
  554. WARN_ON_ONCE(!irqs_disabled());
  555. kvmppc_core_check_exceptions(vcpu);
  556. if (vcpu->requests) {
  557. /* Exception delivery raised request; start over */
  558. return 1;
  559. }
  560. if (vcpu->arch.shared->msr & MSR_WE) {
  561. local_irq_enable();
  562. kvm_vcpu_block(vcpu);
  563. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  564. local_irq_disable();
  565. kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
  566. r = 1;
  567. };
  568. return r;
  569. }
  570. int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
  571. {
  572. int r = 1; /* Indicate we want to get back into the guest */
  573. if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
  574. update_timer_ints(vcpu);
  575. #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
  576. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  577. kvmppc_core_flush_tlb(vcpu);
  578. #endif
  579. if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
  580. vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
  581. r = 0;
  582. }
  583. if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
  584. vcpu->run->epr.epr = 0;
  585. vcpu->arch.epr_needed = true;
  586. vcpu->run->exit_reason = KVM_EXIT_EPR;
  587. r = 0;
  588. }
  589. return r;
  590. }
  591. int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  592. {
  593. int ret, s;
  594. struct thread_struct thread;
  595. #ifdef CONFIG_PPC_FPU
  596. struct thread_fp_state fp;
  597. int fpexc_mode;
  598. #endif
  599. if (!vcpu->arch.sane) {
  600. kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  601. return -EINVAL;
  602. }
  603. local_irq_disable();
  604. s = kvmppc_prepare_to_enter(vcpu);
  605. if (s <= 0) {
  606. local_irq_enable();
  607. ret = s;
  608. goto out;
  609. }
  610. #ifdef CONFIG_PPC_FPU
  611. /* Save userspace FPU state in stack */
  612. enable_kernel_fp();
  613. fp = current->thread.fp_state;
  614. fpexc_mode = current->thread.fpexc_mode;
  615. /* Restore guest FPU state to thread */
  616. memcpy(current->thread.fp_state.fpr, vcpu->arch.fpr,
  617. sizeof(vcpu->arch.fpr));
  618. current->thread.fp_state.fpscr = vcpu->arch.fpscr;
  619. /*
  620. * Since we can't trap on MSR_FP in GS-mode, we consider the guest
  621. * as always using the FPU. Kernel usage of FP (via
  622. * enable_kernel_fp()) in this thread must not occur while
  623. * vcpu->fpu_active is set.
  624. */
  625. vcpu->fpu_active = 1;
  626. kvmppc_load_guest_fp(vcpu);
  627. #endif
  628. /* Switch to guest debug context */
  629. thread.debug = vcpu->arch.shadow_dbg_reg;
  630. switch_booke_debug_regs(&thread);
  631. thread.debug = current->thread.debug;
  632. current->thread.debug = vcpu->arch.shadow_dbg_reg;
  633. kvmppc_fix_ee_before_entry();
  634. ret = __kvmppc_vcpu_run(kvm_run, vcpu);
  635. /* No need for kvm_guest_exit. It's done in handle_exit.
  636. We also get here with interrupts enabled. */
  637. /* Switch back to user space debug context */
  638. switch_booke_debug_regs(&thread);
  639. current->thread.debug = thread.debug;
  640. #ifdef CONFIG_PPC_FPU
  641. kvmppc_save_guest_fp(vcpu);
  642. vcpu->fpu_active = 0;
  643. /* Save guest FPU state from thread */
  644. memcpy(vcpu->arch.fpr, current->thread.fp_state.fpr,
  645. sizeof(vcpu->arch.fpr));
  646. vcpu->arch.fpscr = current->thread.fp_state.fpscr;
  647. /* Restore userspace FPU state from stack */
  648. current->thread.fp_state = fp;
  649. current->thread.fpexc_mode = fpexc_mode;
  650. #endif
  651. out:
  652. vcpu->mode = OUTSIDE_GUEST_MODE;
  653. return ret;
  654. }
  655. static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
  656. {
  657. enum emulation_result er;
  658. er = kvmppc_emulate_instruction(run, vcpu);
  659. switch (er) {
  660. case EMULATE_DONE:
  661. /* don't overwrite subtypes, just account kvm_stats */
  662. kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
  663. /* Future optimization: only reload non-volatiles if
  664. * they were actually modified by emulation. */
  665. return RESUME_GUEST_NV;
  666. case EMULATE_DO_DCR:
  667. run->exit_reason = KVM_EXIT_DCR;
  668. return RESUME_HOST;
  669. case EMULATE_FAIL:
  670. printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
  671. __func__, vcpu->arch.pc, vcpu->arch.last_inst);
  672. /* For debugging, encode the failing instruction and
  673. * report it to userspace. */
  674. run->hw.hardware_exit_reason = ~0ULL << 32;
  675. run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
  676. kvmppc_core_queue_program(vcpu, ESR_PIL);
  677. return RESUME_HOST;
  678. case EMULATE_EXIT_USER:
  679. return RESUME_HOST;
  680. default:
  681. BUG();
  682. }
  683. }
  684. static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
  685. {
  686. struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg);
  687. u32 dbsr = vcpu->arch.dbsr;
  688. run->debug.arch.status = 0;
  689. run->debug.arch.address = vcpu->arch.pc;
  690. if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
  691. run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
  692. } else {
  693. if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
  694. run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
  695. else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
  696. run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
  697. if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
  698. run->debug.arch.address = dbg_reg->dac1;
  699. else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
  700. run->debug.arch.address = dbg_reg->dac2;
  701. }
  702. return RESUME_HOST;
  703. }
  704. static void kvmppc_fill_pt_regs(struct pt_regs *regs)
  705. {
  706. ulong r1, ip, msr, lr;
  707. asm("mr %0, 1" : "=r"(r1));
  708. asm("mflr %0" : "=r"(lr));
  709. asm("mfmsr %0" : "=r"(msr));
  710. asm("bl 1f; 1: mflr %0" : "=r"(ip));
  711. memset(regs, 0, sizeof(*regs));
  712. regs->gpr[1] = r1;
  713. regs->nip = ip;
  714. regs->msr = msr;
  715. regs->link = lr;
  716. }
  717. /*
  718. * For interrupts needed to be handled by host interrupt handlers,
  719. * corresponding host handler are called from here in similar way
  720. * (but not exact) as they are called from low level handler
  721. * (such as from arch/powerpc/kernel/head_fsl_booke.S).
  722. */
  723. static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
  724. unsigned int exit_nr)
  725. {
  726. struct pt_regs regs;
  727. switch (exit_nr) {
  728. case BOOKE_INTERRUPT_EXTERNAL:
  729. kvmppc_fill_pt_regs(&regs);
  730. do_IRQ(&regs);
  731. break;
  732. case BOOKE_INTERRUPT_DECREMENTER:
  733. kvmppc_fill_pt_regs(&regs);
  734. timer_interrupt(&regs);
  735. break;
  736. #if defined(CONFIG_PPC_DOORBELL)
  737. case BOOKE_INTERRUPT_DOORBELL:
  738. kvmppc_fill_pt_regs(&regs);
  739. doorbell_exception(&regs);
  740. break;
  741. #endif
  742. case BOOKE_INTERRUPT_MACHINE_CHECK:
  743. /* FIXME */
  744. break;
  745. case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
  746. kvmppc_fill_pt_regs(&regs);
  747. performance_monitor_exception(&regs);
  748. break;
  749. case BOOKE_INTERRUPT_WATCHDOG:
  750. kvmppc_fill_pt_regs(&regs);
  751. #ifdef CONFIG_BOOKE_WDT
  752. WatchdogException(&regs);
  753. #else
  754. unknown_exception(&regs);
  755. #endif
  756. break;
  757. case BOOKE_INTERRUPT_CRITICAL:
  758. unknown_exception(&regs);
  759. break;
  760. case BOOKE_INTERRUPT_DEBUG:
  761. /* Save DBSR before preemption is enabled */
  762. vcpu->arch.dbsr = mfspr(SPRN_DBSR);
  763. kvmppc_clear_dbsr();
  764. break;
  765. }
  766. }
  767. /**
  768. * kvmppc_handle_exit
  769. *
  770. * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
  771. */
  772. int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
  773. unsigned int exit_nr)
  774. {
  775. int r = RESUME_HOST;
  776. int s;
  777. int idx;
  778. #ifdef CONFIG_PPC64
  779. WARN_ON(local_paca->irq_happened != 0);
  780. #endif
  781. /*
  782. * We enter with interrupts disabled in hardware, but
  783. * we need to call hard_irq_disable anyway to ensure that
  784. * the software state is kept in sync.
  785. */
  786. hard_irq_disable();
  787. /* update before a new last_exit_type is rewritten */
  788. kvmppc_update_timing_stats(vcpu);
  789. /* restart interrupts if they were meant for the host */
  790. kvmppc_restart_interrupt(vcpu, exit_nr);
  791. local_irq_enable();
  792. trace_kvm_exit(exit_nr, vcpu);
  793. kvm_guest_exit();
  794. run->exit_reason = KVM_EXIT_UNKNOWN;
  795. run->ready_for_interrupt_injection = 1;
  796. switch (exit_nr) {
  797. case BOOKE_INTERRUPT_MACHINE_CHECK:
  798. printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
  799. kvmppc_dump_vcpu(vcpu);
  800. /* For debugging, send invalid exit reason to user space */
  801. run->hw.hardware_exit_reason = ~1ULL << 32;
  802. run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
  803. r = RESUME_HOST;
  804. break;
  805. case BOOKE_INTERRUPT_EXTERNAL:
  806. kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
  807. r = RESUME_GUEST;
  808. break;
  809. case BOOKE_INTERRUPT_DECREMENTER:
  810. kvmppc_account_exit(vcpu, DEC_EXITS);
  811. r = RESUME_GUEST;
  812. break;
  813. case BOOKE_INTERRUPT_WATCHDOG:
  814. r = RESUME_GUEST;
  815. break;
  816. case BOOKE_INTERRUPT_DOORBELL:
  817. kvmppc_account_exit(vcpu, DBELL_EXITS);
  818. r = RESUME_GUEST;
  819. break;
  820. case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
  821. kvmppc_account_exit(vcpu, GDBELL_EXITS);
  822. /*
  823. * We are here because there is a pending guest interrupt
  824. * which could not be delivered as MSR_CE or MSR_ME was not
  825. * set. Once we break from here we will retry delivery.
  826. */
  827. r = RESUME_GUEST;
  828. break;
  829. case BOOKE_INTERRUPT_GUEST_DBELL:
  830. kvmppc_account_exit(vcpu, GDBELL_EXITS);
  831. /*
  832. * We are here because there is a pending guest interrupt
  833. * which could not be delivered as MSR_EE was not set. Once
  834. * we break from here we will retry delivery.
  835. */
  836. r = RESUME_GUEST;
  837. break;
  838. case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
  839. r = RESUME_GUEST;
  840. break;
  841. case BOOKE_INTERRUPT_HV_PRIV:
  842. r = emulation_exit(run, vcpu);
  843. break;
  844. case BOOKE_INTERRUPT_PROGRAM:
  845. if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
  846. /*
  847. * Program traps generated by user-level software must
  848. * be handled by the guest kernel.
  849. *
  850. * In GS mode, hypervisor privileged instructions trap
  851. * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
  852. * actual program interrupts, handled by the guest.
  853. */
  854. kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
  855. r = RESUME_GUEST;
  856. kvmppc_account_exit(vcpu, USR_PR_INST);
  857. break;
  858. }
  859. r = emulation_exit(run, vcpu);
  860. break;
  861. case BOOKE_INTERRUPT_FP_UNAVAIL:
  862. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
  863. kvmppc_account_exit(vcpu, FP_UNAVAIL);
  864. r = RESUME_GUEST;
  865. break;
  866. #ifdef CONFIG_SPE
  867. case BOOKE_INTERRUPT_SPE_UNAVAIL: {
  868. if (vcpu->arch.shared->msr & MSR_SPE)
  869. kvmppc_vcpu_enable_spe(vcpu);
  870. else
  871. kvmppc_booke_queue_irqprio(vcpu,
  872. BOOKE_IRQPRIO_SPE_UNAVAIL);
  873. r = RESUME_GUEST;
  874. break;
  875. }
  876. case BOOKE_INTERRUPT_SPE_FP_DATA:
  877. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
  878. r = RESUME_GUEST;
  879. break;
  880. case BOOKE_INTERRUPT_SPE_FP_ROUND:
  881. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
  882. r = RESUME_GUEST;
  883. break;
  884. #else
  885. case BOOKE_INTERRUPT_SPE_UNAVAIL:
  886. /*
  887. * Guest wants SPE, but host kernel doesn't support it. Send
  888. * an "unimplemented operation" program check to the guest.
  889. */
  890. kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
  891. r = RESUME_GUEST;
  892. break;
  893. /*
  894. * These really should never happen without CONFIG_SPE,
  895. * as we should never enable the real MSR[SPE] in the guest.
  896. */
  897. case BOOKE_INTERRUPT_SPE_FP_DATA:
  898. case BOOKE_INTERRUPT_SPE_FP_ROUND:
  899. printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
  900. __func__, exit_nr, vcpu->arch.pc);
  901. run->hw.hardware_exit_reason = exit_nr;
  902. r = RESUME_HOST;
  903. break;
  904. #endif
  905. case BOOKE_INTERRUPT_DATA_STORAGE:
  906. kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
  907. vcpu->arch.fault_esr);
  908. kvmppc_account_exit(vcpu, DSI_EXITS);
  909. r = RESUME_GUEST;
  910. break;
  911. case BOOKE_INTERRUPT_INST_STORAGE:
  912. kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
  913. kvmppc_account_exit(vcpu, ISI_EXITS);
  914. r = RESUME_GUEST;
  915. break;
  916. case BOOKE_INTERRUPT_ALIGNMENT:
  917. kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
  918. vcpu->arch.fault_esr);
  919. r = RESUME_GUEST;
  920. break;
  921. #ifdef CONFIG_KVM_BOOKE_HV
  922. case BOOKE_INTERRUPT_HV_SYSCALL:
  923. if (!(vcpu->arch.shared->msr & MSR_PR)) {
  924. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  925. } else {
  926. /*
  927. * hcall from guest userspace -- send privileged
  928. * instruction program check.
  929. */
  930. kvmppc_core_queue_program(vcpu, ESR_PPR);
  931. }
  932. r = RESUME_GUEST;
  933. break;
  934. #else
  935. case BOOKE_INTERRUPT_SYSCALL:
  936. if (!(vcpu->arch.shared->msr & MSR_PR) &&
  937. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  938. /* KVM PV hypercalls */
  939. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  940. r = RESUME_GUEST;
  941. } else {
  942. /* Guest syscalls */
  943. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
  944. }
  945. kvmppc_account_exit(vcpu, SYSCALL_EXITS);
  946. r = RESUME_GUEST;
  947. break;
  948. #endif
  949. case BOOKE_INTERRUPT_DTLB_MISS: {
  950. unsigned long eaddr = vcpu->arch.fault_dear;
  951. int gtlb_index;
  952. gpa_t gpaddr;
  953. gfn_t gfn;
  954. #ifdef CONFIG_KVM_E500V2
  955. if (!(vcpu->arch.shared->msr & MSR_PR) &&
  956. (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
  957. kvmppc_map_magic(vcpu);
  958. kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
  959. r = RESUME_GUEST;
  960. break;
  961. }
  962. #endif
  963. /* Check the guest TLB. */
  964. gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
  965. if (gtlb_index < 0) {
  966. /* The guest didn't have a mapping for it. */
  967. kvmppc_core_queue_dtlb_miss(vcpu,
  968. vcpu->arch.fault_dear,
  969. vcpu->arch.fault_esr);
  970. kvmppc_mmu_dtlb_miss(vcpu);
  971. kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
  972. r = RESUME_GUEST;
  973. break;
  974. }
  975. idx = srcu_read_lock(&vcpu->kvm->srcu);
  976. gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
  977. gfn = gpaddr >> PAGE_SHIFT;
  978. if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
  979. /* The guest TLB had a mapping, but the shadow TLB
  980. * didn't, and it is RAM. This could be because:
  981. * a) the entry is mapping the host kernel, or
  982. * b) the guest used a large mapping which we're faking
  983. * Either way, we need to satisfy the fault without
  984. * invoking the guest. */
  985. kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
  986. kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
  987. r = RESUME_GUEST;
  988. } else {
  989. /* Guest has mapped and accessed a page which is not
  990. * actually RAM. */
  991. vcpu->arch.paddr_accessed = gpaddr;
  992. vcpu->arch.vaddr_accessed = eaddr;
  993. r = kvmppc_emulate_mmio(run, vcpu);
  994. kvmppc_account_exit(vcpu, MMIO_EXITS);
  995. }
  996. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  997. break;
  998. }
  999. case BOOKE_INTERRUPT_ITLB_MISS: {
  1000. unsigned long eaddr = vcpu->arch.pc;
  1001. gpa_t gpaddr;
  1002. gfn_t gfn;
  1003. int gtlb_index;
  1004. r = RESUME_GUEST;
  1005. /* Check the guest TLB. */
  1006. gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
  1007. if (gtlb_index < 0) {
  1008. /* The guest didn't have a mapping for it. */
  1009. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
  1010. kvmppc_mmu_itlb_miss(vcpu);
  1011. kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
  1012. break;
  1013. }
  1014. kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
  1015. idx = srcu_read_lock(&vcpu->kvm->srcu);
  1016. gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
  1017. gfn = gpaddr >> PAGE_SHIFT;
  1018. if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
  1019. /* The guest TLB had a mapping, but the shadow TLB
  1020. * didn't. This could be because:
  1021. * a) the entry is mapping the host kernel, or
  1022. * b) the guest used a large mapping which we're faking
  1023. * Either way, we need to satisfy the fault without
  1024. * invoking the guest. */
  1025. kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
  1026. } else {
  1027. /* Guest mapped and leaped at non-RAM! */
  1028. kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
  1029. }
  1030. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1031. break;
  1032. }
  1033. case BOOKE_INTERRUPT_DEBUG: {
  1034. r = kvmppc_handle_debug(run, vcpu);
  1035. if (r == RESUME_HOST)
  1036. run->exit_reason = KVM_EXIT_DEBUG;
  1037. kvmppc_account_exit(vcpu, DEBUG_EXITS);
  1038. break;
  1039. }
  1040. default:
  1041. printk(KERN_EMERG "exit_nr %d\n", exit_nr);
  1042. BUG();
  1043. }
  1044. /*
  1045. * To avoid clobbering exit_reason, only check for signals if we
  1046. * aren't already exiting to userspace for some other reason.
  1047. */
  1048. if (!(r & RESUME_HOST)) {
  1049. local_irq_disable();
  1050. s = kvmppc_prepare_to_enter(vcpu);
  1051. if (s <= 0) {
  1052. local_irq_enable();
  1053. r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
  1054. } else {
  1055. kvmppc_fix_ee_before_entry();
  1056. }
  1057. }
  1058. return r;
  1059. }
  1060. static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
  1061. {
  1062. u32 old_tsr = vcpu->arch.tsr;
  1063. vcpu->arch.tsr = new_tsr;
  1064. if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
  1065. arm_next_watchdog(vcpu);
  1066. update_timer_ints(vcpu);
  1067. }
  1068. /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
  1069. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  1070. {
  1071. int i;
  1072. int r;
  1073. vcpu->arch.pc = 0;
  1074. vcpu->arch.shared->pir = vcpu->vcpu_id;
  1075. kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
  1076. kvmppc_set_msr(vcpu, 0);
  1077. #ifndef CONFIG_KVM_BOOKE_HV
  1078. vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
  1079. vcpu->arch.shadow_pid = 1;
  1080. vcpu->arch.shared->msr = 0;
  1081. #endif
  1082. /* Eye-catching numbers so we know if the guest takes an interrupt
  1083. * before it's programmed its own IVPR/IVORs. */
  1084. vcpu->arch.ivpr = 0x55550000;
  1085. for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
  1086. vcpu->arch.ivor[i] = 0x7700 | i * 4;
  1087. kvmppc_init_timing_stats(vcpu);
  1088. r = kvmppc_core_vcpu_setup(vcpu);
  1089. kvmppc_sanity_check(vcpu);
  1090. return r;
  1091. }
  1092. int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
  1093. {
  1094. /* setup watchdog timer once */
  1095. spin_lock_init(&vcpu->arch.wdt_lock);
  1096. setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
  1097. (unsigned long)vcpu);
  1098. return 0;
  1099. }
  1100. void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
  1101. {
  1102. del_timer_sync(&vcpu->arch.wdt_timer);
  1103. }
  1104. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  1105. {
  1106. int i;
  1107. regs->pc = vcpu->arch.pc;
  1108. regs->cr = kvmppc_get_cr(vcpu);
  1109. regs->ctr = vcpu->arch.ctr;
  1110. regs->lr = vcpu->arch.lr;
  1111. regs->xer = kvmppc_get_xer(vcpu);
  1112. regs->msr = vcpu->arch.shared->msr;
  1113. regs->srr0 = vcpu->arch.shared->srr0;
  1114. regs->srr1 = vcpu->arch.shared->srr1;
  1115. regs->pid = vcpu->arch.pid;
  1116. regs->sprg0 = vcpu->arch.shared->sprg0;
  1117. regs->sprg1 = vcpu->arch.shared->sprg1;
  1118. regs->sprg2 = vcpu->arch.shared->sprg2;
  1119. regs->sprg3 = vcpu->arch.shared->sprg3;
  1120. regs->sprg4 = vcpu->arch.shared->sprg4;
  1121. regs->sprg5 = vcpu->arch.shared->sprg5;
  1122. regs->sprg6 = vcpu->arch.shared->sprg6;
  1123. regs->sprg7 = vcpu->arch.shared->sprg7;
  1124. for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
  1125. regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
  1126. return 0;
  1127. }
  1128. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  1129. {
  1130. int i;
  1131. vcpu->arch.pc = regs->pc;
  1132. kvmppc_set_cr(vcpu, regs->cr);
  1133. vcpu->arch.ctr = regs->ctr;
  1134. vcpu->arch.lr = regs->lr;
  1135. kvmppc_set_xer(vcpu, regs->xer);
  1136. kvmppc_set_msr(vcpu, regs->msr);
  1137. vcpu->arch.shared->srr0 = regs->srr0;
  1138. vcpu->arch.shared->srr1 = regs->srr1;
  1139. kvmppc_set_pid(vcpu, regs->pid);
  1140. vcpu->arch.shared->sprg0 = regs->sprg0;
  1141. vcpu->arch.shared->sprg1 = regs->sprg1;
  1142. vcpu->arch.shared->sprg2 = regs->sprg2;
  1143. vcpu->arch.shared->sprg3 = regs->sprg3;
  1144. vcpu->arch.shared->sprg4 = regs->sprg4;
  1145. vcpu->arch.shared->sprg5 = regs->sprg5;
  1146. vcpu->arch.shared->sprg6 = regs->sprg6;
  1147. vcpu->arch.shared->sprg7 = regs->sprg7;
  1148. for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
  1149. kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
  1150. return 0;
  1151. }
  1152. static void get_sregs_base(struct kvm_vcpu *vcpu,
  1153. struct kvm_sregs *sregs)
  1154. {
  1155. u64 tb = get_tb();
  1156. sregs->u.e.features |= KVM_SREGS_E_BASE;
  1157. sregs->u.e.csrr0 = vcpu->arch.csrr0;
  1158. sregs->u.e.csrr1 = vcpu->arch.csrr1;
  1159. sregs->u.e.mcsr = vcpu->arch.mcsr;
  1160. sregs->u.e.esr = get_guest_esr(vcpu);
  1161. sregs->u.e.dear = get_guest_dear(vcpu);
  1162. sregs->u.e.tsr = vcpu->arch.tsr;
  1163. sregs->u.e.tcr = vcpu->arch.tcr;
  1164. sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
  1165. sregs->u.e.tb = tb;
  1166. sregs->u.e.vrsave = vcpu->arch.vrsave;
  1167. }
  1168. static int set_sregs_base(struct kvm_vcpu *vcpu,
  1169. struct kvm_sregs *sregs)
  1170. {
  1171. if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
  1172. return 0;
  1173. vcpu->arch.csrr0 = sregs->u.e.csrr0;
  1174. vcpu->arch.csrr1 = sregs->u.e.csrr1;
  1175. vcpu->arch.mcsr = sregs->u.e.mcsr;
  1176. set_guest_esr(vcpu, sregs->u.e.esr);
  1177. set_guest_dear(vcpu, sregs->u.e.dear);
  1178. vcpu->arch.vrsave = sregs->u.e.vrsave;
  1179. kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
  1180. if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
  1181. vcpu->arch.dec = sregs->u.e.dec;
  1182. kvmppc_emulate_dec(vcpu);
  1183. }
  1184. if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
  1185. kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
  1186. return 0;
  1187. }
  1188. static void get_sregs_arch206(struct kvm_vcpu *vcpu,
  1189. struct kvm_sregs *sregs)
  1190. {
  1191. sregs->u.e.features |= KVM_SREGS_E_ARCH206;
  1192. sregs->u.e.pir = vcpu->vcpu_id;
  1193. sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
  1194. sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
  1195. sregs->u.e.decar = vcpu->arch.decar;
  1196. sregs->u.e.ivpr = vcpu->arch.ivpr;
  1197. }
  1198. static int set_sregs_arch206(struct kvm_vcpu *vcpu,
  1199. struct kvm_sregs *sregs)
  1200. {
  1201. if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
  1202. return 0;
  1203. if (sregs->u.e.pir != vcpu->vcpu_id)
  1204. return -EINVAL;
  1205. vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
  1206. vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
  1207. vcpu->arch.decar = sregs->u.e.decar;
  1208. vcpu->arch.ivpr = sregs->u.e.ivpr;
  1209. return 0;
  1210. }
  1211. int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
  1212. {
  1213. sregs->u.e.features |= KVM_SREGS_E_IVOR;
  1214. sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
  1215. sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
  1216. sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
  1217. sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
  1218. sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
  1219. sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
  1220. sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
  1221. sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
  1222. sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
  1223. sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
  1224. sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
  1225. sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
  1226. sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
  1227. sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
  1228. sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
  1229. sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
  1230. return 0;
  1231. }
  1232. int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
  1233. {
  1234. if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
  1235. return 0;
  1236. vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
  1237. vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
  1238. vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
  1239. vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
  1240. vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
  1241. vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
  1242. vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
  1243. vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
  1244. vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
  1245. vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
  1246. vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
  1247. vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
  1248. vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
  1249. vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
  1250. vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
  1251. vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
  1252. return 0;
  1253. }
  1254. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  1255. struct kvm_sregs *sregs)
  1256. {
  1257. sregs->pvr = vcpu->arch.pvr;
  1258. get_sregs_base(vcpu, sregs);
  1259. get_sregs_arch206(vcpu, sregs);
  1260. return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
  1261. }
  1262. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  1263. struct kvm_sregs *sregs)
  1264. {
  1265. int ret;
  1266. if (vcpu->arch.pvr != sregs->pvr)
  1267. return -EINVAL;
  1268. ret = set_sregs_base(vcpu, sregs);
  1269. if (ret < 0)
  1270. return ret;
  1271. ret = set_sregs_arch206(vcpu, sregs);
  1272. if (ret < 0)
  1273. return ret;
  1274. return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
  1275. }
  1276. int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
  1277. {
  1278. int r = 0;
  1279. union kvmppc_one_reg val;
  1280. int size;
  1281. size = one_reg_size(reg->id);
  1282. if (size > sizeof(val))
  1283. return -EINVAL;
  1284. switch (reg->id) {
  1285. case KVM_REG_PPC_IAC1:
  1286. val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1);
  1287. break;
  1288. case KVM_REG_PPC_IAC2:
  1289. val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2);
  1290. break;
  1291. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  1292. case KVM_REG_PPC_IAC3:
  1293. val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3);
  1294. break;
  1295. case KVM_REG_PPC_IAC4:
  1296. val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4);
  1297. break;
  1298. #endif
  1299. case KVM_REG_PPC_DAC1:
  1300. val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1);
  1301. break;
  1302. case KVM_REG_PPC_DAC2:
  1303. val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2);
  1304. break;
  1305. case KVM_REG_PPC_EPR: {
  1306. u32 epr = get_guest_epr(vcpu);
  1307. val = get_reg_val(reg->id, epr);
  1308. break;
  1309. }
  1310. #if defined(CONFIG_64BIT)
  1311. case KVM_REG_PPC_EPCR:
  1312. val = get_reg_val(reg->id, vcpu->arch.epcr);
  1313. break;
  1314. #endif
  1315. case KVM_REG_PPC_TCR:
  1316. val = get_reg_val(reg->id, vcpu->arch.tcr);
  1317. break;
  1318. case KVM_REG_PPC_TSR:
  1319. val = get_reg_val(reg->id, vcpu->arch.tsr);
  1320. break;
  1321. case KVM_REG_PPC_DEBUG_INST:
  1322. val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG);
  1323. break;
  1324. case KVM_REG_PPC_VRSAVE:
  1325. val = get_reg_val(reg->id, vcpu->arch.vrsave);
  1326. break;
  1327. default:
  1328. r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val);
  1329. break;
  1330. }
  1331. if (r)
  1332. return r;
  1333. if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size))
  1334. r = -EFAULT;
  1335. return r;
  1336. }
  1337. int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
  1338. {
  1339. int r = 0;
  1340. union kvmppc_one_reg val;
  1341. int size;
  1342. size = one_reg_size(reg->id);
  1343. if (size > sizeof(val))
  1344. return -EINVAL;
  1345. if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size))
  1346. return -EFAULT;
  1347. switch (reg->id) {
  1348. case KVM_REG_PPC_IAC1:
  1349. vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val);
  1350. break;
  1351. case KVM_REG_PPC_IAC2:
  1352. vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val);
  1353. break;
  1354. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  1355. case KVM_REG_PPC_IAC3:
  1356. vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val);
  1357. break;
  1358. case KVM_REG_PPC_IAC4:
  1359. vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val);
  1360. break;
  1361. #endif
  1362. case KVM_REG_PPC_DAC1:
  1363. vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val);
  1364. break;
  1365. case KVM_REG_PPC_DAC2:
  1366. vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val);
  1367. break;
  1368. case KVM_REG_PPC_EPR: {
  1369. u32 new_epr = set_reg_val(reg->id, val);
  1370. kvmppc_set_epr(vcpu, new_epr);
  1371. break;
  1372. }
  1373. #if defined(CONFIG_64BIT)
  1374. case KVM_REG_PPC_EPCR: {
  1375. u32 new_epcr = set_reg_val(reg->id, val);
  1376. kvmppc_set_epcr(vcpu, new_epcr);
  1377. break;
  1378. }
  1379. #endif
  1380. case KVM_REG_PPC_OR_TSR: {
  1381. u32 tsr_bits = set_reg_val(reg->id, val);
  1382. kvmppc_set_tsr_bits(vcpu, tsr_bits);
  1383. break;
  1384. }
  1385. case KVM_REG_PPC_CLEAR_TSR: {
  1386. u32 tsr_bits = set_reg_val(reg->id, val);
  1387. kvmppc_clr_tsr_bits(vcpu, tsr_bits);
  1388. break;
  1389. }
  1390. case KVM_REG_PPC_TSR: {
  1391. u32 tsr = set_reg_val(reg->id, val);
  1392. kvmppc_set_tsr(vcpu, tsr);
  1393. break;
  1394. }
  1395. case KVM_REG_PPC_TCR: {
  1396. u32 tcr = set_reg_val(reg->id, val);
  1397. kvmppc_set_tcr(vcpu, tcr);
  1398. break;
  1399. }
  1400. case KVM_REG_PPC_VRSAVE:
  1401. vcpu->arch.vrsave = set_reg_val(reg->id, val);
  1402. break;
  1403. default:
  1404. r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val);
  1405. break;
  1406. }
  1407. return r;
  1408. }
  1409. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  1410. {
  1411. return -ENOTSUPP;
  1412. }
  1413. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  1414. {
  1415. return -ENOTSUPP;
  1416. }
  1417. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  1418. struct kvm_translation *tr)
  1419. {
  1420. int r;
  1421. r = kvmppc_core_vcpu_translate(vcpu, tr);
  1422. return r;
  1423. }
  1424. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
  1425. {
  1426. return -ENOTSUPP;
  1427. }
  1428. void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
  1429. struct kvm_memory_slot *dont)
  1430. {
  1431. }
  1432. int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
  1433. unsigned long npages)
  1434. {
  1435. return 0;
  1436. }
  1437. int kvmppc_core_prepare_memory_region(struct kvm *kvm,
  1438. struct kvm_memory_slot *memslot,
  1439. struct kvm_userspace_memory_region *mem)
  1440. {
  1441. return 0;
  1442. }
  1443. void kvmppc_core_commit_memory_region(struct kvm *kvm,
  1444. struct kvm_userspace_memory_region *mem,
  1445. const struct kvm_memory_slot *old)
  1446. {
  1447. }
  1448. void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
  1449. {
  1450. }
  1451. void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
  1452. {
  1453. #if defined(CONFIG_64BIT)
  1454. vcpu->arch.epcr = new_epcr;
  1455. #ifdef CONFIG_KVM_BOOKE_HV
  1456. vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
  1457. if (vcpu->arch.epcr & SPRN_EPCR_ICM)
  1458. vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
  1459. #endif
  1460. #endif
  1461. }
  1462. void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
  1463. {
  1464. vcpu->arch.tcr = new_tcr;
  1465. arm_next_watchdog(vcpu);
  1466. update_timer_ints(vcpu);
  1467. }
  1468. void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
  1469. {
  1470. set_bits(tsr_bits, &vcpu->arch.tsr);
  1471. smp_wmb();
  1472. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  1473. kvm_vcpu_kick(vcpu);
  1474. }
  1475. void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
  1476. {
  1477. clear_bits(tsr_bits, &vcpu->arch.tsr);
  1478. /*
  1479. * We may have stopped the watchdog due to
  1480. * being stuck on final expiration.
  1481. */
  1482. if (tsr_bits & (TSR_ENW | TSR_WIS))
  1483. arm_next_watchdog(vcpu);
  1484. update_timer_ints(vcpu);
  1485. }
  1486. void kvmppc_decrementer_func(unsigned long data)
  1487. {
  1488. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
  1489. if (vcpu->arch.tcr & TCR_ARE) {
  1490. vcpu->arch.dec = vcpu->arch.decar;
  1491. kvmppc_emulate_dec(vcpu);
  1492. }
  1493. kvmppc_set_tsr_bits(vcpu, TSR_DIS);
  1494. }
  1495. static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
  1496. uint64_t addr, int index)
  1497. {
  1498. switch (index) {
  1499. case 0:
  1500. dbg_reg->dbcr0 |= DBCR0_IAC1;
  1501. dbg_reg->iac1 = addr;
  1502. break;
  1503. case 1:
  1504. dbg_reg->dbcr0 |= DBCR0_IAC2;
  1505. dbg_reg->iac2 = addr;
  1506. break;
  1507. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  1508. case 2:
  1509. dbg_reg->dbcr0 |= DBCR0_IAC3;
  1510. dbg_reg->iac3 = addr;
  1511. break;
  1512. case 3:
  1513. dbg_reg->dbcr0 |= DBCR0_IAC4;
  1514. dbg_reg->iac4 = addr;
  1515. break;
  1516. #endif
  1517. default:
  1518. return -EINVAL;
  1519. }
  1520. dbg_reg->dbcr0 |= DBCR0_IDM;
  1521. return 0;
  1522. }
  1523. static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
  1524. int type, int index)
  1525. {
  1526. switch (index) {
  1527. case 0:
  1528. if (type & KVMPPC_DEBUG_WATCH_READ)
  1529. dbg_reg->dbcr0 |= DBCR0_DAC1R;
  1530. if (type & KVMPPC_DEBUG_WATCH_WRITE)
  1531. dbg_reg->dbcr0 |= DBCR0_DAC1W;
  1532. dbg_reg->dac1 = addr;
  1533. break;
  1534. case 1:
  1535. if (type & KVMPPC_DEBUG_WATCH_READ)
  1536. dbg_reg->dbcr0 |= DBCR0_DAC2R;
  1537. if (type & KVMPPC_DEBUG_WATCH_WRITE)
  1538. dbg_reg->dbcr0 |= DBCR0_DAC2W;
  1539. dbg_reg->dac2 = addr;
  1540. break;
  1541. default:
  1542. return -EINVAL;
  1543. }
  1544. dbg_reg->dbcr0 |= DBCR0_IDM;
  1545. return 0;
  1546. }
  1547. void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
  1548. {
  1549. /* XXX: Add similar MSR protection for BookE-PR */
  1550. #ifdef CONFIG_KVM_BOOKE_HV
  1551. BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
  1552. if (set) {
  1553. if (prot_bitmap & MSR_UCLE)
  1554. vcpu->arch.shadow_msrp |= MSRP_UCLEP;
  1555. if (prot_bitmap & MSR_DE)
  1556. vcpu->arch.shadow_msrp |= MSRP_DEP;
  1557. if (prot_bitmap & MSR_PMM)
  1558. vcpu->arch.shadow_msrp |= MSRP_PMMP;
  1559. } else {
  1560. if (prot_bitmap & MSR_UCLE)
  1561. vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
  1562. if (prot_bitmap & MSR_DE)
  1563. vcpu->arch.shadow_msrp &= ~MSRP_DEP;
  1564. if (prot_bitmap & MSR_PMM)
  1565. vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
  1566. }
  1567. #endif
  1568. }
  1569. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  1570. struct kvm_guest_debug *dbg)
  1571. {
  1572. struct debug_reg *dbg_reg;
  1573. int n, b = 0, w = 0;
  1574. if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
  1575. vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
  1576. vcpu->guest_debug = 0;
  1577. kvm_guest_protect_msr(vcpu, MSR_DE, false);
  1578. return 0;
  1579. }
  1580. kvm_guest_protect_msr(vcpu, MSR_DE, true);
  1581. vcpu->guest_debug = dbg->control;
  1582. vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
  1583. /* Set DBCR0_EDM in guest visible DBCR0 register. */
  1584. vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM;
  1585. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  1586. vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
  1587. /* Code below handles only HW breakpoints */
  1588. dbg_reg = &(vcpu->arch.shadow_dbg_reg);
  1589. #ifdef CONFIG_KVM_BOOKE_HV
  1590. /*
  1591. * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
  1592. * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
  1593. */
  1594. dbg_reg->dbcr1 = 0;
  1595. dbg_reg->dbcr2 = 0;
  1596. #else
  1597. /*
  1598. * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
  1599. * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
  1600. * is set.
  1601. */
  1602. dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
  1603. DBCR1_IAC4US;
  1604. dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
  1605. #endif
  1606. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  1607. return 0;
  1608. for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
  1609. uint64_t addr = dbg->arch.bp[n].addr;
  1610. uint32_t type = dbg->arch.bp[n].type;
  1611. if (type == KVMPPC_DEBUG_NONE)
  1612. continue;
  1613. if (type & !(KVMPPC_DEBUG_WATCH_READ |
  1614. KVMPPC_DEBUG_WATCH_WRITE |
  1615. KVMPPC_DEBUG_BREAKPOINT))
  1616. return -EINVAL;
  1617. if (type & KVMPPC_DEBUG_BREAKPOINT) {
  1618. /* Setting H/W breakpoint */
  1619. if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
  1620. return -EINVAL;
  1621. } else {
  1622. /* Setting H/W watchpoint */
  1623. if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
  1624. type, w++))
  1625. return -EINVAL;
  1626. }
  1627. }
  1628. return 0;
  1629. }
  1630. void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1631. {
  1632. vcpu->cpu = smp_processor_id();
  1633. current->thread.kvm_vcpu = vcpu;
  1634. }
  1635. void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
  1636. {
  1637. current->thread.kvm_vcpu = NULL;
  1638. vcpu->cpu = -1;
  1639. /* Clear pending debug event in DBSR */
  1640. kvmppc_clear_dbsr();
  1641. }
  1642. void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
  1643. {
  1644. vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
  1645. }
  1646. int kvmppc_core_init_vm(struct kvm *kvm)
  1647. {
  1648. return kvm->arch.kvm_ops->init_vm(kvm);
  1649. }
  1650. struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
  1651. {
  1652. return kvm->arch.kvm_ops->vcpu_create(kvm, id);
  1653. }
  1654. void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
  1655. {
  1656. vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
  1657. }
  1658. void kvmppc_core_destroy_vm(struct kvm *kvm)
  1659. {
  1660. kvm->arch.kvm_ops->destroy_vm(kvm);
  1661. }
  1662. void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1663. {
  1664. vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
  1665. }
  1666. void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
  1667. {
  1668. vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
  1669. }
  1670. int __init kvmppc_booke_init(void)
  1671. {
  1672. #ifndef CONFIG_KVM_BOOKE_HV
  1673. unsigned long ivor[16];
  1674. unsigned long *handler = kvmppc_booke_handler_addr;
  1675. unsigned long max_ivor = 0;
  1676. unsigned long handler_len;
  1677. int i;
  1678. /* We install our own exception handlers by hijacking IVPR. IVPR must
  1679. * be 16-bit aligned, so we need a 64KB allocation. */
  1680. kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
  1681. VCPU_SIZE_ORDER);
  1682. if (!kvmppc_booke_handlers)
  1683. return -ENOMEM;
  1684. /* XXX make sure our handlers are smaller than Linux's */
  1685. /* Copy our interrupt handlers to match host IVORs. That way we don't
  1686. * have to swap the IVORs on every guest/host transition. */
  1687. ivor[0] = mfspr(SPRN_IVOR0);
  1688. ivor[1] = mfspr(SPRN_IVOR1);
  1689. ivor[2] = mfspr(SPRN_IVOR2);
  1690. ivor[3] = mfspr(SPRN_IVOR3);
  1691. ivor[4] = mfspr(SPRN_IVOR4);
  1692. ivor[5] = mfspr(SPRN_IVOR5);
  1693. ivor[6] = mfspr(SPRN_IVOR6);
  1694. ivor[7] = mfspr(SPRN_IVOR7);
  1695. ivor[8] = mfspr(SPRN_IVOR8);
  1696. ivor[9] = mfspr(SPRN_IVOR9);
  1697. ivor[10] = mfspr(SPRN_IVOR10);
  1698. ivor[11] = mfspr(SPRN_IVOR11);
  1699. ivor[12] = mfspr(SPRN_IVOR12);
  1700. ivor[13] = mfspr(SPRN_IVOR13);
  1701. ivor[14] = mfspr(SPRN_IVOR14);
  1702. ivor[15] = mfspr(SPRN_IVOR15);
  1703. for (i = 0; i < 16; i++) {
  1704. if (ivor[i] > max_ivor)
  1705. max_ivor = i;
  1706. handler_len = handler[i + 1] - handler[i];
  1707. memcpy((void *)kvmppc_booke_handlers + ivor[i],
  1708. (void *)handler[i], handler_len);
  1709. }
  1710. handler_len = handler[max_ivor + 1] - handler[max_ivor];
  1711. flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
  1712. ivor[max_ivor] + handler_len);
  1713. #endif /* !BOOKE_HV */
  1714. return 0;
  1715. }
  1716. void __exit kvmppc_booke_exit(void)
  1717. {
  1718. free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
  1719. kvm_exit();
  1720. }