setup-common.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * Common boot and setup code for both 32-bit and 64-bit.
  3. * Extracted from arch/powerpc/kernel/setup_64.c.
  4. *
  5. * Copyright (C) 2001 PPC64 Team, IBM Corp
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #undef DEBUG
  13. #include <linux/export.h>
  14. #include <linux/string.h>
  15. #include <linux/sched.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/reboot.h>
  19. #include <linux/delay.h>
  20. #include <linux/initrd.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/ioport.h>
  24. #include <linux/console.h>
  25. #include <linux/screen_info.h>
  26. #include <linux/root_dev.h>
  27. #include <linux/notifier.h>
  28. #include <linux/cpu.h>
  29. #include <linux/unistd.h>
  30. #include <linux/serial.h>
  31. #include <linux/serial_8250.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/percpu.h>
  34. #include <linux/memblock.h>
  35. #include <linux/of_platform.h>
  36. #include <asm/io.h>
  37. #include <asm/paca.h>
  38. #include <asm/prom.h>
  39. #include <asm/processor.h>
  40. #include <asm/vdso_datapage.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/smp.h>
  43. #include <asm/elf.h>
  44. #include <asm/machdep.h>
  45. #include <asm/time.h>
  46. #include <asm/cputable.h>
  47. #include <asm/sections.h>
  48. #include <asm/firmware.h>
  49. #include <asm/btext.h>
  50. #include <asm/nvram.h>
  51. #include <asm/setup.h>
  52. #include <asm/rtas.h>
  53. #include <asm/iommu.h>
  54. #include <asm/serial.h>
  55. #include <asm/cache.h>
  56. #include <asm/page.h>
  57. #include <asm/mmu.h>
  58. #include <asm/xmon.h>
  59. #include <asm/cputhreads.h>
  60. #include <mm/mmu_decl.h>
  61. #include <asm/fadump.h>
  62. #ifdef DEBUG
  63. #include <asm/udbg.h>
  64. #define DBG(fmt...) udbg_printf(fmt)
  65. #else
  66. #define DBG(fmt...)
  67. #endif
  68. /* The main machine-dep calls structure
  69. */
  70. struct machdep_calls ppc_md;
  71. EXPORT_SYMBOL(ppc_md);
  72. struct machdep_calls *machine_id;
  73. EXPORT_SYMBOL(machine_id);
  74. unsigned long klimit = (unsigned long) _end;
  75. char cmd_line[COMMAND_LINE_SIZE];
  76. /*
  77. * This still seems to be needed... -- paulus
  78. */
  79. struct screen_info screen_info = {
  80. .orig_x = 0,
  81. .orig_y = 25,
  82. .orig_video_cols = 80,
  83. .orig_video_lines = 25,
  84. .orig_video_isVGA = 1,
  85. .orig_video_points = 16
  86. };
  87. /* Variables required to store legacy IO irq routing */
  88. int of_i8042_kbd_irq;
  89. EXPORT_SYMBOL_GPL(of_i8042_kbd_irq);
  90. int of_i8042_aux_irq;
  91. EXPORT_SYMBOL_GPL(of_i8042_aux_irq);
  92. #ifdef __DO_IRQ_CANON
  93. /* XXX should go elsewhere eventually */
  94. int ppc_do_canonicalize_irqs;
  95. EXPORT_SYMBOL(ppc_do_canonicalize_irqs);
  96. #endif
  97. /* also used by kexec */
  98. void machine_shutdown(void)
  99. {
  100. #ifdef CONFIG_FA_DUMP
  101. /*
  102. * if fadump is active, cleanup the fadump registration before we
  103. * shutdown.
  104. */
  105. fadump_cleanup();
  106. #endif
  107. if (ppc_md.machine_shutdown)
  108. ppc_md.machine_shutdown();
  109. }
  110. void machine_restart(char *cmd)
  111. {
  112. machine_shutdown();
  113. if (ppc_md.restart)
  114. ppc_md.restart(cmd);
  115. #ifdef CONFIG_SMP
  116. smp_send_stop();
  117. #endif
  118. printk(KERN_EMERG "System Halted, OK to turn off power\n");
  119. local_irq_disable();
  120. while (1) ;
  121. }
  122. void machine_power_off(void)
  123. {
  124. machine_shutdown();
  125. if (ppc_md.power_off)
  126. ppc_md.power_off();
  127. #ifdef CONFIG_SMP
  128. smp_send_stop();
  129. #endif
  130. printk(KERN_EMERG "System Halted, OK to turn off power\n");
  131. local_irq_disable();
  132. while (1) ;
  133. }
  134. /* Used by the G5 thermal driver */
  135. EXPORT_SYMBOL_GPL(machine_power_off);
  136. void (*pm_power_off)(void) = machine_power_off;
  137. EXPORT_SYMBOL_GPL(pm_power_off);
  138. void machine_halt(void)
  139. {
  140. machine_shutdown();
  141. if (ppc_md.halt)
  142. ppc_md.halt();
  143. #ifdef CONFIG_SMP
  144. smp_send_stop();
  145. #endif
  146. printk(KERN_EMERG "System Halted, OK to turn off power\n");
  147. local_irq_disable();
  148. while (1) ;
  149. }
  150. #ifdef CONFIG_TAU
  151. extern u32 cpu_temp(unsigned long cpu);
  152. extern u32 cpu_temp_both(unsigned long cpu);
  153. #endif /* CONFIG_TAU */
  154. #ifdef CONFIG_SMP
  155. DEFINE_PER_CPU(unsigned int, cpu_pvr);
  156. #endif
  157. static void show_cpuinfo_summary(struct seq_file *m)
  158. {
  159. struct device_node *root;
  160. const char *model = NULL;
  161. #if defined(CONFIG_SMP) && defined(CONFIG_PPC32)
  162. unsigned long bogosum = 0;
  163. int i;
  164. for_each_online_cpu(i)
  165. bogosum += loops_per_jiffy;
  166. seq_printf(m, "total bogomips\t: %lu.%02lu\n",
  167. bogosum/(500000/HZ), bogosum/(5000/HZ) % 100);
  168. #endif /* CONFIG_SMP && CONFIG_PPC32 */
  169. seq_printf(m, "timebase\t: %lu\n", ppc_tb_freq);
  170. if (ppc_md.name)
  171. seq_printf(m, "platform\t: %s\n", ppc_md.name);
  172. root = of_find_node_by_path("/");
  173. if (root)
  174. model = of_get_property(root, "model", NULL);
  175. if (model)
  176. seq_printf(m, "model\t\t: %s\n", model);
  177. of_node_put(root);
  178. if (ppc_md.show_cpuinfo != NULL)
  179. ppc_md.show_cpuinfo(m);
  180. #ifdef CONFIG_PPC32
  181. /* Display the amount of memory */
  182. seq_printf(m, "Memory\t\t: %d MB\n",
  183. (unsigned int)(total_memory / (1024 * 1024)));
  184. #endif
  185. }
  186. static int show_cpuinfo(struct seq_file *m, void *v)
  187. {
  188. unsigned long cpu_id = (unsigned long)v - 1;
  189. unsigned int pvr;
  190. unsigned short maj;
  191. unsigned short min;
  192. /* We only show online cpus: disable preempt (overzealous, I
  193. * knew) to prevent cpu going down. */
  194. preempt_disable();
  195. if (!cpu_online(cpu_id)) {
  196. preempt_enable();
  197. return 0;
  198. }
  199. #ifdef CONFIG_SMP
  200. pvr = per_cpu(cpu_pvr, cpu_id);
  201. #else
  202. pvr = mfspr(SPRN_PVR);
  203. #endif
  204. maj = (pvr >> 8) & 0xFF;
  205. min = pvr & 0xFF;
  206. seq_printf(m, "processor\t: %lu\n", cpu_id);
  207. seq_printf(m, "cpu\t\t: ");
  208. if (cur_cpu_spec->pvr_mask)
  209. seq_printf(m, "%s", cur_cpu_spec->cpu_name);
  210. else
  211. seq_printf(m, "unknown (%08x)", pvr);
  212. #ifdef CONFIG_ALTIVEC
  213. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  214. seq_printf(m, ", altivec supported");
  215. #endif /* CONFIG_ALTIVEC */
  216. seq_printf(m, "\n");
  217. #ifdef CONFIG_TAU
  218. if (cur_cpu_spec->cpu_features & CPU_FTR_TAU) {
  219. #ifdef CONFIG_TAU_AVERAGE
  220. /* more straightforward, but potentially misleading */
  221. seq_printf(m, "temperature \t: %u C (uncalibrated)\n",
  222. cpu_temp(cpu_id));
  223. #else
  224. /* show the actual temp sensor range */
  225. u32 temp;
  226. temp = cpu_temp_both(cpu_id);
  227. seq_printf(m, "temperature \t: %u-%u C (uncalibrated)\n",
  228. temp & 0xff, temp >> 16);
  229. #endif
  230. }
  231. #endif /* CONFIG_TAU */
  232. /*
  233. * Assume here that all clock rates are the same in a
  234. * smp system. -- Cort
  235. */
  236. if (ppc_proc_freq)
  237. seq_printf(m, "clock\t\t: %lu.%06luMHz\n",
  238. ppc_proc_freq / 1000000, ppc_proc_freq % 1000000);
  239. if (ppc_md.show_percpuinfo != NULL)
  240. ppc_md.show_percpuinfo(m, cpu_id);
  241. /* If we are a Freescale core do a simple check so
  242. * we dont have to keep adding cases in the future */
  243. if (PVR_VER(pvr) & 0x8000) {
  244. switch (PVR_VER(pvr)) {
  245. case 0x8000: /* 7441/7450/7451, Voyager */
  246. case 0x8001: /* 7445/7455, Apollo 6 */
  247. case 0x8002: /* 7447/7457, Apollo 7 */
  248. case 0x8003: /* 7447A, Apollo 7 PM */
  249. case 0x8004: /* 7448, Apollo 8 */
  250. case 0x800c: /* 7410, Nitro */
  251. maj = ((pvr >> 8) & 0xF);
  252. min = PVR_MIN(pvr);
  253. break;
  254. default: /* e500/book-e */
  255. maj = PVR_MAJ(pvr);
  256. min = PVR_MIN(pvr);
  257. break;
  258. }
  259. } else {
  260. switch (PVR_VER(pvr)) {
  261. case 0x0020: /* 403 family */
  262. maj = PVR_MAJ(pvr) + 1;
  263. min = PVR_MIN(pvr);
  264. break;
  265. case 0x1008: /* 740P/750P ?? */
  266. maj = ((pvr >> 8) & 0xFF) - 1;
  267. min = pvr & 0xFF;
  268. break;
  269. default:
  270. maj = (pvr >> 8) & 0xFF;
  271. min = pvr & 0xFF;
  272. break;
  273. }
  274. }
  275. seq_printf(m, "revision\t: %hd.%hd (pvr %04x %04x)\n",
  276. maj, min, PVR_VER(pvr), PVR_REV(pvr));
  277. #ifdef CONFIG_PPC32
  278. seq_printf(m, "bogomips\t: %lu.%02lu\n",
  279. loops_per_jiffy / (500000/HZ),
  280. (loops_per_jiffy / (5000/HZ)) % 100);
  281. #endif
  282. #ifdef CONFIG_SMP
  283. seq_printf(m, "\n");
  284. #endif
  285. preempt_enable();
  286. /* If this is the last cpu, print the summary */
  287. if (cpumask_next(cpu_id, cpu_online_mask) >= nr_cpu_ids)
  288. show_cpuinfo_summary(m);
  289. return 0;
  290. }
  291. static void *c_start(struct seq_file *m, loff_t *pos)
  292. {
  293. if (*pos == 0) /* just in case, cpu 0 is not the first */
  294. *pos = cpumask_first(cpu_online_mask);
  295. else
  296. *pos = cpumask_next(*pos - 1, cpu_online_mask);
  297. if ((*pos) < nr_cpu_ids)
  298. return (void *)(unsigned long)(*pos + 1);
  299. return NULL;
  300. }
  301. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  302. {
  303. (*pos)++;
  304. return c_start(m, pos);
  305. }
  306. static void c_stop(struct seq_file *m, void *v)
  307. {
  308. }
  309. const struct seq_operations cpuinfo_op = {
  310. .start =c_start,
  311. .next = c_next,
  312. .stop = c_stop,
  313. .show = show_cpuinfo,
  314. };
  315. void __init check_for_initrd(void)
  316. {
  317. #ifdef CONFIG_BLK_DEV_INITRD
  318. DBG(" -> check_for_initrd() initrd_start=0x%lx initrd_end=0x%lx\n",
  319. initrd_start, initrd_end);
  320. /* If we were passed an initrd, set the ROOT_DEV properly if the values
  321. * look sensible. If not, clear initrd reference.
  322. */
  323. if (is_kernel_addr(initrd_start) && is_kernel_addr(initrd_end) &&
  324. initrd_end > initrd_start)
  325. ROOT_DEV = Root_RAM0;
  326. else
  327. initrd_start = initrd_end = 0;
  328. if (initrd_start)
  329. printk("Found initrd at 0x%lx:0x%lx\n", initrd_start, initrd_end);
  330. DBG(" <- check_for_initrd()\n");
  331. #endif /* CONFIG_BLK_DEV_INITRD */
  332. }
  333. #ifdef CONFIG_SMP
  334. int threads_per_core, threads_shift;
  335. cpumask_t threads_core_mask;
  336. EXPORT_SYMBOL_GPL(threads_per_core);
  337. EXPORT_SYMBOL_GPL(threads_shift);
  338. EXPORT_SYMBOL_GPL(threads_core_mask);
  339. static void __init cpu_init_thread_core_maps(int tpc)
  340. {
  341. int i;
  342. threads_per_core = tpc;
  343. cpumask_clear(&threads_core_mask);
  344. /* This implementation only supports power of 2 number of threads
  345. * for simplicity and performance
  346. */
  347. threads_shift = ilog2(tpc);
  348. BUG_ON(tpc != (1 << threads_shift));
  349. for (i = 0; i < tpc; i++)
  350. cpumask_set_cpu(i, &threads_core_mask);
  351. printk(KERN_INFO "CPU maps initialized for %d thread%s per core\n",
  352. tpc, tpc > 1 ? "s" : "");
  353. printk(KERN_DEBUG " (thread shift is %d)\n", threads_shift);
  354. }
  355. /**
  356. * setup_cpu_maps - initialize the following cpu maps:
  357. * cpu_possible_mask
  358. * cpu_present_mask
  359. *
  360. * Having the possible map set up early allows us to restrict allocations
  361. * of things like irqstacks to nr_cpu_ids rather than NR_CPUS.
  362. *
  363. * We do not initialize the online map here; cpus set their own bits in
  364. * cpu_online_mask as they come up.
  365. *
  366. * This function is valid only for Open Firmware systems. finish_device_tree
  367. * must be called before using this.
  368. *
  369. * While we're here, we may as well set the "physical" cpu ids in the paca.
  370. *
  371. * NOTE: This must match the parsing done in early_init_dt_scan_cpus.
  372. */
  373. void __init smp_setup_cpu_maps(void)
  374. {
  375. struct device_node *dn = NULL;
  376. int cpu = 0;
  377. int nthreads = 1;
  378. DBG("smp_setup_cpu_maps()\n");
  379. while ((dn = of_find_node_by_type(dn, "cpu")) && cpu < nr_cpu_ids) {
  380. const __be32 *intserv;
  381. __be32 cpu_be;
  382. int j, len;
  383. DBG(" * %s...\n", dn->full_name);
  384. intserv = of_get_property(dn, "ibm,ppc-interrupt-server#s",
  385. &len);
  386. if (intserv) {
  387. nthreads = len / sizeof(int);
  388. DBG(" ibm,ppc-interrupt-server#s -> %d threads\n",
  389. nthreads);
  390. } else {
  391. DBG(" no ibm,ppc-interrupt-server#s -> 1 thread\n");
  392. intserv = of_get_property(dn, "reg", NULL);
  393. if (!intserv) {
  394. cpu_be = cpu_to_be32(cpu);
  395. intserv = &cpu_be; /* assume logical == phys */
  396. }
  397. }
  398. for (j = 0; j < nthreads && cpu < nr_cpu_ids; j++) {
  399. DBG(" thread %d -> cpu %d (hard id %d)\n",
  400. j, cpu, be32_to_cpu(intserv[j]));
  401. set_cpu_present(cpu, true);
  402. set_hard_smp_processor_id(cpu, be32_to_cpu(intserv[j]));
  403. set_cpu_possible(cpu, true);
  404. cpu++;
  405. }
  406. }
  407. /* If no SMT supported, nthreads is forced to 1 */
  408. if (!cpu_has_feature(CPU_FTR_SMT)) {
  409. DBG(" SMT disabled ! nthreads forced to 1\n");
  410. nthreads = 1;
  411. }
  412. #ifdef CONFIG_PPC64
  413. /*
  414. * On pSeries LPAR, we need to know how many cpus
  415. * could possibly be added to this partition.
  416. */
  417. if (machine_is(pseries) && firmware_has_feature(FW_FEATURE_LPAR) &&
  418. (dn = of_find_node_by_path("/rtas"))) {
  419. int num_addr_cell, num_size_cell, maxcpus;
  420. const unsigned int *ireg;
  421. num_addr_cell = of_n_addr_cells(dn);
  422. num_size_cell = of_n_size_cells(dn);
  423. ireg = of_get_property(dn, "ibm,lrdr-capacity", NULL);
  424. if (!ireg)
  425. goto out;
  426. maxcpus = ireg[num_addr_cell + num_size_cell];
  427. /* Double maxcpus for processors which have SMT capability */
  428. if (cpu_has_feature(CPU_FTR_SMT))
  429. maxcpus *= nthreads;
  430. if (maxcpus > nr_cpu_ids) {
  431. printk(KERN_WARNING
  432. "Partition configured for %d cpus, "
  433. "operating system maximum is %d.\n",
  434. maxcpus, nr_cpu_ids);
  435. maxcpus = nr_cpu_ids;
  436. } else
  437. printk(KERN_INFO "Partition configured for %d cpus.\n",
  438. maxcpus);
  439. for (cpu = 0; cpu < maxcpus; cpu++)
  440. set_cpu_possible(cpu, true);
  441. out:
  442. of_node_put(dn);
  443. }
  444. vdso_data->processorCount = num_present_cpus();
  445. #endif /* CONFIG_PPC64 */
  446. /* Initialize CPU <=> thread mapping/
  447. *
  448. * WARNING: We assume that the number of threads is the same for
  449. * every CPU in the system. If that is not the case, then some code
  450. * here will have to be reworked
  451. */
  452. cpu_init_thread_core_maps(nthreads);
  453. /* Now that possible cpus are set, set nr_cpu_ids for later use */
  454. setup_nr_cpu_ids();
  455. free_unused_pacas();
  456. }
  457. #endif /* CONFIG_SMP */
  458. #ifdef CONFIG_PCSPKR_PLATFORM
  459. static __init int add_pcspkr(void)
  460. {
  461. struct device_node *np;
  462. struct platform_device *pd;
  463. int ret;
  464. np = of_find_compatible_node(NULL, NULL, "pnpPNP,100");
  465. of_node_put(np);
  466. if (!np)
  467. return -ENODEV;
  468. pd = platform_device_alloc("pcspkr", -1);
  469. if (!pd)
  470. return -ENOMEM;
  471. ret = platform_device_add(pd);
  472. if (ret)
  473. platform_device_put(pd);
  474. return ret;
  475. }
  476. device_initcall(add_pcspkr);
  477. #endif /* CONFIG_PCSPKR_PLATFORM */
  478. void probe_machine(void)
  479. {
  480. extern struct machdep_calls __machine_desc_start;
  481. extern struct machdep_calls __machine_desc_end;
  482. /*
  483. * Iterate all ppc_md structures until we find the proper
  484. * one for the current machine type
  485. */
  486. DBG("Probing machine type ...\n");
  487. for (machine_id = &__machine_desc_start;
  488. machine_id < &__machine_desc_end;
  489. machine_id++) {
  490. DBG(" %s ...", machine_id->name);
  491. memcpy(&ppc_md, machine_id, sizeof(struct machdep_calls));
  492. if (ppc_md.probe()) {
  493. DBG(" match !\n");
  494. break;
  495. }
  496. DBG("\n");
  497. }
  498. /* What can we do if we didn't find ? */
  499. if (machine_id >= &__machine_desc_end) {
  500. DBG("No suitable machine found !\n");
  501. for (;;);
  502. }
  503. printk(KERN_INFO "Using %s machine description\n", ppc_md.name);
  504. }
  505. /* Match a class of boards, not a specific device configuration. */
  506. int check_legacy_ioport(unsigned long base_port)
  507. {
  508. struct device_node *parent, *np = NULL;
  509. int ret = -ENODEV;
  510. switch(base_port) {
  511. case I8042_DATA_REG:
  512. if (!(np = of_find_compatible_node(NULL, NULL, "pnpPNP,303")))
  513. np = of_find_compatible_node(NULL, NULL, "pnpPNP,f03");
  514. if (np) {
  515. parent = of_get_parent(np);
  516. of_i8042_kbd_irq = irq_of_parse_and_map(parent, 0);
  517. if (!of_i8042_kbd_irq)
  518. of_i8042_kbd_irq = 1;
  519. of_i8042_aux_irq = irq_of_parse_and_map(parent, 1);
  520. if (!of_i8042_aux_irq)
  521. of_i8042_aux_irq = 12;
  522. of_node_put(np);
  523. np = parent;
  524. break;
  525. }
  526. np = of_find_node_by_type(NULL, "8042");
  527. /* Pegasos has no device_type on its 8042 node, look for the
  528. * name instead */
  529. if (!np)
  530. np = of_find_node_by_name(NULL, "8042");
  531. if (np) {
  532. of_i8042_kbd_irq = 1;
  533. of_i8042_aux_irq = 12;
  534. }
  535. break;
  536. case FDC_BASE: /* FDC1 */
  537. np = of_find_node_by_type(NULL, "fdc");
  538. break;
  539. default:
  540. /* ipmi is supposed to fail here */
  541. break;
  542. }
  543. if (!np)
  544. return ret;
  545. parent = of_get_parent(np);
  546. if (parent) {
  547. if (strcmp(parent->type, "isa") == 0)
  548. ret = 0;
  549. of_node_put(parent);
  550. }
  551. of_node_put(np);
  552. return ret;
  553. }
  554. EXPORT_SYMBOL(check_legacy_ioport);
  555. static int ppc_panic_event(struct notifier_block *this,
  556. unsigned long event, void *ptr)
  557. {
  558. /*
  559. * If firmware-assisted dump has been registered then trigger
  560. * firmware-assisted dump and let firmware handle everything else.
  561. */
  562. crash_fadump(NULL, ptr);
  563. ppc_md.panic(ptr); /* May not return */
  564. return NOTIFY_DONE;
  565. }
  566. static struct notifier_block ppc_panic_block = {
  567. .notifier_call = ppc_panic_event,
  568. .priority = INT_MIN /* may not return; must be done last */
  569. };
  570. void __init setup_panic(void)
  571. {
  572. atomic_notifier_chain_register(&panic_notifier_list, &ppc_panic_block);
  573. }
  574. #ifdef CONFIG_CHECK_CACHE_COHERENCY
  575. /*
  576. * For platforms that have configurable cache-coherency. This function
  577. * checks that the cache coherency setting of the kernel matches the setting
  578. * left by the firmware, as indicated in the device tree. Since a mismatch
  579. * will eventually result in DMA failures, we print * and error and call
  580. * BUG() in that case.
  581. */
  582. #ifdef CONFIG_NOT_COHERENT_CACHE
  583. #define KERNEL_COHERENCY 0
  584. #else
  585. #define KERNEL_COHERENCY 1
  586. #endif
  587. static int __init check_cache_coherency(void)
  588. {
  589. struct device_node *np;
  590. const void *prop;
  591. int devtree_coherency;
  592. np = of_find_node_by_path("/");
  593. prop = of_get_property(np, "coherency-off", NULL);
  594. of_node_put(np);
  595. devtree_coherency = prop ? 0 : 1;
  596. if (devtree_coherency != KERNEL_COHERENCY) {
  597. printk(KERN_ERR
  598. "kernel coherency:%s != device tree_coherency:%s\n",
  599. KERNEL_COHERENCY ? "on" : "off",
  600. devtree_coherency ? "on" : "off");
  601. BUG();
  602. }
  603. return 0;
  604. }
  605. late_initcall(check_cache_coherency);
  606. #endif /* CONFIG_CHECK_CACHE_COHERENCY */
  607. #ifdef CONFIG_DEBUG_FS
  608. struct dentry *powerpc_debugfs_root;
  609. EXPORT_SYMBOL(powerpc_debugfs_root);
  610. static int powerpc_debugfs_init(void)
  611. {
  612. powerpc_debugfs_root = debugfs_create_dir("powerpc", NULL);
  613. return powerpc_debugfs_root == NULL;
  614. }
  615. arch_initcall(powerpc_debugfs_init);
  616. #endif
  617. #ifdef CONFIG_BOOKE_WDT
  618. extern u32 booke_wdt_enabled;
  619. extern u32 booke_wdt_period;
  620. /* Checks wdt=x and wdt_period=xx command-line option */
  621. notrace int __init early_parse_wdt(char *p)
  622. {
  623. if (p && strncmp(p, "0", 1) != 0)
  624. booke_wdt_enabled = 1;
  625. return 0;
  626. }
  627. early_param("wdt", early_parse_wdt);
  628. int __init early_parse_wdt_period(char *p)
  629. {
  630. unsigned long ret;
  631. if (p) {
  632. if (!kstrtol(p, 0, &ret))
  633. booke_wdt_period = ret;
  634. }
  635. return 0;
  636. }
  637. early_param("wdt_period", early_parse_wdt_period);
  638. #endif /* CONFIG_BOOKE_WDT */
  639. void ppc_printk_progress(char *s, unsigned short hex)
  640. {
  641. pr_info("%s\n", s);
  642. }
  643. void arch_setup_pdev_archdata(struct platform_device *pdev)
  644. {
  645. pdev->archdata.dma_mask = DMA_BIT_MASK(32);
  646. pdev->dev.dma_mask = &pdev->archdata.dma_mask;
  647. set_dma_ops(&pdev->dev, &dma_direct_ops);
  648. }