ppc_asm.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  3. */
  4. #ifndef _ASM_POWERPC_PPC_ASM_H
  5. #define _ASM_POWERPC_PPC_ASM_H
  6. #include <linux/init.h>
  7. #include <linux/stringify.h>
  8. #include <asm/asm-compat.h>
  9. #include <asm/processor.h>
  10. #include <asm/ppc-opcode.h>
  11. #include <asm/firmware.h>
  12. #ifndef __ASSEMBLY__
  13. #error __FILE__ should only be used in assembler files
  14. #else
  15. #define SZL (BITS_PER_LONG/8)
  16. /*
  17. * Stuff for accurate CPU time accounting.
  18. * These macros handle transitions between user and system state
  19. * in exception entry and exit and accumulate time to the
  20. * user_time and system_time fields in the paca.
  21. */
  22. #ifndef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
  23. #define ACCOUNT_CPU_USER_ENTRY(ra, rb)
  24. #define ACCOUNT_CPU_USER_EXIT(ra, rb)
  25. #define ACCOUNT_STOLEN_TIME
  26. #else
  27. #define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
  28. MFTB(ra); /* get timebase */ \
  29. ld rb,PACA_STARTTIME_USER(r13); \
  30. std ra,PACA_STARTTIME(r13); \
  31. subf rb,rb,ra; /* subtract start value */ \
  32. ld ra,PACA_USER_TIME(r13); \
  33. add ra,ra,rb; /* add on to user time */ \
  34. std ra,PACA_USER_TIME(r13); \
  35. #define ACCOUNT_CPU_USER_EXIT(ra, rb) \
  36. MFTB(ra); /* get timebase */ \
  37. ld rb,PACA_STARTTIME(r13); \
  38. std ra,PACA_STARTTIME_USER(r13); \
  39. subf rb,rb,ra; /* subtract start value */ \
  40. ld ra,PACA_SYSTEM_TIME(r13); \
  41. add ra,ra,rb; /* add on to system time */ \
  42. std ra,PACA_SYSTEM_TIME(r13)
  43. #ifdef CONFIG_PPC_SPLPAR
  44. #define ACCOUNT_STOLEN_TIME \
  45. BEGIN_FW_FTR_SECTION; \
  46. beq 33f; \
  47. /* from user - see if there are any DTL entries to process */ \
  48. ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \
  49. ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \
  50. addi r10,r10,LPPACA_DTLIDX; \
  51. LDX_BE r10,0,r10; /* get log write index */ \
  52. cmpd cr1,r11,r10; \
  53. beq+ cr1,33f; \
  54. bl .accumulate_stolen_time; \
  55. ld r12,_MSR(r1); \
  56. andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \
  57. 33: \
  58. END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
  59. #else /* CONFIG_PPC_SPLPAR */
  60. #define ACCOUNT_STOLEN_TIME
  61. #endif /* CONFIG_PPC_SPLPAR */
  62. #endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
  63. /*
  64. * Macros for storing registers into and loading registers from
  65. * exception frames.
  66. */
  67. #ifdef __powerpc64__
  68. #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
  69. #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
  70. #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
  71. #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
  72. #else
  73. #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
  74. #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
  75. #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
  76. SAVE_10GPRS(22, base)
  77. #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
  78. REST_10GPRS(22, base)
  79. #endif
  80. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  81. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  82. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  83. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  84. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  85. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  86. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  87. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  88. #define SAVE_FPR(n, base) stfd n,8*TS_FPRWIDTH*(n)(base)
  89. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  90. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  91. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  92. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  93. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  94. #define REST_FPR(n, base) lfd n,8*TS_FPRWIDTH*(n)(base)
  95. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  96. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  97. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  98. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  99. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  100. #define SAVE_VR(n,b,base) li b,16*(n); stvx n,base,b
  101. #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  102. #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
  103. #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
  104. #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
  105. #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
  106. #define REST_VR(n,b,base) li b,16*(n); lvx n,base,b
  107. #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  108. #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
  109. #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
  110. #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
  111. #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
  112. #ifdef __BIG_ENDIAN__
  113. #define STXVD2X_ROT(n,b,base) STXVD2X(n,b,base)
  114. #define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base)
  115. #else
  116. #define STXVD2X_ROT(n,b,base) XXSWAPD(n,n); \
  117. STXVD2X(n,b,base); \
  118. XXSWAPD(n,n)
  119. #define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base); \
  120. XXSWAPD(n,n)
  121. #endif
  122. /* Save the lower 32 VSRs in the thread VSR region */
  123. #define SAVE_VSR(n,b,base) li b,16*(n); STXVD2X_ROT(n,R##base,R##b)
  124. #define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base)
  125. #define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base)
  126. #define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base)
  127. #define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base)
  128. #define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base)
  129. #define REST_VSR(n,b,base) li b,16*(n); LXVD2X_ROT(n,R##base,R##b)
  130. #define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base)
  131. #define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base)
  132. #define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base)
  133. #define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base)
  134. #define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base)
  135. /*
  136. * b = base register for addressing, o = base offset from register of 1st EVR
  137. * n = first EVR, s = scratch
  138. */
  139. #define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b)
  140. #define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o)
  141. #define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o)
  142. #define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o)
  143. #define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o)
  144. #define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o)
  145. #define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n
  146. #define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o)
  147. #define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o)
  148. #define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o)
  149. #define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o)
  150. #define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o)
  151. /* Macros to adjust thread priority for hardware multithreading */
  152. #define HMT_VERY_LOW or 31,31,31 # very low priority
  153. #define HMT_LOW or 1,1,1
  154. #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
  155. #define HMT_MEDIUM or 2,2,2
  156. #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
  157. #define HMT_HIGH or 3,3,3
  158. #define HMT_EXTRA_HIGH or 7,7,7 # power7 only
  159. #ifdef CONFIG_PPC64
  160. #define ULONG_SIZE 8
  161. #else
  162. #define ULONG_SIZE 4
  163. #endif
  164. #define __VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE))
  165. #define VCPU_GPR(n) __VCPU_GPR(__REG_##n)
  166. #ifdef __KERNEL__
  167. #ifdef CONFIG_PPC64
  168. #define STACKFRAMESIZE 256
  169. #define __STK_REG(i) (112 + ((i)-14)*8)
  170. #define STK_REG(i) __STK_REG(__REG_##i)
  171. #define __STK_PARAM(i) (48 + ((i)-3)*8)
  172. #define STK_PARAM(i) __STK_PARAM(__REG_##i)
  173. #define XGLUE(a,b) a##b
  174. #define GLUE(a,b) XGLUE(a,b)
  175. #define _GLOBAL(name) \
  176. .section ".text"; \
  177. .align 2 ; \
  178. .globl name; \
  179. .globl GLUE(.,name); \
  180. .section ".opd","aw"; \
  181. name: \
  182. .quad GLUE(.,name); \
  183. .quad .TOC.@tocbase; \
  184. .quad 0; \
  185. .previous; \
  186. .type GLUE(.,name),@function; \
  187. GLUE(.,name):
  188. #define _INIT_GLOBAL(name) \
  189. __REF; \
  190. .align 2 ; \
  191. .globl name; \
  192. .globl GLUE(.,name); \
  193. .section ".opd","aw"; \
  194. name: \
  195. .quad GLUE(.,name); \
  196. .quad .TOC.@tocbase; \
  197. .quad 0; \
  198. .previous; \
  199. .type GLUE(.,name),@function; \
  200. GLUE(.,name):
  201. #define _KPROBE(name) \
  202. .section ".kprobes.text","a"; \
  203. .align 2 ; \
  204. .globl name; \
  205. .globl GLUE(.,name); \
  206. .section ".opd","aw"; \
  207. name: \
  208. .quad GLUE(.,name); \
  209. .quad .TOC.@tocbase; \
  210. .quad 0; \
  211. .previous; \
  212. .type GLUE(.,name),@function; \
  213. GLUE(.,name):
  214. #define _STATIC(name) \
  215. .section ".text"; \
  216. .align 2 ; \
  217. .section ".opd","aw"; \
  218. name: \
  219. .quad GLUE(.,name); \
  220. .quad .TOC.@tocbase; \
  221. .quad 0; \
  222. .previous; \
  223. .type GLUE(.,name),@function; \
  224. GLUE(.,name):
  225. #define _INIT_STATIC(name) \
  226. __REF; \
  227. .align 2 ; \
  228. .section ".opd","aw"; \
  229. name: \
  230. .quad GLUE(.,name); \
  231. .quad .TOC.@tocbase; \
  232. .quad 0; \
  233. .previous; \
  234. .type GLUE(.,name),@function; \
  235. GLUE(.,name):
  236. #else /* 32-bit */
  237. #define _ENTRY(n) \
  238. .globl n; \
  239. n:
  240. #define _GLOBAL(n) \
  241. .text; \
  242. .stabs __stringify(n:F-1),N_FUN,0,0,n;\
  243. .globl n; \
  244. n:
  245. #define _KPROBE(n) \
  246. .section ".kprobes.text","a"; \
  247. .globl n; \
  248. n:
  249. #endif
  250. /*
  251. * LOAD_REG_IMMEDIATE(rn, expr)
  252. * Loads the value of the constant expression 'expr' into register 'rn'
  253. * using immediate instructions only. Use this when it's important not
  254. * to reference other data (i.e. on ppc64 when the TOC pointer is not
  255. * valid) and when 'expr' is a constant or absolute address.
  256. *
  257. * LOAD_REG_ADDR(rn, name)
  258. * Loads the address of label 'name' into register 'rn'. Use this when
  259. * you don't particularly need immediate instructions only, but you need
  260. * the whole address in one register (e.g. it's a structure address and
  261. * you want to access various offsets within it). On ppc32 this is
  262. * identical to LOAD_REG_IMMEDIATE.
  263. *
  264. * LOAD_REG_ADDRBASE(rn, name)
  265. * ADDROFF(name)
  266. * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
  267. * register 'rn'. ADDROFF(name) returns the remainder of the address as
  268. * a constant expression. ADDROFF(name) is a signed expression < 16 bits
  269. * in size, so is suitable for use directly as an offset in load and store
  270. * instructions. Use this when loading/storing a single word or less as:
  271. * LOAD_REG_ADDRBASE(rX, name)
  272. * ld rY,ADDROFF(name)(rX)
  273. */
  274. #ifdef __powerpc64__
  275. #define LOAD_REG_IMMEDIATE(reg,expr) \
  276. lis reg,(expr)@highest; \
  277. ori reg,reg,(expr)@higher; \
  278. rldicr reg,reg,32,31; \
  279. oris reg,reg,(expr)@h; \
  280. ori reg,reg,(expr)@l;
  281. #define LOAD_REG_ADDR(reg,name) \
  282. ld reg,name@got(r2)
  283. #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
  284. #define ADDROFF(name) 0
  285. /* offsets for stack frame layout */
  286. #define LRSAVE 16
  287. #else /* 32-bit */
  288. #define LOAD_REG_IMMEDIATE(reg,expr) \
  289. lis reg,(expr)@ha; \
  290. addi reg,reg,(expr)@l;
  291. #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
  292. #define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha
  293. #define ADDROFF(name) name@l
  294. /* offsets for stack frame layout */
  295. #define LRSAVE 4
  296. #endif
  297. /* various errata or part fixups */
  298. #ifdef CONFIG_PPC601_SYNC_FIX
  299. #define SYNC \
  300. BEGIN_FTR_SECTION \
  301. sync; \
  302. isync; \
  303. END_FTR_SECTION_IFSET(CPU_FTR_601)
  304. #define SYNC_601 \
  305. BEGIN_FTR_SECTION \
  306. sync; \
  307. END_FTR_SECTION_IFSET(CPU_FTR_601)
  308. #define ISYNC_601 \
  309. BEGIN_FTR_SECTION \
  310. isync; \
  311. END_FTR_SECTION_IFSET(CPU_FTR_601)
  312. #else
  313. #define SYNC
  314. #define SYNC_601
  315. #define ISYNC_601
  316. #endif
  317. #if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E)
  318. #define MFTB(dest) \
  319. 90: mfspr dest, SPRN_TBRL; \
  320. BEGIN_FTR_SECTION_NESTED(96); \
  321. cmpwi dest,0; \
  322. beq- 90b; \
  323. END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
  324. #else
  325. #define MFTB(dest) mfspr dest, SPRN_TBRL
  326. #endif
  327. #ifndef CONFIG_SMP
  328. #define TLBSYNC
  329. #else /* CONFIG_SMP */
  330. /* tlbsync is not implemented on 601 */
  331. #define TLBSYNC \
  332. BEGIN_FTR_SECTION \
  333. tlbsync; \
  334. sync; \
  335. END_FTR_SECTION_IFCLR(CPU_FTR_601)
  336. #endif
  337. #ifdef CONFIG_PPC64
  338. #define MTOCRF(FXM, RS) \
  339. BEGIN_FTR_SECTION_NESTED(848); \
  340. mtcrf (FXM), RS; \
  341. FTR_SECTION_ELSE_NESTED(848); \
  342. mtocrf (FXM), RS; \
  343. ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848)
  344. /*
  345. * PPR restore macros used in entry_64.S
  346. * Used for P7 or later processors
  347. */
  348. #define HMT_MEDIUM_LOW_HAS_PPR \
  349. BEGIN_FTR_SECTION_NESTED(944) \
  350. HMT_MEDIUM_LOW; \
  351. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,944)
  352. #define SET_DEFAULT_THREAD_PPR(ra, rb) \
  353. BEGIN_FTR_SECTION_NESTED(945) \
  354. lis ra,INIT_PPR@highest; /* default ppr=3 */ \
  355. ld rb,PACACURRENT(r13); \
  356. sldi ra,ra,32; /* 11- 13 bits are used for ppr */ \
  357. std ra,TASKTHREADPPR(rb); \
  358. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,945)
  359. #endif
  360. /*
  361. * This instruction is not implemented on the PPC 603 or 601; however, on
  362. * the 403GCX and 405GP tlbia IS defined and tlbie is not.
  363. * All of these instructions exist in the 8xx, they have magical powers,
  364. * and they must be used.
  365. */
  366. #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
  367. #define tlbia \
  368. li r4,1024; \
  369. mtctr r4; \
  370. lis r4,KERNELBASE@h; \
  371. 0: tlbie r4; \
  372. addi r4,r4,0x1000; \
  373. bdnz 0b
  374. #endif
  375. #ifdef CONFIG_IBM440EP_ERR42
  376. #define PPC440EP_ERR42 isync
  377. #else
  378. #define PPC440EP_ERR42
  379. #endif
  380. /* The following stops all load and store data streams associated with stream
  381. * ID (ie. streams created explicitly). The embedded and server mnemonics for
  382. * dcbt are different so we use machine "power4" here explicitly.
  383. */
  384. #define DCBT_STOP_ALL_STREAM_IDS(scratch) \
  385. .machine push ; \
  386. .machine "power4" ; \
  387. lis scratch,0x60000000@h; \
  388. dcbt r0,scratch,0b01010; \
  389. .machine pop
  390. /*
  391. * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them
  392. * keep the address intact to be compatible with code shared with
  393. * 32-bit classic.
  394. *
  395. * On the other hand, I find it useful to have them behave as expected
  396. * by their name (ie always do the addition) on 64-bit BookE
  397. */
  398. #if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64)
  399. #define toreal(rd)
  400. #define fromreal(rd)
  401. /*
  402. * We use addis to ensure compatibility with the "classic" ppc versions of
  403. * these macros, which use rs = 0 to get the tophys offset in rd, rather than
  404. * converting the address in r0, and so this version has to do that too
  405. * (i.e. set register rd to 0 when rs == 0).
  406. */
  407. #define tophys(rd,rs) \
  408. addis rd,rs,0
  409. #define tovirt(rd,rs) \
  410. addis rd,rs,0
  411. #elif defined(CONFIG_PPC64)
  412. #define toreal(rd) /* we can access c000... in real mode */
  413. #define fromreal(rd)
  414. #define tophys(rd,rs) \
  415. clrldi rd,rs,2
  416. #define tovirt(rd,rs) \
  417. rotldi rd,rs,16; \
  418. ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
  419. rotldi rd,rd,48
  420. #else
  421. /*
  422. * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
  423. * physical base address of RAM at compile time.
  424. */
  425. #define toreal(rd) tophys(rd,rd)
  426. #define fromreal(rd) tovirt(rd,rd)
  427. #define tophys(rd,rs) \
  428. 0: addis rd,rs,-PAGE_OFFSET@h; \
  429. .section ".vtop_fixup","aw"; \
  430. .align 1; \
  431. .long 0b; \
  432. .previous
  433. #define tovirt(rd,rs) \
  434. 0: addis rd,rs,PAGE_OFFSET@h; \
  435. .section ".ptov_fixup","aw"; \
  436. .align 1; \
  437. .long 0b; \
  438. .previous
  439. #endif
  440. #ifdef CONFIG_PPC_BOOK3S_64
  441. #define RFI rfid
  442. #define MTMSRD(r) mtmsrd r
  443. #define MTMSR_EERI(reg) mtmsrd reg,1
  444. #else
  445. #define FIX_SRR1(ra, rb)
  446. #ifndef CONFIG_40x
  447. #define RFI rfi
  448. #else
  449. #define RFI rfi; b . /* Prevent prefetch past rfi */
  450. #endif
  451. #define MTMSRD(r) mtmsr r
  452. #define MTMSR_EERI(reg) mtmsr reg
  453. #define CLR_TOP32(r)
  454. #endif
  455. #endif /* __KERNEL__ */
  456. /* The boring bits... */
  457. /* Condition Register Bit Fields */
  458. #define cr0 0
  459. #define cr1 1
  460. #define cr2 2
  461. #define cr3 3
  462. #define cr4 4
  463. #define cr5 5
  464. #define cr6 6
  465. #define cr7 7
  466. /*
  467. * General Purpose Registers (GPRs)
  468. *
  469. * The lower case r0-r31 should be used in preference to the upper
  470. * case R0-R31 as they provide more error checking in the assembler.
  471. * Use R0-31 only when really nessesary.
  472. */
  473. #define r0 %r0
  474. #define r1 %r1
  475. #define r2 %r2
  476. #define r3 %r3
  477. #define r4 %r4
  478. #define r5 %r5
  479. #define r6 %r6
  480. #define r7 %r7
  481. #define r8 %r8
  482. #define r9 %r9
  483. #define r10 %r10
  484. #define r11 %r11
  485. #define r12 %r12
  486. #define r13 %r13
  487. #define r14 %r14
  488. #define r15 %r15
  489. #define r16 %r16
  490. #define r17 %r17
  491. #define r18 %r18
  492. #define r19 %r19
  493. #define r20 %r20
  494. #define r21 %r21
  495. #define r22 %r22
  496. #define r23 %r23
  497. #define r24 %r24
  498. #define r25 %r25
  499. #define r26 %r26
  500. #define r27 %r27
  501. #define r28 %r28
  502. #define r29 %r29
  503. #define r30 %r30
  504. #define r31 %r31
  505. /* Floating Point Registers (FPRs) */
  506. #define fr0 0
  507. #define fr1 1
  508. #define fr2 2
  509. #define fr3 3
  510. #define fr4 4
  511. #define fr5 5
  512. #define fr6 6
  513. #define fr7 7
  514. #define fr8 8
  515. #define fr9 9
  516. #define fr10 10
  517. #define fr11 11
  518. #define fr12 12
  519. #define fr13 13
  520. #define fr14 14
  521. #define fr15 15
  522. #define fr16 16
  523. #define fr17 17
  524. #define fr18 18
  525. #define fr19 19
  526. #define fr20 20
  527. #define fr21 21
  528. #define fr22 22
  529. #define fr23 23
  530. #define fr24 24
  531. #define fr25 25
  532. #define fr26 26
  533. #define fr27 27
  534. #define fr28 28
  535. #define fr29 29
  536. #define fr30 30
  537. #define fr31 31
  538. /* AltiVec Registers (VPRs) */
  539. #define vr0 0
  540. #define vr1 1
  541. #define vr2 2
  542. #define vr3 3
  543. #define vr4 4
  544. #define vr5 5
  545. #define vr6 6
  546. #define vr7 7
  547. #define vr8 8
  548. #define vr9 9
  549. #define vr10 10
  550. #define vr11 11
  551. #define vr12 12
  552. #define vr13 13
  553. #define vr14 14
  554. #define vr15 15
  555. #define vr16 16
  556. #define vr17 17
  557. #define vr18 18
  558. #define vr19 19
  559. #define vr20 20
  560. #define vr21 21
  561. #define vr22 22
  562. #define vr23 23
  563. #define vr24 24
  564. #define vr25 25
  565. #define vr26 26
  566. #define vr27 27
  567. #define vr28 28
  568. #define vr29 29
  569. #define vr30 30
  570. #define vr31 31
  571. /* VSX Registers (VSRs) */
  572. #define vsr0 0
  573. #define vsr1 1
  574. #define vsr2 2
  575. #define vsr3 3
  576. #define vsr4 4
  577. #define vsr5 5
  578. #define vsr6 6
  579. #define vsr7 7
  580. #define vsr8 8
  581. #define vsr9 9
  582. #define vsr10 10
  583. #define vsr11 11
  584. #define vsr12 12
  585. #define vsr13 13
  586. #define vsr14 14
  587. #define vsr15 15
  588. #define vsr16 16
  589. #define vsr17 17
  590. #define vsr18 18
  591. #define vsr19 19
  592. #define vsr20 20
  593. #define vsr21 21
  594. #define vsr22 22
  595. #define vsr23 23
  596. #define vsr24 24
  597. #define vsr25 25
  598. #define vsr26 26
  599. #define vsr27 27
  600. #define vsr28 28
  601. #define vsr29 29
  602. #define vsr30 30
  603. #define vsr31 31
  604. #define vsr32 32
  605. #define vsr33 33
  606. #define vsr34 34
  607. #define vsr35 35
  608. #define vsr36 36
  609. #define vsr37 37
  610. #define vsr38 38
  611. #define vsr39 39
  612. #define vsr40 40
  613. #define vsr41 41
  614. #define vsr42 42
  615. #define vsr43 43
  616. #define vsr44 44
  617. #define vsr45 45
  618. #define vsr46 46
  619. #define vsr47 47
  620. #define vsr48 48
  621. #define vsr49 49
  622. #define vsr50 50
  623. #define vsr51 51
  624. #define vsr52 52
  625. #define vsr53 53
  626. #define vsr54 54
  627. #define vsr55 55
  628. #define vsr56 56
  629. #define vsr57 57
  630. #define vsr58 58
  631. #define vsr59 59
  632. #define vsr60 60
  633. #define vsr61 61
  634. #define vsr62 62
  635. #define vsr63 63
  636. /* SPE Registers (EVPRs) */
  637. #define evr0 0
  638. #define evr1 1
  639. #define evr2 2
  640. #define evr3 3
  641. #define evr4 4
  642. #define evr5 5
  643. #define evr6 6
  644. #define evr7 7
  645. #define evr8 8
  646. #define evr9 9
  647. #define evr10 10
  648. #define evr11 11
  649. #define evr12 12
  650. #define evr13 13
  651. #define evr14 14
  652. #define evr15 15
  653. #define evr16 16
  654. #define evr17 17
  655. #define evr18 18
  656. #define evr19 19
  657. #define evr20 20
  658. #define evr21 21
  659. #define evr22 22
  660. #define evr23 23
  661. #define evr24 24
  662. #define evr25 25
  663. #define evr26 26
  664. #define evr27 27
  665. #define evr28 28
  666. #define evr29 29
  667. #define evr30 30
  668. #define evr31 31
  669. /* some stab codes */
  670. #define N_FUN 36
  671. #define N_RSYM 64
  672. #define N_SLINE 68
  673. #define N_SO 100
  674. /*
  675. * Create an endian fixup trampoline
  676. *
  677. * This starts with a "tdi 0,0,0x48" instruction which is
  678. * essentially a "trap never", and thus akin to a nop.
  679. *
  680. * The opcode for this instruction read with the wrong endian
  681. * however results in a b . + 8
  682. *
  683. * So essentially we use that trick to execute the following
  684. * trampoline in "reverse endian" if we are running with the
  685. * MSR_LE bit set the "wrong" way for whatever endianness the
  686. * kernel is built for.
  687. */
  688. #ifdef CONFIG_PPC_BOOK3E
  689. #define FIXUP_ENDIAN
  690. #else
  691. #define FIXUP_ENDIAN \
  692. tdi 0,0,0x48; /* Reverse endian of b . + 8 */ \
  693. b $+36; /* Skip trampoline if endian is good */ \
  694. .long 0x05009f42; /* bcl 20,31,$+4 */ \
  695. .long 0xa602487d; /* mflr r10 */ \
  696. .long 0x1c004a39; /* addi r10,r10,28 */ \
  697. .long 0xa600607d; /* mfmsr r11 */ \
  698. .long 0x01006b69; /* xori r11,r11,1 */ \
  699. .long 0xa6035a7d; /* mtsrr0 r10 */ \
  700. .long 0xa6037b7d; /* mtsrr1 r11 */ \
  701. .long 0x2400004c /* rfid */
  702. #endif /* !CONFIG_PPC_BOOK3E */
  703. #endif /* __ASSEMBLY__ */
  704. #endif /* _ASM_POWERPC_PPC_ASM_H */