pci.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 2011 Wind River Systems,
  9. * written by Ralf Baechle (ralf@linux-mips.org)
  10. */
  11. #include <linux/bug.h>
  12. #include <linux/kernel.h>
  13. #include <linux/mm.h>
  14. #include <linux/bootmem.h>
  15. #include <linux/export.h>
  16. #include <linux/init.h>
  17. #include <linux/types.h>
  18. #include <linux/pci.h>
  19. #include <linux/of_address.h>
  20. #include <asm/cpu-info.h>
  21. /*
  22. * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
  23. * assignments.
  24. */
  25. /*
  26. * The PCI controller list.
  27. */
  28. static struct pci_controller *hose_head, **hose_tail = &hose_head;
  29. unsigned long PCIBIOS_MIN_IO;
  30. unsigned long PCIBIOS_MIN_MEM;
  31. static int pci_initialized;
  32. /*
  33. * We need to avoid collisions with `mirrored' VGA ports
  34. * and other strange ISA hardware, so we always want the
  35. * addresses to be allocated in the 0x000-0x0ff region
  36. * modulo 0x400.
  37. *
  38. * Why? Because some silly external IO cards only decode
  39. * the low 10 bits of the IO address. The 0x00-0xff region
  40. * is reserved for motherboard devices that decode all 16
  41. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  42. * but we want to try to avoid allocating at 0x2900-0x2bff
  43. * which might have be mirrored at 0x0100-0x03ff..
  44. */
  45. resource_size_t
  46. pcibios_align_resource(void *data, const struct resource *res,
  47. resource_size_t size, resource_size_t align)
  48. {
  49. struct pci_dev *dev = data;
  50. struct pci_controller *hose = dev->sysdata;
  51. resource_size_t start = res->start;
  52. if (res->flags & IORESOURCE_IO) {
  53. /* Make sure we start at our min on all hoses */
  54. if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
  55. start = PCIBIOS_MIN_IO + hose->io_resource->start;
  56. /*
  57. * Put everything into 0x00-0xff region modulo 0x400
  58. */
  59. if (start & 0x300)
  60. start = (start + 0x3ff) & ~0x3ff;
  61. } else if (res->flags & IORESOURCE_MEM) {
  62. /* Make sure we start at our min on all hoses */
  63. if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
  64. start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
  65. }
  66. return start;
  67. }
  68. static void pcibios_scanbus(struct pci_controller *hose)
  69. {
  70. static int next_busno;
  71. static int need_domain_info;
  72. LIST_HEAD(resources);
  73. struct pci_bus *bus;
  74. if (!hose->iommu)
  75. PCI_DMA_BUS_IS_PHYS = 1;
  76. if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
  77. next_busno = (*hose->get_busno)();
  78. pci_add_resource_offset(&resources,
  79. hose->mem_resource, hose->mem_offset);
  80. pci_add_resource_offset(&resources, hose->io_resource, hose->io_offset);
  81. bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
  82. &resources);
  83. if (!bus)
  84. pci_free_resource_list(&resources);
  85. hose->bus = bus;
  86. need_domain_info = need_domain_info || hose->index;
  87. hose->need_domain_info = need_domain_info;
  88. if (bus) {
  89. next_busno = bus->busn_res.end + 1;
  90. /* Don't allow 8-bit bus number overflow inside the hose -
  91. reserve some space for bridges. */
  92. if (next_busno > 224) {
  93. next_busno = 0;
  94. need_domain_info = 1;
  95. }
  96. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  97. pci_bus_size_bridges(bus);
  98. pci_bus_assign_resources(bus);
  99. }
  100. }
  101. }
  102. #ifdef CONFIG_OF
  103. void pci_load_of_ranges(struct pci_controller *hose, struct device_node *node)
  104. {
  105. struct of_pci_range range;
  106. struct of_pci_range_parser parser;
  107. pr_info("PCI host bridge %s ranges:\n", node->full_name);
  108. hose->of_node = node;
  109. if (of_pci_range_parser_init(&parser, node))
  110. return;
  111. for_each_of_pci_range(&parser, &range) {
  112. struct resource *res = NULL;
  113. switch (range.flags & IORESOURCE_TYPE_BITS) {
  114. case IORESOURCE_IO:
  115. pr_info(" IO 0x%016llx..0x%016llx\n",
  116. range.cpu_addr,
  117. range.cpu_addr + range.size - 1);
  118. hose->io_map_base =
  119. (unsigned long)ioremap(range.cpu_addr,
  120. range.size);
  121. res = hose->io_resource;
  122. break;
  123. case IORESOURCE_MEM:
  124. pr_info(" MEM 0x%016llx..0x%016llx\n",
  125. range.cpu_addr,
  126. range.cpu_addr + range.size - 1);
  127. res = hose->mem_resource;
  128. break;
  129. }
  130. if (res != NULL)
  131. of_pci_range_to_resource(&range, node, res);
  132. }
  133. }
  134. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  135. {
  136. struct pci_controller *hose = bus->sysdata;
  137. return of_node_get(hose->of_node);
  138. }
  139. #endif
  140. static DEFINE_MUTEX(pci_scan_mutex);
  141. void register_pci_controller(struct pci_controller *hose)
  142. {
  143. struct resource *parent;
  144. parent = hose->mem_resource->parent;
  145. if (!parent)
  146. parent = &iomem_resource;
  147. if (request_resource(parent, hose->mem_resource) < 0)
  148. goto out;
  149. parent = hose->io_resource->parent;
  150. if (!parent)
  151. parent = &ioport_resource;
  152. if (request_resource(parent, hose->io_resource) < 0) {
  153. release_resource(hose->mem_resource);
  154. goto out;
  155. }
  156. *hose_tail = hose;
  157. hose_tail = &hose->next;
  158. /*
  159. * Do not panic here but later - this might happen before console init.
  160. */
  161. if (!hose->io_map_base) {
  162. printk(KERN_WARNING
  163. "registering PCI controller with io_map_base unset\n");
  164. }
  165. /*
  166. * Scan the bus if it is register after the PCI subsystem
  167. * initialization.
  168. */
  169. if (pci_initialized) {
  170. mutex_lock(&pci_scan_mutex);
  171. pcibios_scanbus(hose);
  172. mutex_unlock(&pci_scan_mutex);
  173. }
  174. return;
  175. out:
  176. printk(KERN_WARNING
  177. "Skipping PCI bus scan due to resource conflict\n");
  178. }
  179. static void __init pcibios_set_cache_line_size(void)
  180. {
  181. struct cpuinfo_mips *c = &current_cpu_data;
  182. unsigned int lsize;
  183. /*
  184. * Set PCI cacheline size to that of the highest level in the
  185. * cache hierarchy.
  186. */
  187. lsize = c->dcache.linesz;
  188. lsize = c->scache.linesz ? : lsize;
  189. lsize = c->tcache.linesz ? : lsize;
  190. BUG_ON(!lsize);
  191. pci_dfl_cache_line_size = lsize >> 2;
  192. pr_debug("PCI: pci_cache_line_size set to %d bytes\n", lsize);
  193. }
  194. static int __init pcibios_init(void)
  195. {
  196. struct pci_controller *hose;
  197. pcibios_set_cache_line_size();
  198. /* Scan all of the recorded PCI controllers. */
  199. for (hose = hose_head; hose; hose = hose->next)
  200. pcibios_scanbus(hose);
  201. pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
  202. pci_initialized = 1;
  203. return 0;
  204. }
  205. subsys_initcall(pcibios_init);
  206. static int pcibios_enable_resources(struct pci_dev *dev, int mask)
  207. {
  208. u16 cmd, old_cmd;
  209. int idx;
  210. struct resource *r;
  211. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  212. old_cmd = cmd;
  213. for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
  214. /* Only set up the requested stuff */
  215. if (!(mask & (1<<idx)))
  216. continue;
  217. r = &dev->resource[idx];
  218. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  219. continue;
  220. if ((idx == PCI_ROM_RESOURCE) &&
  221. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  222. continue;
  223. if (!r->start && r->end) {
  224. printk(KERN_ERR "PCI: Device %s not available "
  225. "because of resource collisions\n",
  226. pci_name(dev));
  227. return -EINVAL;
  228. }
  229. if (r->flags & IORESOURCE_IO)
  230. cmd |= PCI_COMMAND_IO;
  231. if (r->flags & IORESOURCE_MEM)
  232. cmd |= PCI_COMMAND_MEMORY;
  233. }
  234. if (cmd != old_cmd) {
  235. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  236. pci_name(dev), old_cmd, cmd);
  237. pci_write_config_word(dev, PCI_COMMAND, cmd);
  238. }
  239. return 0;
  240. }
  241. unsigned int pcibios_assign_all_busses(void)
  242. {
  243. return 1;
  244. }
  245. int pcibios_enable_device(struct pci_dev *dev, int mask)
  246. {
  247. int err;
  248. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  249. return err;
  250. return pcibios_plat_dev_init(dev);
  251. }
  252. void pcibios_fixup_bus(struct pci_bus *bus)
  253. {
  254. struct pci_dev *dev = bus->self;
  255. if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
  256. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  257. pci_read_bridge_bases(bus);
  258. }
  259. }
  260. EXPORT_SYMBOL(PCIBIOS_MIN_IO);
  261. EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
  262. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  263. enum pci_mmap_state mmap_state, int write_combine)
  264. {
  265. unsigned long prot;
  266. /*
  267. * I/O space can be accessed via normal processor loads and stores on
  268. * this platform but for now we elect not to do this and portable
  269. * drivers should not do this anyway.
  270. */
  271. if (mmap_state == pci_mmap_io)
  272. return -EINVAL;
  273. /*
  274. * Ignore write-combine; for now only return uncached mappings.
  275. */
  276. prot = pgprot_val(vma->vm_page_prot);
  277. prot = (prot & ~_CACHE_MASK) | _CACHE_UNCACHED;
  278. vma->vm_page_prot = __pgprot(prot);
  279. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  280. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  281. }
  282. char * (*pcibios_plat_setup)(char *str) __initdata;
  283. char *__init pcibios_setup(char *str)
  284. {
  285. if (pcibios_plat_setup)
  286. return pcibios_plat_setup(str);
  287. return str;
  288. }