proc-v7.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #ifdef CONFIG_ARM_LPAE
  21. #include "proc-v7-3level.S"
  22. #else
  23. #include "proc-v7-2level.S"
  24. #endif
  25. ENTRY(cpu_v7_proc_init)
  26. mov pc, lr
  27. ENDPROC(cpu_v7_proc_init)
  28. ENTRY(cpu_v7_proc_fin)
  29. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  30. bic r0, r0, #0x1000 @ ...i............
  31. bic r0, r0, #0x0006 @ .............ca.
  32. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  33. mov pc, lr
  34. ENDPROC(cpu_v7_proc_fin)
  35. /*
  36. * cpu_v7_reset(loc)
  37. *
  38. * Perform a soft reset of the system. Put the CPU into the
  39. * same state as it would be if it had been reset, and branch
  40. * to what would be the reset vector.
  41. *
  42. * - loc - location to jump to for soft reset
  43. *
  44. * This code must be executed using a flat identity mapping with
  45. * caches disabled.
  46. */
  47. .align 5
  48. .pushsection .idmap.text, "ax"
  49. ENTRY(cpu_v7_reset)
  50. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  51. bic r1, r1, #0x1 @ ...............m
  52. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  53. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  54. isb
  55. bx r0
  56. ENDPROC(cpu_v7_reset)
  57. .popsection
  58. /*
  59. * cpu_v7_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v7_do_idle)
  66. dsb @ WFI may enter a low-power mode
  67. wfi
  68. mov pc, lr
  69. ENDPROC(cpu_v7_do_idle)
  70. ENTRY(cpu_v7_dcache_clean_area)
  71. ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
  72. ALT_UP_B(1f)
  73. mov pc, lr
  74. 1: dcache_line_size r2, r3
  75. 2: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  76. add r0, r0, r2
  77. subs r1, r1, r2
  78. bhi 2b
  79. dsb ishst
  80. mov pc, lr
  81. ENDPROC(cpu_v7_dcache_clean_area)
  82. string cpu_v7_name, "ARMv7 Processor"
  83. .align
  84. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  85. .globl cpu_v7_suspend_size
  86. .equ cpu_v7_suspend_size, 4 * 9
  87. #ifdef CONFIG_ARM_CPU_SUSPEND
  88. ENTRY(cpu_v7_do_suspend)
  89. stmfd sp!, {r4 - r10, lr}
  90. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  91. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  92. stmia r0!, {r4 - r5}
  93. #ifdef CONFIG_MMU
  94. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  95. #ifdef CONFIG_ARM_LPAE
  96. mrrc p15, 1, r5, r7, c2 @ TTB 1
  97. #else
  98. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  99. #endif
  100. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  101. #endif
  102. mrc p15, 0, r8, c1, c0, 0 @ Control register
  103. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  104. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  105. stmia r0, {r5 - r11}
  106. ldmfd sp!, {r4 - r10, pc}
  107. ENDPROC(cpu_v7_do_suspend)
  108. ENTRY(cpu_v7_do_resume)
  109. mov ip, #0
  110. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  111. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  112. ldmia r0!, {r4 - r5}
  113. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  114. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  115. ldmia r0, {r5 - r11}
  116. #ifdef CONFIG_MMU
  117. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  118. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  119. #ifdef CONFIG_ARM_LPAE
  120. mcrr p15, 0, r1, ip, c2 @ TTB 0
  121. mcrr p15, 1, r5, r7, c2 @ TTB 1
  122. #else
  123. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  124. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  125. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  126. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  127. #endif
  128. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  129. ldr r4, =PRRR @ PRRR
  130. ldr r5, =NMRR @ NMRR
  131. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  132. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  133. #endif /* CONFIG_MMU */
  134. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  135. teq r4, r9 @ Is it already set?
  136. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  137. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  138. isb
  139. dsb
  140. mov r0, r8 @ control register
  141. b cpu_resume_mmu
  142. ENDPROC(cpu_v7_do_resume)
  143. #endif
  144. #ifdef CONFIG_CPU_PJ4B
  145. globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
  146. globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
  147. globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
  148. globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
  149. globl_equ cpu_pj4b_reset, cpu_v7_reset
  150. #ifdef CONFIG_PJ4B_ERRATA_4742
  151. ENTRY(cpu_pj4b_do_idle)
  152. dsb @ WFI may enter a low-power mode
  153. wfi
  154. dsb @barrier
  155. mov pc, lr
  156. ENDPROC(cpu_pj4b_do_idle)
  157. #else
  158. globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
  159. #endif
  160. globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
  161. globl_equ cpu_pj4b_do_suspend, cpu_v7_do_suspend
  162. globl_equ cpu_pj4b_do_resume, cpu_v7_do_resume
  163. globl_equ cpu_pj4b_suspend_size, cpu_v7_suspend_size
  164. #endif
  165. /*
  166. * __v7_setup
  167. *
  168. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  169. * on. Return in r0 the new CP15 C1 control register setting.
  170. *
  171. * This should be able to cover all ARMv7 cores.
  172. *
  173. * It is assumed that:
  174. * - cache type register is implemented
  175. */
  176. __v7_ca5mp_setup:
  177. __v7_ca9mp_setup:
  178. __v7_cr7mp_setup:
  179. mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
  180. b 1f
  181. __v7_ca7mp_setup:
  182. __v7_ca15mp_setup:
  183. mov r10, #0
  184. 1:
  185. #ifdef CONFIG_SMP
  186. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  187. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  188. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  189. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  190. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  191. mcreq p15, 0, r0, c1, c0, 1
  192. #endif
  193. b __v7_setup
  194. __v7_pj4b_setup:
  195. #ifdef CONFIG_CPU_PJ4B
  196. /* Auxiliary Debug Modes Control 1 Register */
  197. #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
  198. #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
  199. #define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
  200. #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
  201. /* Auxiliary Debug Modes Control 2 Register */
  202. #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
  203. #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
  204. #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
  205. #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
  206. #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
  207. #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
  208. PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
  209. /* Auxiliary Functional Modes Control Register 0 */
  210. #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
  211. #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
  212. #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
  213. /* Auxiliary Debug Modes Control 0 Register */
  214. #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
  215. /* Auxiliary Debug Modes Control 1 Register */
  216. mrc p15, 1, r0, c15, c1, 1
  217. orr r0, r0, #PJ4B_CLEAN_LINE
  218. orr r0, r0, #PJ4B_BCK_OFF_STREX
  219. orr r0, r0, #PJ4B_INTER_PARITY
  220. bic r0, r0, #PJ4B_STATIC_BP
  221. mcr p15, 1, r0, c15, c1, 1
  222. /* Auxiliary Debug Modes Control 2 Register */
  223. mrc p15, 1, r0, c15, c1, 2
  224. bic r0, r0, #PJ4B_FAST_LDR
  225. orr r0, r0, #PJ4B_AUX_DBG_CTRL2
  226. mcr p15, 1, r0, c15, c1, 2
  227. /* Auxiliary Functional Modes Control Register 0 */
  228. mrc p15, 1, r0, c15, c2, 0
  229. #ifdef CONFIG_SMP
  230. orr r0, r0, #PJ4B_SMP_CFB
  231. #endif
  232. orr r0, r0, #PJ4B_L1_PAR_CHK
  233. orr r0, r0, #PJ4B_BROADCAST_CACHE
  234. mcr p15, 1, r0, c15, c2, 0
  235. /* Auxiliary Debug Modes Control 0 Register */
  236. mrc p15, 1, r0, c15, c1, 0
  237. orr r0, r0, #PJ4B_WFI_WFE
  238. mcr p15, 1, r0, c15, c1, 0
  239. #endif /* CONFIG_CPU_PJ4B */
  240. __v7_setup:
  241. adr r12, __v7_setup_stack @ the local stack
  242. stmia r12, {r0-r5, r7, r9, r11, lr}
  243. bl v7_flush_dcache_louis
  244. ldmia r12, {r0-r5, r7, r9, r11, lr}
  245. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  246. and r10, r0, #0xff000000 @ ARM?
  247. teq r10, #0x41000000
  248. bne 3f
  249. and r5, r0, #0x00f00000 @ variant
  250. and r6, r0, #0x0000000f @ revision
  251. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  252. ubfx r0, r0, #4, #12 @ primary part number
  253. /* Cortex-A8 Errata */
  254. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  255. teq r0, r10
  256. bne 2f
  257. #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
  258. teq r5, #0x00100000 @ only present in r1p*
  259. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  260. orreq r10, r10, #(1 << 6) @ set IBE to 1
  261. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  262. #endif
  263. #ifdef CONFIG_ARM_ERRATA_458693
  264. teq r6, #0x20 @ only present in r2p0
  265. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  266. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  267. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  268. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  269. #endif
  270. #ifdef CONFIG_ARM_ERRATA_460075
  271. teq r6, #0x20 @ only present in r2p0
  272. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  273. tsteq r10, #1 << 22
  274. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  275. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  276. #endif
  277. b 3f
  278. /* Cortex-A9 Errata */
  279. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  280. teq r0, r10
  281. bne 3f
  282. #ifdef CONFIG_ARM_ERRATA_742230
  283. cmp r6, #0x22 @ only present up to r2p2
  284. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  285. orrle r10, r10, #1 << 4 @ set bit #4
  286. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  287. #endif
  288. #ifdef CONFIG_ARM_ERRATA_742231
  289. teq r6, #0x20 @ present in r2p0
  290. teqne r6, #0x21 @ present in r2p1
  291. teqne r6, #0x22 @ present in r2p2
  292. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  293. orreq r10, r10, #1 << 12 @ set bit #12
  294. orreq r10, r10, #1 << 22 @ set bit #22
  295. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  296. #endif
  297. #ifdef CONFIG_ARM_ERRATA_743622
  298. teq r5, #0x00200000 @ only present in r2p*
  299. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  300. orreq r10, r10, #1 << 6 @ set bit #6
  301. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  302. #endif
  303. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  304. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  305. ALT_UP_B(1f)
  306. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  307. orrlt r10, r10, #1 << 11 @ set bit #11
  308. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  309. 1:
  310. #endif
  311. /* Cortex-A15 Errata */
  312. 3: ldr r10, =0x00000c0f @ Cortex-A15 primary part number
  313. teq r0, r10
  314. bne 4f
  315. #ifdef CONFIG_ARM_ERRATA_773022
  316. cmp r6, #0x4 @ only present up to r0p4
  317. mrcle p15, 0, r10, c1, c0, 1 @ read aux control register
  318. orrle r10, r10, #1 << 1 @ disable loop buffer
  319. mcrle p15, 0, r10, c1, c0, 1 @ write aux control register
  320. #endif
  321. 4: mov r10, #0
  322. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  323. dsb
  324. #ifdef CONFIG_MMU
  325. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  326. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  327. ldr r5, =PRRR @ PRRR
  328. ldr r6, =NMRR @ NMRR
  329. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  330. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  331. #endif
  332. #ifndef CONFIG_ARM_THUMBEE
  333. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  334. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  335. teq r0, #(1 << 12) @ check if ThumbEE is present
  336. bne 1f
  337. mov r5, #0
  338. mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
  339. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  340. orr r0, r0, #1 @ set the 1st bit in order to
  341. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  342. 1:
  343. #endif
  344. adr r5, v7_crval
  345. ldmia r5, {r5, r6}
  346. ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
  347. #ifdef CONFIG_SWP_EMULATE
  348. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  349. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  350. #endif
  351. mrc p15, 0, r0, c1, c0, 0 @ read control register
  352. bic r0, r0, r5 @ clear bits them
  353. orr r0, r0, r6 @ set them
  354. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  355. mov pc, lr @ return to head.S:__ret
  356. ENDPROC(__v7_setup)
  357. .align 2
  358. __v7_setup_stack:
  359. .space 4 * 11 @ 11 registers
  360. __INITDATA
  361. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  362. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  363. #ifdef CONFIG_CPU_PJ4B
  364. define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  365. #endif
  366. .section ".rodata"
  367. string cpu_arch_name, "armv7"
  368. string cpu_elf_name, "v7"
  369. .align
  370. .section ".proc.info.init", #alloc, #execinstr
  371. /*
  372. * Standard v7 proc info content
  373. */
  374. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
  375. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  376. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  377. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  378. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  379. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  380. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  381. W(b) \initfunc
  382. .long cpu_arch_name
  383. .long cpu_elf_name
  384. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  385. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  386. .long cpu_v7_name
  387. .long \proc_fns
  388. .long v7wbi_tlb_fns
  389. .long v6_user_fns
  390. .long v7_cache_fns
  391. .endm
  392. #ifndef CONFIG_ARM_LPAE
  393. /*
  394. * ARM Ltd. Cortex A5 processor.
  395. */
  396. .type __v7_ca5mp_proc_info, #object
  397. __v7_ca5mp_proc_info:
  398. .long 0x410fc050
  399. .long 0xff0ffff0
  400. __v7_proc __v7_ca5mp_setup
  401. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  402. /*
  403. * ARM Ltd. Cortex A9 processor.
  404. */
  405. .type __v7_ca9mp_proc_info, #object
  406. __v7_ca9mp_proc_info:
  407. .long 0x410fc090
  408. .long 0xff0ffff0
  409. __v7_proc __v7_ca9mp_setup
  410. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  411. #endif /* CONFIG_ARM_LPAE */
  412. /*
  413. * Marvell PJ4B processor.
  414. */
  415. #ifdef CONFIG_CPU_PJ4B
  416. .type __v7_pj4b_proc_info, #object
  417. __v7_pj4b_proc_info:
  418. .long 0x560f5800
  419. .long 0xff0fff00
  420. __v7_proc __v7_pj4b_setup, proc_fns = pj4b_processor_functions
  421. .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
  422. #endif
  423. /*
  424. * ARM Ltd. Cortex R7 processor.
  425. */
  426. .type __v7_cr7mp_proc_info, #object
  427. __v7_cr7mp_proc_info:
  428. .long 0x410fc170
  429. .long 0xff0ffff0
  430. __v7_proc __v7_cr7mp_setup
  431. .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
  432. /*
  433. * ARM Ltd. Cortex A7 processor.
  434. */
  435. .type __v7_ca7mp_proc_info, #object
  436. __v7_ca7mp_proc_info:
  437. .long 0x410fc070
  438. .long 0xff0ffff0
  439. __v7_proc __v7_ca7mp_setup
  440. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  441. /*
  442. * ARM Ltd. Cortex A15 processor.
  443. */
  444. .type __v7_ca15mp_proc_info, #object
  445. __v7_ca15mp_proc_info:
  446. .long 0x410fc0f0
  447. .long 0xff0ffff0
  448. __v7_proc __v7_ca15mp_setup
  449. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  450. /*
  451. * Qualcomm Inc. Krait processors.
  452. */
  453. .type __krait_proc_info, #object
  454. __krait_proc_info:
  455. .long 0x510f0400 @ Required ID value
  456. .long 0xff0ffc00 @ Mask for ID
  457. /*
  458. * Some Krait processors don't indicate support for SDIV and UDIV
  459. * instructions in the ARM instruction set, even though they actually
  460. * do support them.
  461. */
  462. __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
  463. .size __krait_proc_info, . - __krait_proc_info
  464. /*
  465. * Match any ARMv7 processor core.
  466. */
  467. .type __v7_proc_info, #object
  468. __v7_proc_info:
  469. .long 0x000f0000 @ Required ID value
  470. .long 0x000f0000 @ Mask for ID
  471. __v7_proc __v7_setup
  472. .size __v7_proc_info, . - __v7_proc_info