alignment.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996
  1. /*
  2. * linux/arch/arm/mm/alignment.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. * Modifications for ARM processor (c) 1995-2001 Russell King
  6. * Thumb alignment fault fixups (c) 2004 MontaVista Software, Inc.
  7. * - Adapted from gdb/sim/arm/thumbemu.c -- Thumb instruction emulation.
  8. * Copyright (C) 1996, Cygnus Software Technologies Ltd.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/moduleparam.h>
  15. #include <linux/compiler.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/string.h>
  19. #include <linux/proc_fs.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/init.h>
  22. #include <linux/sched.h>
  23. #include <linux/uaccess.h>
  24. #include <asm/cp15.h>
  25. #include <asm/system_info.h>
  26. #include <asm/unaligned.h>
  27. #include <asm/opcodes.h>
  28. #include "fault.h"
  29. /*
  30. * 32-bit misaligned trap handler (c) 1998 San Mehat (CCC) -July 1998
  31. * /proc/sys/debug/alignment, modified and integrated into
  32. * Linux 2.1 by Russell King
  33. *
  34. * Speed optimisations and better fault handling by Russell King.
  35. *
  36. * *** NOTE ***
  37. * This code is not portable to processors with late data abort handling.
  38. */
  39. #define CODING_BITS(i) (i & 0x0e000000)
  40. #define LDST_I_BIT(i) (i & (1 << 26)) /* Immediate constant */
  41. #define LDST_P_BIT(i) (i & (1 << 24)) /* Preindex */
  42. #define LDST_U_BIT(i) (i & (1 << 23)) /* Add offset */
  43. #define LDST_W_BIT(i) (i & (1 << 21)) /* Writeback */
  44. #define LDST_L_BIT(i) (i & (1 << 20)) /* Load */
  45. #define LDST_P_EQ_U(i) ((((i) ^ ((i) >> 1)) & (1 << 23)) == 0)
  46. #define LDSTHD_I_BIT(i) (i & (1 << 22)) /* double/half-word immed */
  47. #define LDM_S_BIT(i) (i & (1 << 22)) /* write CPSR from SPSR */
  48. #define RN_BITS(i) ((i >> 16) & 15) /* Rn */
  49. #define RD_BITS(i) ((i >> 12) & 15) /* Rd */
  50. #define RM_BITS(i) (i & 15) /* Rm */
  51. #define REGMASK_BITS(i) (i & 0xffff)
  52. #define OFFSET_BITS(i) (i & 0x0fff)
  53. #define IS_SHIFT(i) (i & 0x0ff0)
  54. #define SHIFT_BITS(i) ((i >> 7) & 0x1f)
  55. #define SHIFT_TYPE(i) (i & 0x60)
  56. #define SHIFT_LSL 0x00
  57. #define SHIFT_LSR 0x20
  58. #define SHIFT_ASR 0x40
  59. #define SHIFT_RORRRX 0x60
  60. #define BAD_INSTR 0xdeadc0de
  61. /* Thumb-2 32 bit format per ARMv7 DDI0406A A6.3, either f800h,e800h,f800h */
  62. #define IS_T32(hi16) \
  63. (((hi16) & 0xe000) == 0xe000 && ((hi16) & 0x1800))
  64. static unsigned long ai_user;
  65. static unsigned long ai_sys;
  66. static unsigned long ai_skipped;
  67. static unsigned long ai_half;
  68. static unsigned long ai_word;
  69. static unsigned long ai_dword;
  70. static unsigned long ai_multi;
  71. static int ai_usermode;
  72. core_param(alignment, ai_usermode, int, 0600);
  73. #define UM_WARN (1 << 0)
  74. #define UM_FIXUP (1 << 1)
  75. #define UM_SIGNAL (1 << 2)
  76. /* Return true if and only if the ARMv6 unaligned access model is in use. */
  77. static bool cpu_is_v6_unaligned(void)
  78. {
  79. return cpu_architecture() >= CPU_ARCH_ARMv6 && (cr_alignment & CR_U);
  80. }
  81. static int safe_usermode(int new_usermode, bool warn)
  82. {
  83. /*
  84. * ARMv6 and later CPUs can perform unaligned accesses for
  85. * most single load and store instructions up to word size.
  86. * LDM, STM, LDRD and STRD still need to be handled.
  87. *
  88. * Ignoring the alignment fault is not an option on these
  89. * CPUs since we spin re-faulting the instruction without
  90. * making any progress.
  91. */
  92. if (cpu_is_v6_unaligned() && !(new_usermode & (UM_FIXUP | UM_SIGNAL))) {
  93. new_usermode |= UM_FIXUP;
  94. if (warn)
  95. printk(KERN_WARNING "alignment: ignoring faults is unsafe on this CPU. Defaulting to fixup mode.\n");
  96. }
  97. return new_usermode;
  98. }
  99. #ifdef CONFIG_PROC_FS
  100. static const char *usermode_action[] = {
  101. "ignored",
  102. "warn",
  103. "fixup",
  104. "fixup+warn",
  105. "signal",
  106. "signal+warn"
  107. };
  108. static int alignment_proc_show(struct seq_file *m, void *v)
  109. {
  110. seq_printf(m, "User:\t\t%lu\n", ai_user);
  111. seq_printf(m, "System:\t\t%lu\n", ai_sys);
  112. seq_printf(m, "Skipped:\t%lu\n", ai_skipped);
  113. seq_printf(m, "Half:\t\t%lu\n", ai_half);
  114. seq_printf(m, "Word:\t\t%lu\n", ai_word);
  115. if (cpu_architecture() >= CPU_ARCH_ARMv5TE)
  116. seq_printf(m, "DWord:\t\t%lu\n", ai_dword);
  117. seq_printf(m, "Multi:\t\t%lu\n", ai_multi);
  118. seq_printf(m, "User faults:\t%i (%s)\n", ai_usermode,
  119. usermode_action[ai_usermode]);
  120. return 0;
  121. }
  122. static int alignment_proc_open(struct inode *inode, struct file *file)
  123. {
  124. return single_open(file, alignment_proc_show, NULL);
  125. }
  126. static ssize_t alignment_proc_write(struct file *file, const char __user *buffer,
  127. size_t count, loff_t *pos)
  128. {
  129. char mode;
  130. if (count > 0) {
  131. if (get_user(mode, buffer))
  132. return -EFAULT;
  133. if (mode >= '0' && mode <= '5')
  134. ai_usermode = safe_usermode(mode - '0', true);
  135. }
  136. return count;
  137. }
  138. static const struct file_operations alignment_proc_fops = {
  139. .open = alignment_proc_open,
  140. .read = seq_read,
  141. .llseek = seq_lseek,
  142. .release = single_release,
  143. .write = alignment_proc_write,
  144. };
  145. #endif /* CONFIG_PROC_FS */
  146. union offset_union {
  147. unsigned long un;
  148. signed long sn;
  149. };
  150. #define TYPE_ERROR 0
  151. #define TYPE_FAULT 1
  152. #define TYPE_LDST 2
  153. #define TYPE_DONE 3
  154. #ifdef __ARMEB__
  155. #define BE 1
  156. #define FIRST_BYTE_16 "mov %1, %1, ror #8\n"
  157. #define FIRST_BYTE_32 "mov %1, %1, ror #24\n"
  158. #define NEXT_BYTE "ror #24"
  159. #else
  160. #define BE 0
  161. #define FIRST_BYTE_16
  162. #define FIRST_BYTE_32
  163. #define NEXT_BYTE "lsr #8"
  164. #endif
  165. #define __get8_unaligned_check(ins,val,addr,err) \
  166. __asm__( \
  167. ARM( "1: "ins" %1, [%2], #1\n" ) \
  168. THUMB( "1: "ins" %1, [%2]\n" ) \
  169. THUMB( " add %2, %2, #1\n" ) \
  170. "2:\n" \
  171. " .pushsection .fixup,\"ax\"\n" \
  172. " .align 2\n" \
  173. "3: mov %0, #1\n" \
  174. " b 2b\n" \
  175. " .popsection\n" \
  176. " .pushsection __ex_table,\"a\"\n" \
  177. " .align 3\n" \
  178. " .long 1b, 3b\n" \
  179. " .popsection\n" \
  180. : "=r" (err), "=&r" (val), "=r" (addr) \
  181. : "0" (err), "2" (addr))
  182. #define __get16_unaligned_check(ins,val,addr) \
  183. do { \
  184. unsigned int err = 0, v, a = addr; \
  185. __get8_unaligned_check(ins,v,a,err); \
  186. val = v << ((BE) ? 8 : 0); \
  187. __get8_unaligned_check(ins,v,a,err); \
  188. val |= v << ((BE) ? 0 : 8); \
  189. if (err) \
  190. goto fault; \
  191. } while (0)
  192. #define get16_unaligned_check(val,addr) \
  193. __get16_unaligned_check("ldrb",val,addr)
  194. #define get16t_unaligned_check(val,addr) \
  195. __get16_unaligned_check("ldrbt",val,addr)
  196. #define __get32_unaligned_check(ins,val,addr) \
  197. do { \
  198. unsigned int err = 0, v, a = addr; \
  199. __get8_unaligned_check(ins,v,a,err); \
  200. val = v << ((BE) ? 24 : 0); \
  201. __get8_unaligned_check(ins,v,a,err); \
  202. val |= v << ((BE) ? 16 : 8); \
  203. __get8_unaligned_check(ins,v,a,err); \
  204. val |= v << ((BE) ? 8 : 16); \
  205. __get8_unaligned_check(ins,v,a,err); \
  206. val |= v << ((BE) ? 0 : 24); \
  207. if (err) \
  208. goto fault; \
  209. } while (0)
  210. #define get32_unaligned_check(val,addr) \
  211. __get32_unaligned_check("ldrb",val,addr)
  212. #define get32t_unaligned_check(val,addr) \
  213. __get32_unaligned_check("ldrbt",val,addr)
  214. #define __put16_unaligned_check(ins,val,addr) \
  215. do { \
  216. unsigned int err = 0, v = val, a = addr; \
  217. __asm__( FIRST_BYTE_16 \
  218. ARM( "1: "ins" %1, [%2], #1\n" ) \
  219. THUMB( "1: "ins" %1, [%2]\n" ) \
  220. THUMB( " add %2, %2, #1\n" ) \
  221. " mov %1, %1, "NEXT_BYTE"\n" \
  222. "2: "ins" %1, [%2]\n" \
  223. "3:\n" \
  224. " .pushsection .fixup,\"ax\"\n" \
  225. " .align 2\n" \
  226. "4: mov %0, #1\n" \
  227. " b 3b\n" \
  228. " .popsection\n" \
  229. " .pushsection __ex_table,\"a\"\n" \
  230. " .align 3\n" \
  231. " .long 1b, 4b\n" \
  232. " .long 2b, 4b\n" \
  233. " .popsection\n" \
  234. : "=r" (err), "=&r" (v), "=&r" (a) \
  235. : "0" (err), "1" (v), "2" (a)); \
  236. if (err) \
  237. goto fault; \
  238. } while (0)
  239. #define put16_unaligned_check(val,addr) \
  240. __put16_unaligned_check("strb",val,addr)
  241. #define put16t_unaligned_check(val,addr) \
  242. __put16_unaligned_check("strbt",val,addr)
  243. #define __put32_unaligned_check(ins,val,addr) \
  244. do { \
  245. unsigned int err = 0, v = val, a = addr; \
  246. __asm__( FIRST_BYTE_32 \
  247. ARM( "1: "ins" %1, [%2], #1\n" ) \
  248. THUMB( "1: "ins" %1, [%2]\n" ) \
  249. THUMB( " add %2, %2, #1\n" ) \
  250. " mov %1, %1, "NEXT_BYTE"\n" \
  251. ARM( "2: "ins" %1, [%2], #1\n" ) \
  252. THUMB( "2: "ins" %1, [%2]\n" ) \
  253. THUMB( " add %2, %2, #1\n" ) \
  254. " mov %1, %1, "NEXT_BYTE"\n" \
  255. ARM( "3: "ins" %1, [%2], #1\n" ) \
  256. THUMB( "3: "ins" %1, [%2]\n" ) \
  257. THUMB( " add %2, %2, #1\n" ) \
  258. " mov %1, %1, "NEXT_BYTE"\n" \
  259. "4: "ins" %1, [%2]\n" \
  260. "5:\n" \
  261. " .pushsection .fixup,\"ax\"\n" \
  262. " .align 2\n" \
  263. "6: mov %0, #1\n" \
  264. " b 5b\n" \
  265. " .popsection\n" \
  266. " .pushsection __ex_table,\"a\"\n" \
  267. " .align 3\n" \
  268. " .long 1b, 6b\n" \
  269. " .long 2b, 6b\n" \
  270. " .long 3b, 6b\n" \
  271. " .long 4b, 6b\n" \
  272. " .popsection\n" \
  273. : "=r" (err), "=&r" (v), "=&r" (a) \
  274. : "0" (err), "1" (v), "2" (a)); \
  275. if (err) \
  276. goto fault; \
  277. } while (0)
  278. #define put32_unaligned_check(val,addr) \
  279. __put32_unaligned_check("strb", val, addr)
  280. #define put32t_unaligned_check(val,addr) \
  281. __put32_unaligned_check("strbt", val, addr)
  282. static void
  283. do_alignment_finish_ldst(unsigned long addr, unsigned long instr, struct pt_regs *regs, union offset_union offset)
  284. {
  285. if (!LDST_U_BIT(instr))
  286. offset.un = -offset.un;
  287. if (!LDST_P_BIT(instr))
  288. addr += offset.un;
  289. if (!LDST_P_BIT(instr) || LDST_W_BIT(instr))
  290. regs->uregs[RN_BITS(instr)] = addr;
  291. }
  292. static int
  293. do_alignment_ldrhstrh(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  294. {
  295. unsigned int rd = RD_BITS(instr);
  296. ai_half += 1;
  297. if (user_mode(regs))
  298. goto user;
  299. if (LDST_L_BIT(instr)) {
  300. unsigned long val;
  301. get16_unaligned_check(val, addr);
  302. /* signed half-word? */
  303. if (instr & 0x40)
  304. val = (signed long)((signed short) val);
  305. regs->uregs[rd] = val;
  306. } else
  307. put16_unaligned_check(regs->uregs[rd], addr);
  308. return TYPE_LDST;
  309. user:
  310. if (LDST_L_BIT(instr)) {
  311. unsigned long val;
  312. get16t_unaligned_check(val, addr);
  313. /* signed half-word? */
  314. if (instr & 0x40)
  315. val = (signed long)((signed short) val);
  316. regs->uregs[rd] = val;
  317. } else
  318. put16t_unaligned_check(regs->uregs[rd], addr);
  319. return TYPE_LDST;
  320. fault:
  321. return TYPE_FAULT;
  322. }
  323. static int
  324. do_alignment_ldrdstrd(unsigned long addr, unsigned long instr,
  325. struct pt_regs *regs)
  326. {
  327. unsigned int rd = RD_BITS(instr);
  328. unsigned int rd2;
  329. int load;
  330. if ((instr & 0xfe000000) == 0xe8000000) {
  331. /* ARMv7 Thumb-2 32-bit LDRD/STRD */
  332. rd2 = (instr >> 8) & 0xf;
  333. load = !!(LDST_L_BIT(instr));
  334. } else if (((rd & 1) == 1) || (rd == 14))
  335. goto bad;
  336. else {
  337. load = ((instr & 0xf0) == 0xd0);
  338. rd2 = rd + 1;
  339. }
  340. ai_dword += 1;
  341. if (user_mode(regs))
  342. goto user;
  343. if (load) {
  344. unsigned long val;
  345. get32_unaligned_check(val, addr);
  346. regs->uregs[rd] = val;
  347. get32_unaligned_check(val, addr + 4);
  348. regs->uregs[rd2] = val;
  349. } else {
  350. put32_unaligned_check(regs->uregs[rd], addr);
  351. put32_unaligned_check(regs->uregs[rd2], addr + 4);
  352. }
  353. return TYPE_LDST;
  354. user:
  355. if (load) {
  356. unsigned long val;
  357. get32t_unaligned_check(val, addr);
  358. regs->uregs[rd] = val;
  359. get32t_unaligned_check(val, addr + 4);
  360. regs->uregs[rd2] = val;
  361. } else {
  362. put32t_unaligned_check(regs->uregs[rd], addr);
  363. put32t_unaligned_check(regs->uregs[rd2], addr + 4);
  364. }
  365. return TYPE_LDST;
  366. bad:
  367. return TYPE_ERROR;
  368. fault:
  369. return TYPE_FAULT;
  370. }
  371. static int
  372. do_alignment_ldrstr(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  373. {
  374. unsigned int rd = RD_BITS(instr);
  375. ai_word += 1;
  376. if ((!LDST_P_BIT(instr) && LDST_W_BIT(instr)) || user_mode(regs))
  377. goto trans;
  378. if (LDST_L_BIT(instr)) {
  379. unsigned int val;
  380. get32_unaligned_check(val, addr);
  381. regs->uregs[rd] = val;
  382. } else
  383. put32_unaligned_check(regs->uregs[rd], addr);
  384. return TYPE_LDST;
  385. trans:
  386. if (LDST_L_BIT(instr)) {
  387. unsigned int val;
  388. get32t_unaligned_check(val, addr);
  389. regs->uregs[rd] = val;
  390. } else
  391. put32t_unaligned_check(regs->uregs[rd], addr);
  392. return TYPE_LDST;
  393. fault:
  394. return TYPE_FAULT;
  395. }
  396. /*
  397. * LDM/STM alignment handler.
  398. *
  399. * There are 4 variants of this instruction:
  400. *
  401. * B = rn pointer before instruction, A = rn pointer after instruction
  402. * ------ increasing address ----->
  403. * | | r0 | r1 | ... | rx | |
  404. * PU = 01 B A
  405. * PU = 11 B A
  406. * PU = 00 A B
  407. * PU = 10 A B
  408. */
  409. static int
  410. do_alignment_ldmstm(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  411. {
  412. unsigned int rd, rn, correction, nr_regs, regbits;
  413. unsigned long eaddr, newaddr;
  414. if (LDM_S_BIT(instr))
  415. goto bad;
  416. correction = 4; /* processor implementation defined */
  417. regs->ARM_pc += correction;
  418. ai_multi += 1;
  419. /* count the number of registers in the mask to be transferred */
  420. nr_regs = hweight16(REGMASK_BITS(instr)) * 4;
  421. rn = RN_BITS(instr);
  422. newaddr = eaddr = regs->uregs[rn];
  423. if (!LDST_U_BIT(instr))
  424. nr_regs = -nr_regs;
  425. newaddr += nr_regs;
  426. if (!LDST_U_BIT(instr))
  427. eaddr = newaddr;
  428. if (LDST_P_EQ_U(instr)) /* U = P */
  429. eaddr += 4;
  430. /*
  431. * For alignment faults on the ARM922T/ARM920T the MMU makes
  432. * the FSR (and hence addr) equal to the updated base address
  433. * of the multiple access rather than the restored value.
  434. * Switch this message off if we've got a ARM92[02], otherwise
  435. * [ls]dm alignment faults are noisy!
  436. */
  437. #if !(defined CONFIG_CPU_ARM922T) && !(defined CONFIG_CPU_ARM920T)
  438. /*
  439. * This is a "hint" - we already have eaddr worked out by the
  440. * processor for us.
  441. */
  442. if (addr != eaddr) {
  443. printk(KERN_ERR "LDMSTM: PC = %08lx, instr = %08lx, "
  444. "addr = %08lx, eaddr = %08lx\n",
  445. instruction_pointer(regs), instr, addr, eaddr);
  446. show_regs(regs);
  447. }
  448. #endif
  449. if (user_mode(regs)) {
  450. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  451. regbits >>= 1, rd += 1)
  452. if (regbits & 1) {
  453. if (LDST_L_BIT(instr)) {
  454. unsigned int val;
  455. get32t_unaligned_check(val, eaddr);
  456. regs->uregs[rd] = val;
  457. } else
  458. put32t_unaligned_check(regs->uregs[rd], eaddr);
  459. eaddr += 4;
  460. }
  461. } else {
  462. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  463. regbits >>= 1, rd += 1)
  464. if (regbits & 1) {
  465. if (LDST_L_BIT(instr)) {
  466. unsigned int val;
  467. get32_unaligned_check(val, eaddr);
  468. regs->uregs[rd] = val;
  469. } else
  470. put32_unaligned_check(regs->uregs[rd], eaddr);
  471. eaddr += 4;
  472. }
  473. }
  474. if (LDST_W_BIT(instr))
  475. regs->uregs[rn] = newaddr;
  476. if (!LDST_L_BIT(instr) || !(REGMASK_BITS(instr) & (1 << 15)))
  477. regs->ARM_pc -= correction;
  478. return TYPE_DONE;
  479. fault:
  480. regs->ARM_pc -= correction;
  481. return TYPE_FAULT;
  482. bad:
  483. printk(KERN_ERR "Alignment trap: not handling ldm with s-bit set\n");
  484. return TYPE_ERROR;
  485. }
  486. /*
  487. * Convert Thumb ld/st instruction forms to equivalent ARM instructions so
  488. * we can reuse ARM userland alignment fault fixups for Thumb.
  489. *
  490. * This implementation was initially based on the algorithm found in
  491. * gdb/sim/arm/thumbemu.c. It is basically just a code reduction of same
  492. * to convert only Thumb ld/st instruction forms to equivalent ARM forms.
  493. *
  494. * NOTES:
  495. * 1. Comments below refer to ARM ARM DDI0100E Thumb Instruction sections.
  496. * 2. If for some reason we're passed an non-ld/st Thumb instruction to
  497. * decode, we return 0xdeadc0de. This should never happen under normal
  498. * circumstances but if it does, we've got other problems to deal with
  499. * elsewhere and we obviously can't fix those problems here.
  500. */
  501. static unsigned long
  502. thumb2arm(u16 tinstr)
  503. {
  504. u32 L = (tinstr & (1<<11)) >> 11;
  505. switch ((tinstr & 0xf800) >> 11) {
  506. /* 6.5.1 Format 1: */
  507. case 0x6000 >> 11: /* 7.1.52 STR(1) */
  508. case 0x6800 >> 11: /* 7.1.26 LDR(1) */
  509. case 0x7000 >> 11: /* 7.1.55 STRB(1) */
  510. case 0x7800 >> 11: /* 7.1.30 LDRB(1) */
  511. return 0xe5800000 |
  512. ((tinstr & (1<<12)) << (22-12)) | /* fixup */
  513. (L<<20) | /* L==1? */
  514. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  515. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  516. ((tinstr & (31<<6)) >> /* immed_5 */
  517. (6 - ((tinstr & (1<<12)) ? 0 : 2)));
  518. case 0x8000 >> 11: /* 7.1.57 STRH(1) */
  519. case 0x8800 >> 11: /* 7.1.32 LDRH(1) */
  520. return 0xe1c000b0 |
  521. (L<<20) | /* L==1? */
  522. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  523. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  524. ((tinstr & (7<<6)) >> (6-1)) | /* immed_5[2:0] */
  525. ((tinstr & (3<<9)) >> (9-8)); /* immed_5[4:3] */
  526. /* 6.5.1 Format 2: */
  527. case 0x5000 >> 11:
  528. case 0x5800 >> 11:
  529. {
  530. static const u32 subset[8] = {
  531. 0xe7800000, /* 7.1.53 STR(2) */
  532. 0xe18000b0, /* 7.1.58 STRH(2) */
  533. 0xe7c00000, /* 7.1.56 STRB(2) */
  534. 0xe19000d0, /* 7.1.34 LDRSB */
  535. 0xe7900000, /* 7.1.27 LDR(2) */
  536. 0xe19000b0, /* 7.1.33 LDRH(2) */
  537. 0xe7d00000, /* 7.1.31 LDRB(2) */
  538. 0xe19000f0 /* 7.1.35 LDRSH */
  539. };
  540. return subset[(tinstr & (7<<9)) >> 9] |
  541. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  542. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  543. ((tinstr & (7<<6)) >> (6-0)); /* Rm */
  544. }
  545. /* 6.5.1 Format 3: */
  546. case 0x4800 >> 11: /* 7.1.28 LDR(3) */
  547. /* NOTE: This case is not technically possible. We're
  548. * loading 32-bit memory data via PC relative
  549. * addressing mode. So we can and should eliminate
  550. * this case. But I'll leave it here for now.
  551. */
  552. return 0xe59f0000 |
  553. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  554. ((tinstr & 255) << (2-0)); /* immed_8 */
  555. /* 6.5.1 Format 4: */
  556. case 0x9000 >> 11: /* 7.1.54 STR(3) */
  557. case 0x9800 >> 11: /* 7.1.29 LDR(4) */
  558. return 0xe58d0000 |
  559. (L<<20) | /* L==1? */
  560. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  561. ((tinstr & 255) << 2); /* immed_8 */
  562. /* 6.6.1 Format 1: */
  563. case 0xc000 >> 11: /* 7.1.51 STMIA */
  564. case 0xc800 >> 11: /* 7.1.25 LDMIA */
  565. {
  566. u32 Rn = (tinstr & (7<<8)) >> 8;
  567. u32 W = ((L<<Rn) & (tinstr&255)) ? 0 : 1<<21;
  568. return 0xe8800000 | W | (L<<20) | (Rn<<16) |
  569. (tinstr&255);
  570. }
  571. /* 6.6.1 Format 2: */
  572. case 0xb000 >> 11: /* 7.1.48 PUSH */
  573. case 0xb800 >> 11: /* 7.1.47 POP */
  574. if ((tinstr & (3 << 9)) == 0x0400) {
  575. static const u32 subset[4] = {
  576. 0xe92d0000, /* STMDB sp!,{registers} */
  577. 0xe92d4000, /* STMDB sp!,{registers,lr} */
  578. 0xe8bd0000, /* LDMIA sp!,{registers} */
  579. 0xe8bd8000 /* LDMIA sp!,{registers,pc} */
  580. };
  581. return subset[(L<<1) | ((tinstr & (1<<8)) >> 8)] |
  582. (tinstr & 255); /* register_list */
  583. }
  584. /* Else fall through for illegal instruction case */
  585. default:
  586. return BAD_INSTR;
  587. }
  588. }
  589. /*
  590. * Convert Thumb-2 32 bit LDM, STM, LDRD, STRD to equivalent instruction
  591. * handlable by ARM alignment handler, also find the corresponding handler,
  592. * so that we can reuse ARM userland alignment fault fixups for Thumb.
  593. *
  594. * @pinstr: original Thumb-2 instruction; returns new handlable instruction
  595. * @regs: register context.
  596. * @poffset: return offset from faulted addr for later writeback
  597. *
  598. * NOTES:
  599. * 1. Comments below refer to ARMv7 DDI0406A Thumb Instruction sections.
  600. * 2. Register name Rt from ARMv7 is same as Rd from ARMv6 (Rd is Rt)
  601. */
  602. static void *
  603. do_alignment_t32_to_handler(unsigned long *pinstr, struct pt_regs *regs,
  604. union offset_union *poffset)
  605. {
  606. unsigned long instr = *pinstr;
  607. u16 tinst1 = (instr >> 16) & 0xffff;
  608. u16 tinst2 = instr & 0xffff;
  609. switch (tinst1 & 0xffe0) {
  610. /* A6.3.5 Load/Store multiple */
  611. case 0xe880: /* STM/STMIA/STMEA,LDM/LDMIA, PUSH/POP T2 */
  612. case 0xe8a0: /* ...above writeback version */
  613. case 0xe900: /* STMDB/STMFD, LDMDB/LDMEA */
  614. case 0xe920: /* ...above writeback version */
  615. /* no need offset decision since handler calculates it */
  616. return do_alignment_ldmstm;
  617. case 0xf840: /* POP/PUSH T3 (single register) */
  618. if (RN_BITS(instr) == 13 && (tinst2 & 0x09ff) == 0x0904) {
  619. u32 L = !!(LDST_L_BIT(instr));
  620. const u32 subset[2] = {
  621. 0xe92d0000, /* STMDB sp!,{registers} */
  622. 0xe8bd0000, /* LDMIA sp!,{registers} */
  623. };
  624. *pinstr = subset[L] | (1<<RD_BITS(instr));
  625. return do_alignment_ldmstm;
  626. }
  627. /* Else fall through for illegal instruction case */
  628. break;
  629. /* A6.3.6 Load/store double, STRD/LDRD(immed, lit, reg) */
  630. case 0xe860:
  631. case 0xe960:
  632. case 0xe8e0:
  633. case 0xe9e0:
  634. poffset->un = (tinst2 & 0xff) << 2;
  635. case 0xe940:
  636. case 0xe9c0:
  637. return do_alignment_ldrdstrd;
  638. /*
  639. * No need to handle load/store instructions up to word size
  640. * since ARMv6 and later CPUs can perform unaligned accesses.
  641. */
  642. default:
  643. break;
  644. }
  645. return NULL;
  646. }
  647. static int
  648. do_alignment(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  649. {
  650. union offset_union uninitialized_var(offset);
  651. unsigned long instr = 0, instrptr;
  652. int (*handler)(unsigned long addr, unsigned long instr, struct pt_regs *regs);
  653. unsigned int type;
  654. unsigned int fault;
  655. u16 tinstr = 0;
  656. int isize = 4;
  657. int thumb2_32b = 0;
  658. if (interrupts_enabled(regs))
  659. local_irq_enable();
  660. instrptr = instruction_pointer(regs);
  661. if (thumb_mode(regs)) {
  662. u16 *ptr = (u16 *)(instrptr & ~1);
  663. fault = probe_kernel_address(ptr, tinstr);
  664. tinstr = __mem_to_opcode_thumb16(tinstr);
  665. if (!fault) {
  666. if (cpu_architecture() >= CPU_ARCH_ARMv7 &&
  667. IS_T32(tinstr)) {
  668. /* Thumb-2 32-bit */
  669. u16 tinst2 = 0;
  670. fault = probe_kernel_address(ptr + 1, tinst2);
  671. tinst2 = __mem_to_opcode_thumb16(tinst2);
  672. instr = __opcode_thumb32_compose(tinstr, tinst2);
  673. thumb2_32b = 1;
  674. } else {
  675. isize = 2;
  676. instr = thumb2arm(tinstr);
  677. }
  678. }
  679. } else {
  680. fault = probe_kernel_address(instrptr, instr);
  681. instr = __mem_to_opcode_arm(instr);
  682. }
  683. if (fault) {
  684. type = TYPE_FAULT;
  685. goto bad_or_fault;
  686. }
  687. if (user_mode(regs))
  688. goto user;
  689. ai_sys += 1;
  690. fixup:
  691. regs->ARM_pc += isize;
  692. switch (CODING_BITS(instr)) {
  693. case 0x00000000: /* 3.13.4 load/store instruction extensions */
  694. if (LDSTHD_I_BIT(instr))
  695. offset.un = (instr & 0xf00) >> 4 | (instr & 15);
  696. else
  697. offset.un = regs->uregs[RM_BITS(instr)];
  698. if ((instr & 0x000000f0) == 0x000000b0 || /* LDRH, STRH */
  699. (instr & 0x001000f0) == 0x001000f0) /* LDRSH */
  700. handler = do_alignment_ldrhstrh;
  701. else if ((instr & 0x001000f0) == 0x000000d0 || /* LDRD */
  702. (instr & 0x001000f0) == 0x000000f0) /* STRD */
  703. handler = do_alignment_ldrdstrd;
  704. else if ((instr & 0x01f00ff0) == 0x01000090) /* SWP */
  705. goto swp;
  706. else
  707. goto bad;
  708. break;
  709. case 0x04000000: /* ldr or str immediate */
  710. offset.un = OFFSET_BITS(instr);
  711. handler = do_alignment_ldrstr;
  712. break;
  713. case 0x06000000: /* ldr or str register */
  714. offset.un = regs->uregs[RM_BITS(instr)];
  715. if (IS_SHIFT(instr)) {
  716. unsigned int shiftval = SHIFT_BITS(instr);
  717. switch(SHIFT_TYPE(instr)) {
  718. case SHIFT_LSL:
  719. offset.un <<= shiftval;
  720. break;
  721. case SHIFT_LSR:
  722. offset.un >>= shiftval;
  723. break;
  724. case SHIFT_ASR:
  725. offset.sn >>= shiftval;
  726. break;
  727. case SHIFT_RORRRX:
  728. if (shiftval == 0) {
  729. offset.un >>= 1;
  730. if (regs->ARM_cpsr & PSR_C_BIT)
  731. offset.un |= 1 << 31;
  732. } else
  733. offset.un = offset.un >> shiftval |
  734. offset.un << (32 - shiftval);
  735. break;
  736. }
  737. }
  738. handler = do_alignment_ldrstr;
  739. break;
  740. case 0x08000000: /* ldm or stm, or thumb-2 32bit instruction */
  741. if (thumb2_32b) {
  742. offset.un = 0;
  743. handler = do_alignment_t32_to_handler(&instr, regs, &offset);
  744. } else {
  745. offset.un = 0;
  746. handler = do_alignment_ldmstm;
  747. }
  748. break;
  749. default:
  750. goto bad;
  751. }
  752. if (!handler)
  753. goto bad;
  754. type = handler(addr, instr, regs);
  755. if (type == TYPE_ERROR || type == TYPE_FAULT) {
  756. regs->ARM_pc -= isize;
  757. goto bad_or_fault;
  758. }
  759. if (type == TYPE_LDST)
  760. do_alignment_finish_ldst(addr, instr, regs, offset);
  761. return 0;
  762. bad_or_fault:
  763. if (type == TYPE_ERROR)
  764. goto bad;
  765. /*
  766. * We got a fault - fix it up, or die.
  767. */
  768. do_bad_area(addr, fsr, regs);
  769. return 0;
  770. swp:
  771. printk(KERN_ERR "Alignment trap: not handling swp instruction\n");
  772. bad:
  773. /*
  774. * Oops, we didn't handle the instruction.
  775. */
  776. printk(KERN_ERR "Alignment trap: not handling instruction "
  777. "%0*lx at [<%08lx>]\n",
  778. isize << 1,
  779. isize == 2 ? tinstr : instr, instrptr);
  780. ai_skipped += 1;
  781. return 1;
  782. user:
  783. ai_user += 1;
  784. if (ai_usermode & UM_WARN)
  785. printk("Alignment trap: %s (%d) PC=0x%08lx Instr=0x%0*lx "
  786. "Address=0x%08lx FSR 0x%03x\n", current->comm,
  787. task_pid_nr(current), instrptr,
  788. isize << 1,
  789. isize == 2 ? tinstr : instr,
  790. addr, fsr);
  791. if (ai_usermode & UM_FIXUP)
  792. goto fixup;
  793. if (ai_usermode & UM_SIGNAL) {
  794. siginfo_t si;
  795. si.si_signo = SIGBUS;
  796. si.si_errno = 0;
  797. si.si_code = BUS_ADRALN;
  798. si.si_addr = (void __user *)addr;
  799. force_sig_info(si.si_signo, &si, current);
  800. } else {
  801. /*
  802. * We're about to disable the alignment trap and return to
  803. * user space. But if an interrupt occurs before actually
  804. * reaching user space, then the IRQ vector entry code will
  805. * notice that we were still in kernel space and therefore
  806. * the alignment trap won't be re-enabled in that case as it
  807. * is presumed to be always on from kernel space.
  808. * Let's prevent that race by disabling interrupts here (they
  809. * are disabled on the way back to user space anyway in
  810. * entry-common.S) and disable the alignment trap only if
  811. * there is no work pending for this thread.
  812. */
  813. raw_local_irq_disable();
  814. if (!(current_thread_info()->flags & _TIF_WORK_MASK))
  815. set_cr(cr_no_alignment);
  816. }
  817. return 0;
  818. }
  819. /*
  820. * This needs to be done after sysctl_init, otherwise sys/ will be
  821. * overwritten. Actually, this shouldn't be in sys/ at all since
  822. * it isn't a sysctl, and it doesn't contain sysctl information.
  823. * We now locate it in /proc/cpu/alignment instead.
  824. */
  825. static int __init alignment_init(void)
  826. {
  827. #ifdef CONFIG_PROC_FS
  828. struct proc_dir_entry *res;
  829. res = proc_create("cpu/alignment", S_IWUSR | S_IRUGO, NULL,
  830. &alignment_proc_fops);
  831. if (!res)
  832. return -ENOMEM;
  833. #endif
  834. #ifdef CONFIG_CPU_CP15
  835. if (cpu_is_v6_unaligned()) {
  836. cr_alignment &= ~CR_A;
  837. cr_no_alignment &= ~CR_A;
  838. set_cr(cr_alignment);
  839. ai_usermode = safe_usermode(ai_usermode, false);
  840. }
  841. #endif
  842. hook_fault_code(FAULT_CODE_ALIGNMENT, do_alignment, SIGBUS, BUS_ADRALN,
  843. "alignment exception");
  844. /*
  845. * ARMv6K and ARMv7 use fault status 3 (0b00011) as Access Flag section
  846. * fault, not as alignment error.
  847. *
  848. * TODO: handle ARMv6K properly. Runtime check for 'K' extension is
  849. * needed.
  850. */
  851. if (cpu_architecture() <= CPU_ARCH_ARMv6) {
  852. hook_fault_code(3, do_alignment, SIGBUS, BUS_ADRALN,
  853. "alignment exception");
  854. }
  855. return 0;
  856. }
  857. fs_initcall(alignment_init);