setup-r8a73a4.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * r8a73a4 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/irq.h>
  21. #include <linux/kernel.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/platform_data/irq-renesas-irqc.h>
  24. #include <linux/serial_sci.h>
  25. #include <linux/sh_dma.h>
  26. #include <linux/sh_timer.h>
  27. #include <mach/common.h>
  28. #include <mach/dma-register.h>
  29. #include <mach/irqs.h>
  30. #include <mach/r8a73a4.h>
  31. #include <asm/mach/arch.h>
  32. static const struct resource pfc_resources[] = {
  33. DEFINE_RES_MEM(0xe6050000, 0x9000),
  34. };
  35. void __init r8a73a4_pinmux_init(void)
  36. {
  37. platform_device_register_simple("pfc-r8a73a4", -1, pfc_resources,
  38. ARRAY_SIZE(pfc_resources));
  39. }
  40. #define SCIF_COMMON(scif_type, baseaddr, irq) \
  41. .type = scif_type, \
  42. .mapbase = baseaddr, \
  43. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  44. .scbrr_algo_id = SCBRR_ALGO_4, \
  45. .irqs = SCIx_IRQ_MUXED(irq)
  46. #define SCIFA_DATA(index, baseaddr, irq) \
  47. [index] = { \
  48. SCIF_COMMON(PORT_SCIFA, baseaddr, irq), \
  49. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE0, \
  50. }
  51. #define SCIFB_DATA(index, baseaddr, irq) \
  52. [index] = { \
  53. SCIF_COMMON(PORT_SCIFB, baseaddr, irq), \
  54. .scscr = SCSCR_RE | SCSCR_TE, \
  55. }
  56. enum { SCIFA0, SCIFA1, SCIFB0, SCIFB1, SCIFB2, SCIFB3 };
  57. static const struct plat_sci_port scif[] = {
  58. SCIFA_DATA(SCIFA0, 0xe6c40000, gic_spi(144)), /* SCIFA0 */
  59. SCIFA_DATA(SCIFA1, 0xe6c50000, gic_spi(145)), /* SCIFA1 */
  60. SCIFB_DATA(SCIFB0, 0xe6c20000, gic_spi(148)), /* SCIFB0 */
  61. SCIFB_DATA(SCIFB1, 0xe6c30000, gic_spi(149)), /* SCIFB1 */
  62. SCIFB_DATA(SCIFB2, 0xe6ce0000, gic_spi(150)), /* SCIFB2 */
  63. SCIFB_DATA(SCIFB3, 0xe6cf0000, gic_spi(151)), /* SCIFB3 */
  64. };
  65. static inline void r8a73a4_register_scif(int idx)
  66. {
  67. platform_device_register_data(&platform_bus, "sh-sci", idx, &scif[idx],
  68. sizeof(struct plat_sci_port));
  69. }
  70. static const struct renesas_irqc_config irqc0_data = {
  71. .irq_base = irq_pin(0), /* IRQ0 -> IRQ31 */
  72. };
  73. static const struct resource irqc0_resources[] = {
  74. DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
  75. DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
  76. DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
  77. DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
  78. DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
  79. DEFINE_RES_IRQ(gic_spi(4)), /* IRQ4 */
  80. DEFINE_RES_IRQ(gic_spi(5)), /* IRQ5 */
  81. DEFINE_RES_IRQ(gic_spi(6)), /* IRQ6 */
  82. DEFINE_RES_IRQ(gic_spi(7)), /* IRQ7 */
  83. DEFINE_RES_IRQ(gic_spi(8)), /* IRQ8 */
  84. DEFINE_RES_IRQ(gic_spi(9)), /* IRQ9 */
  85. DEFINE_RES_IRQ(gic_spi(10)), /* IRQ10 */
  86. DEFINE_RES_IRQ(gic_spi(11)), /* IRQ11 */
  87. DEFINE_RES_IRQ(gic_spi(12)), /* IRQ12 */
  88. DEFINE_RES_IRQ(gic_spi(13)), /* IRQ13 */
  89. DEFINE_RES_IRQ(gic_spi(14)), /* IRQ14 */
  90. DEFINE_RES_IRQ(gic_spi(15)), /* IRQ15 */
  91. DEFINE_RES_IRQ(gic_spi(16)), /* IRQ16 */
  92. DEFINE_RES_IRQ(gic_spi(17)), /* IRQ17 */
  93. DEFINE_RES_IRQ(gic_spi(18)), /* IRQ18 */
  94. DEFINE_RES_IRQ(gic_spi(19)), /* IRQ19 */
  95. DEFINE_RES_IRQ(gic_spi(20)), /* IRQ20 */
  96. DEFINE_RES_IRQ(gic_spi(21)), /* IRQ21 */
  97. DEFINE_RES_IRQ(gic_spi(22)), /* IRQ22 */
  98. DEFINE_RES_IRQ(gic_spi(23)), /* IRQ23 */
  99. DEFINE_RES_IRQ(gic_spi(24)), /* IRQ24 */
  100. DEFINE_RES_IRQ(gic_spi(25)), /* IRQ25 */
  101. DEFINE_RES_IRQ(gic_spi(26)), /* IRQ26 */
  102. DEFINE_RES_IRQ(gic_spi(27)), /* IRQ27 */
  103. DEFINE_RES_IRQ(gic_spi(28)), /* IRQ28 */
  104. DEFINE_RES_IRQ(gic_spi(29)), /* IRQ29 */
  105. DEFINE_RES_IRQ(gic_spi(30)), /* IRQ30 */
  106. DEFINE_RES_IRQ(gic_spi(31)), /* IRQ31 */
  107. };
  108. static const struct renesas_irqc_config irqc1_data = {
  109. .irq_base = irq_pin(32), /* IRQ32 -> IRQ57 */
  110. };
  111. static const struct resource irqc1_resources[] = {
  112. DEFINE_RES_MEM(0xe61c0200, 0x200), /* IRQC Event Detector Block_1 */
  113. DEFINE_RES_IRQ(gic_spi(32)), /* IRQ32 */
  114. DEFINE_RES_IRQ(gic_spi(33)), /* IRQ33 */
  115. DEFINE_RES_IRQ(gic_spi(34)), /* IRQ34 */
  116. DEFINE_RES_IRQ(gic_spi(35)), /* IRQ35 */
  117. DEFINE_RES_IRQ(gic_spi(36)), /* IRQ36 */
  118. DEFINE_RES_IRQ(gic_spi(37)), /* IRQ37 */
  119. DEFINE_RES_IRQ(gic_spi(38)), /* IRQ38 */
  120. DEFINE_RES_IRQ(gic_spi(39)), /* IRQ39 */
  121. DEFINE_RES_IRQ(gic_spi(40)), /* IRQ40 */
  122. DEFINE_RES_IRQ(gic_spi(41)), /* IRQ41 */
  123. DEFINE_RES_IRQ(gic_spi(42)), /* IRQ42 */
  124. DEFINE_RES_IRQ(gic_spi(43)), /* IRQ43 */
  125. DEFINE_RES_IRQ(gic_spi(44)), /* IRQ44 */
  126. DEFINE_RES_IRQ(gic_spi(45)), /* IRQ45 */
  127. DEFINE_RES_IRQ(gic_spi(46)), /* IRQ46 */
  128. DEFINE_RES_IRQ(gic_spi(47)), /* IRQ47 */
  129. DEFINE_RES_IRQ(gic_spi(48)), /* IRQ48 */
  130. DEFINE_RES_IRQ(gic_spi(49)), /* IRQ49 */
  131. DEFINE_RES_IRQ(gic_spi(50)), /* IRQ50 */
  132. DEFINE_RES_IRQ(gic_spi(51)), /* IRQ51 */
  133. DEFINE_RES_IRQ(gic_spi(52)), /* IRQ52 */
  134. DEFINE_RES_IRQ(gic_spi(53)), /* IRQ53 */
  135. DEFINE_RES_IRQ(gic_spi(54)), /* IRQ54 */
  136. DEFINE_RES_IRQ(gic_spi(55)), /* IRQ55 */
  137. DEFINE_RES_IRQ(gic_spi(56)), /* IRQ56 */
  138. DEFINE_RES_IRQ(gic_spi(57)), /* IRQ57 */
  139. };
  140. #define r8a73a4_register_irqc(idx) \
  141. platform_device_register_resndata(&platform_bus, "renesas_irqc", \
  142. idx, irqc##idx##_resources, \
  143. ARRAY_SIZE(irqc##idx##_resources), \
  144. &irqc##idx##_data, \
  145. sizeof(struct renesas_irqc_config))
  146. /* Thermal0 -> Thermal2 */
  147. static const struct resource thermal0_resources[] = {
  148. DEFINE_RES_MEM(0xe61f0000, 0x14),
  149. DEFINE_RES_MEM(0xe61f0100, 0x38),
  150. DEFINE_RES_MEM(0xe61f0200, 0x38),
  151. DEFINE_RES_MEM(0xe61f0300, 0x38),
  152. DEFINE_RES_IRQ(gic_spi(69)),
  153. };
  154. #define r8a73a4_register_thermal() \
  155. platform_device_register_simple("rcar_thermal", -1, \
  156. thermal0_resources, \
  157. ARRAY_SIZE(thermal0_resources))
  158. static struct sh_timer_config cmt10_platform_data = {
  159. .name = "CMT10",
  160. .timer_bit = 0,
  161. .clockevent_rating = 80,
  162. };
  163. static struct resource cmt10_resources[] = {
  164. DEFINE_RES_MEM(0xe6130010, 0x0c),
  165. DEFINE_RES_MEM(0xe6130000, 0x04),
  166. DEFINE_RES_IRQ(gic_spi(120)), /* CMT1_0 */
  167. };
  168. #define r8a7790_register_cmt(idx) \
  169. platform_device_register_resndata(&platform_bus, "sh_cmt", \
  170. idx, cmt##idx##_resources, \
  171. ARRAY_SIZE(cmt##idx##_resources), \
  172. &cmt##idx##_platform_data, \
  173. sizeof(struct sh_timer_config))
  174. void __init r8a73a4_add_dt_devices(void)
  175. {
  176. r8a73a4_register_scif(SCIFA0);
  177. r8a73a4_register_scif(SCIFA1);
  178. r8a73a4_register_scif(SCIFB0);
  179. r8a73a4_register_scif(SCIFB1);
  180. r8a73a4_register_scif(SCIFB2);
  181. r8a73a4_register_scif(SCIFB3);
  182. r8a7790_register_cmt(10);
  183. }
  184. /* DMA */
  185. static const struct sh_dmae_slave_config dma_slaves[] = {
  186. {
  187. .slave_id = SHDMA_SLAVE_MMCIF0_TX,
  188. .addr = 0xee200034,
  189. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  190. .mid_rid = 0xd1,
  191. }, {
  192. .slave_id = SHDMA_SLAVE_MMCIF0_RX,
  193. .addr = 0xee200034,
  194. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  195. .mid_rid = 0xd2,
  196. }, {
  197. .slave_id = SHDMA_SLAVE_MMCIF1_TX,
  198. .addr = 0xee220034,
  199. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  200. .mid_rid = 0xe1,
  201. }, {
  202. .slave_id = SHDMA_SLAVE_MMCIF1_RX,
  203. .addr = 0xee220034,
  204. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  205. .mid_rid = 0xe2,
  206. },
  207. };
  208. #define DMAE_CHANNEL(a, b) \
  209. { \
  210. .offset = (a) - 0x20, \
  211. .dmars = (a) - 0x20 + 0x40, \
  212. .chclr_bit = (b), \
  213. .chclr_offset = 0x80 - 0x20, \
  214. }
  215. static const struct sh_dmae_channel dma_channels[] = {
  216. DMAE_CHANNEL(0x8000, 0),
  217. DMAE_CHANNEL(0x8080, 1),
  218. DMAE_CHANNEL(0x8100, 2),
  219. DMAE_CHANNEL(0x8180, 3),
  220. DMAE_CHANNEL(0x8200, 4),
  221. DMAE_CHANNEL(0x8280, 5),
  222. DMAE_CHANNEL(0x8300, 6),
  223. DMAE_CHANNEL(0x8380, 7),
  224. DMAE_CHANNEL(0x8400, 8),
  225. DMAE_CHANNEL(0x8480, 9),
  226. DMAE_CHANNEL(0x8500, 10),
  227. DMAE_CHANNEL(0x8580, 11),
  228. DMAE_CHANNEL(0x8600, 12),
  229. DMAE_CHANNEL(0x8680, 13),
  230. DMAE_CHANNEL(0x8700, 14),
  231. DMAE_CHANNEL(0x8780, 15),
  232. DMAE_CHANNEL(0x8800, 16),
  233. DMAE_CHANNEL(0x8880, 17),
  234. DMAE_CHANNEL(0x8900, 18),
  235. DMAE_CHANNEL(0x8980, 19),
  236. };
  237. static const struct sh_dmae_pdata dma_pdata = {
  238. .slave = dma_slaves,
  239. .slave_num = ARRAY_SIZE(dma_slaves),
  240. .channel = dma_channels,
  241. .channel_num = ARRAY_SIZE(dma_channels),
  242. .ts_low_shift = TS_LOW_SHIFT,
  243. .ts_low_mask = TS_LOW_BIT << TS_LOW_SHIFT,
  244. .ts_high_shift = TS_HI_SHIFT,
  245. .ts_high_mask = TS_HI_BIT << TS_HI_SHIFT,
  246. .ts_shift = dma_ts_shift,
  247. .ts_shift_num = ARRAY_SIZE(dma_ts_shift),
  248. .dmaor_init = DMAOR_DME,
  249. .chclr_present = 1,
  250. .chclr_bitwise = 1,
  251. };
  252. static struct resource dma_resources[] = {
  253. DEFINE_RES_MEM(0xe6700020, 0x89e0),
  254. DEFINE_RES_IRQ_NAMED(gic_spi(220), "error_irq"),
  255. {
  256. /* IRQ for channels 0-19 */
  257. .start = gic_spi(200),
  258. .end = gic_spi(219),
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. };
  262. #define r8a73a4_register_dmac() \
  263. platform_device_register_resndata(&platform_bus, "sh-dma-engine", 0, \
  264. dma_resources, ARRAY_SIZE(dma_resources), \
  265. &dma_pdata, sizeof(dma_pdata))
  266. void __init r8a73a4_add_standard_devices(void)
  267. {
  268. r8a73a4_add_dt_devices();
  269. r8a73a4_register_irqc(0);
  270. r8a73a4_register_irqc(1);
  271. r8a73a4_register_thermal();
  272. r8a73a4_register_dmac();
  273. }
  274. void __init r8a73a4_init_early(void)
  275. {
  276. #ifndef CONFIG_ARM_ARCH_TIMER
  277. shmobile_setup_delay(1500, 2, 4); /* Cortex-A15 @ 1500MHz */
  278. #endif
  279. }
  280. #ifdef CONFIG_USE_OF
  281. static const char *r8a73a4_boards_compat_dt[] __initdata = {
  282. "renesas,r8a73a4",
  283. NULL,
  284. };
  285. DT_MACHINE_START(R8A73A4_DT, "Generic R8A73A4 (Flattened Device Tree)")
  286. .init_early = r8a73a4_init_early,
  287. .dt_compat = r8a73a4_boards_compat_dt,
  288. MACHINE_END
  289. #endif /* CONFIG_USE_OF */