clock-r8a7791.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * r8a7791 clock framework support
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/kernel.h>
  24. #include <linux/sh_clk.h>
  25. #include <linux/clkdev.h>
  26. #include <mach/clock.h>
  27. #include <mach/common.h>
  28. /*
  29. * MD EXTAL PLL0 PLL1 PLL3
  30. * 14 13 19 (MHz) *1 *1
  31. *---------------------------------------------------
  32. * 0 0 0 15 x 1 x172/2 x208/2 x106
  33. * 0 0 1 15 x 1 x172/2 x208/2 x88
  34. * 0 1 0 20 x 1 x130/2 x156/2 x80
  35. * 0 1 1 20 x 1 x130/2 x156/2 x66
  36. * 1 0 0 26 / 2 x200/2 x240/2 x122
  37. * 1 0 1 26 / 2 x200/2 x240/2 x102
  38. * 1 1 0 30 / 2 x172/2 x208/2 x106
  39. * 1 1 1 30 / 2 x172/2 x208/2 x88
  40. *
  41. * *1 : Table 7.6 indicates VCO ouput (PLLx = VCO/2)
  42. * see "p1 / 2" on R8A7791_CLOCK_ROOT() below
  43. */
  44. #define MD(nr) (1 << nr)
  45. #define CPG_BASE 0xe6150000
  46. #define CPG_LEN 0x1000
  47. #define SMSTPCR0 0xE6150130
  48. #define SMSTPCR1 0xE6150134
  49. #define SMSTPCR2 0xe6150138
  50. #define SMSTPCR3 0xE615013C
  51. #define SMSTPCR5 0xE6150144
  52. #define SMSTPCR7 0xe615014c
  53. #define SMSTPCR8 0xE6150990
  54. #define SMSTPCR9 0xE6150994
  55. #define SMSTPCR10 0xE6150998
  56. #define SMSTPCR11 0xE615099C
  57. #define MODEMR 0xE6160060
  58. #define SDCKCR 0xE6150074
  59. #define SD2CKCR 0xE6150078
  60. #define SD3CKCR 0xE615007C
  61. #define MMC0CKCR 0xE6150240
  62. #define MMC1CKCR 0xE6150244
  63. #define SSPCKCR 0xE6150248
  64. #define SSPRSCKCR 0xE615024C
  65. static struct clk_mapping cpg_mapping = {
  66. .phys = CPG_BASE,
  67. .len = CPG_LEN,
  68. };
  69. static struct clk extal_clk = {
  70. /* .rate will be updated on r8a7791_clock_init() */
  71. .mapping = &cpg_mapping,
  72. };
  73. static struct sh_clk_ops followparent_clk_ops = {
  74. .recalc = followparent_recalc,
  75. };
  76. static struct clk main_clk = {
  77. /* .parent will be set r8a73a4_clock_init */
  78. .ops = &followparent_clk_ops,
  79. };
  80. /*
  81. * clock ratio of these clock will be updated
  82. * on r8a7791_clock_init()
  83. */
  84. SH_FIXED_RATIO_CLK_SET(pll1_clk, main_clk, 1, 1);
  85. SH_FIXED_RATIO_CLK_SET(pll3_clk, main_clk, 1, 1);
  86. /* fixed ratio clock */
  87. SH_FIXED_RATIO_CLK_SET(extal_div2_clk, extal_clk, 1, 2);
  88. SH_FIXED_RATIO_CLK_SET(cp_clk, extal_clk, 1, 2);
  89. SH_FIXED_RATIO_CLK_SET(pll1_div2_clk, pll1_clk, 1, 2);
  90. SH_FIXED_RATIO_CLK_SET(hp_clk, pll1_clk, 1, 12);
  91. SH_FIXED_RATIO_CLK_SET(p_clk, pll1_clk, 1, 24);
  92. SH_FIXED_RATIO_CLK_SET(rclk_clk, pll1_clk, 1, (48 * 1024));
  93. SH_FIXED_RATIO_CLK_SET(mp_clk, pll1_div2_clk, 1, 15);
  94. static struct clk *main_clks[] = {
  95. &extal_clk,
  96. &extal_div2_clk,
  97. &main_clk,
  98. &pll1_clk,
  99. &pll1_div2_clk,
  100. &pll3_clk,
  101. &hp_clk,
  102. &p_clk,
  103. &rclk_clk,
  104. &mp_clk,
  105. &cp_clk,
  106. };
  107. /* MSTP */
  108. enum {
  109. MSTP721, MSTP720,
  110. MSTP719, MSTP718, MSTP715, MSTP714,
  111. MSTP216, MSTP207, MSTP206,
  112. MSTP204, MSTP203, MSTP202, MSTP1105, MSTP1106, MSTP1107,
  113. MSTP124,
  114. MSTP_NR
  115. };
  116. static struct clk mstp_clks[MSTP_NR] = {
  117. [MSTP721] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 21, 0), /* SCIF0 */
  118. [MSTP720] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 20, 0), /* SCIF1 */
  119. [MSTP719] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 19, 0), /* SCIF2 */
  120. [MSTP718] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 18, 0), /* SCIF3 */
  121. [MSTP715] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 15, 0), /* SCIF4 */
  122. [MSTP714] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 14, 0), /* SCIF5 */
  123. [MSTP216] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 16, 0), /* SCIFB2 */
  124. [MSTP207] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 7, 0), /* SCIFB1 */
  125. [MSTP206] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 6, 0), /* SCIFB0 */
  126. [MSTP204] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 4, 0), /* SCIFA0 */
  127. [MSTP203] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 3, 0), /* SCIFA1 */
  128. [MSTP202] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 2, 0), /* SCIFA2 */
  129. [MSTP1105] = SH_CLK_MSTP32(&mp_clk, SMSTPCR11, 5, 0), /* SCIFA3 */
  130. [MSTP1106] = SH_CLK_MSTP32(&mp_clk, SMSTPCR11, 6, 0), /* SCIFA4 */
  131. [MSTP1107] = SH_CLK_MSTP32(&mp_clk, SMSTPCR11, 7, 0), /* SCIFA5 */
  132. [MSTP124] = SH_CLK_MSTP32(&rclk_clk, SMSTPCR1, 24, 0), /* CMT0 */
  133. };
  134. static struct clk_lookup lookups[] = {
  135. /* main clocks */
  136. CLKDEV_CON_ID("extal", &extal_clk),
  137. CLKDEV_CON_ID("extal_div2", &extal_div2_clk),
  138. CLKDEV_CON_ID("main", &main_clk),
  139. CLKDEV_CON_ID("pll1", &pll1_clk),
  140. CLKDEV_CON_ID("pll1_div2", &pll1_div2_clk),
  141. CLKDEV_CON_ID("pll3", &pll3_clk),
  142. CLKDEV_CON_ID("hp", &hp_clk),
  143. CLKDEV_CON_ID("p", &p_clk),
  144. CLKDEV_CON_ID("rclk", &rclk_clk),
  145. CLKDEV_CON_ID("mp", &mp_clk),
  146. CLKDEV_CON_ID("cp", &cp_clk),
  147. CLKDEV_CON_ID("peripheral_clk", &hp_clk),
  148. /* MSTP */
  149. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP204]), /* SCIFA0 */
  150. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP203]), /* SCIFA1 */
  151. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP206]), /* SCIFB0 */
  152. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP207]), /* SCIFB1 */
  153. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP216]), /* SCIFB2 */
  154. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP202]), /* SCIFA2 */
  155. CLKDEV_DEV_ID("sh-sci.6", &mstp_clks[MSTP721]), /* SCIF0 */
  156. CLKDEV_DEV_ID("sh-sci.7", &mstp_clks[MSTP720]), /* SCIF1 */
  157. CLKDEV_DEV_ID("sh-sci.8", &mstp_clks[MSTP719]), /* SCIF2 */
  158. CLKDEV_DEV_ID("sh-sci.9", &mstp_clks[MSTP718]), /* SCIF3 */
  159. CLKDEV_DEV_ID("sh-sci.10", &mstp_clks[MSTP715]), /* SCIF4 */
  160. CLKDEV_DEV_ID("sh-sci.11", &mstp_clks[MSTP714]), /* SCIF5 */
  161. CLKDEV_DEV_ID("sh-sci.12", &mstp_clks[MSTP1105]), /* SCIFA3 */
  162. CLKDEV_DEV_ID("sh-sci.13", &mstp_clks[MSTP1106]), /* SCIFA4 */
  163. CLKDEV_DEV_ID("sh-sci.14", &mstp_clks[MSTP1107]), /* SCIFA5 */
  164. CLKDEV_DEV_ID("sh_cmt.0", &mstp_clks[MSTP124]),
  165. };
  166. #define R8A7791_CLOCK_ROOT(e, m, p0, p1, p30, p31) \
  167. extal_clk.rate = e * 1000 * 1000; \
  168. main_clk.parent = m; \
  169. SH_CLK_SET_RATIO(&pll1_clk_ratio, p1 / 2, 1); \
  170. if (mode & MD(19)) \
  171. SH_CLK_SET_RATIO(&pll3_clk_ratio, p31, 1); \
  172. else \
  173. SH_CLK_SET_RATIO(&pll3_clk_ratio, p30, 1)
  174. void __init r8a7791_clock_init(void)
  175. {
  176. void __iomem *modemr = ioremap_nocache(MODEMR, PAGE_SIZE);
  177. u32 mode;
  178. int k, ret = 0;
  179. BUG_ON(!modemr);
  180. mode = ioread32(modemr);
  181. iounmap(modemr);
  182. switch (mode & (MD(14) | MD(13))) {
  183. case 0:
  184. R8A7791_CLOCK_ROOT(15, &extal_clk, 172, 208, 106, 88);
  185. break;
  186. case MD(13):
  187. R8A7791_CLOCK_ROOT(20, &extal_clk, 130, 156, 80, 66);
  188. break;
  189. case MD(14):
  190. R8A7791_CLOCK_ROOT(26, &extal_div2_clk, 200, 240, 122, 102);
  191. break;
  192. case MD(13) | MD(14):
  193. R8A7791_CLOCK_ROOT(30, &extal_div2_clk, 172, 208, 106, 88);
  194. break;
  195. }
  196. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  197. ret = clk_register(main_clks[k]);
  198. if (!ret)
  199. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  200. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  201. if (!ret)
  202. shmobile_clk_init();
  203. else
  204. goto epanic;
  205. return;
  206. epanic:
  207. panic("failed to setup r8a7791 clocks\n");
  208. }