clock-r7s72100.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*
  2. * r7a72100 clock framework support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2012 Phil Edworthy
  6. * Copyright (C) 2011 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/kernel.h>
  19. #include <linux/io.h>
  20. #include <linux/sh_clk.h>
  21. #include <linux/clkdev.h>
  22. #include <mach/common.h>
  23. #include <mach/r7s72100.h>
  24. /* registers */
  25. #define FRQCR 0xfcfe0010
  26. #define FRQCR2 0xfcfe0014
  27. #define STBCR3 0xfcfe0420
  28. #define STBCR4 0xfcfe0424
  29. #define PLL_RATE 30
  30. static struct clk_mapping cpg_mapping = {
  31. .phys = 0xfcfe0000,
  32. .len = 0x1000,
  33. };
  34. /* Fixed 32 KHz root clock for RTC */
  35. static struct clk r_clk = {
  36. .rate = 32768,
  37. };
  38. /*
  39. * Default rate for the root input clock, reset this with clk_set_rate()
  40. * from the platform code.
  41. */
  42. static struct clk extal_clk = {
  43. .rate = 13330000,
  44. .mapping = &cpg_mapping,
  45. };
  46. static unsigned long pll_recalc(struct clk *clk)
  47. {
  48. return clk->parent->rate * PLL_RATE;
  49. }
  50. static struct sh_clk_ops pll_clk_ops = {
  51. .recalc = pll_recalc,
  52. };
  53. static struct clk pll_clk = {
  54. .ops = &pll_clk_ops,
  55. .parent = &extal_clk,
  56. .flags = CLK_ENABLE_ON_INIT,
  57. };
  58. static unsigned long bus_recalc(struct clk *clk)
  59. {
  60. return clk->parent->rate * 2 / 3;
  61. }
  62. static struct sh_clk_ops bus_clk_ops = {
  63. .recalc = bus_recalc,
  64. };
  65. static struct clk bus_clk = {
  66. .ops = &bus_clk_ops,
  67. .parent = &pll_clk,
  68. .flags = CLK_ENABLE_ON_INIT,
  69. };
  70. static unsigned long peripheral0_recalc(struct clk *clk)
  71. {
  72. return clk->parent->rate / 12;
  73. }
  74. static struct sh_clk_ops peripheral0_clk_ops = {
  75. .recalc = peripheral0_recalc,
  76. };
  77. static struct clk peripheral0_clk = {
  78. .ops = &peripheral0_clk_ops,
  79. .parent = &pll_clk,
  80. .flags = CLK_ENABLE_ON_INIT,
  81. };
  82. static unsigned long peripheral1_recalc(struct clk *clk)
  83. {
  84. return clk->parent->rate / 6;
  85. }
  86. static struct sh_clk_ops peripheral1_clk_ops = {
  87. .recalc = peripheral1_recalc,
  88. };
  89. static struct clk peripheral1_clk = {
  90. .ops = &peripheral1_clk_ops,
  91. .parent = &pll_clk,
  92. .flags = CLK_ENABLE_ON_INIT,
  93. };
  94. struct clk *main_clks[] = {
  95. &r_clk,
  96. &extal_clk,
  97. &pll_clk,
  98. &bus_clk,
  99. &peripheral0_clk,
  100. &peripheral1_clk,
  101. };
  102. static int div2[] = { 1, 3, 0, 3 }; /* 1, 2/3, reserve, 1/3 */
  103. static int multipliers[] = { 1, 2, 1, 1 };
  104. static struct clk_div_mult_table div4_div_mult_table = {
  105. .divisors = div2,
  106. .nr_divisors = ARRAY_SIZE(div2),
  107. .multipliers = multipliers,
  108. .nr_multipliers = ARRAY_SIZE(multipliers),
  109. };
  110. static struct clk_div4_table div4_table = {
  111. .div_mult_table = &div4_div_mult_table,
  112. };
  113. enum { DIV4_I,
  114. DIV4_NR };
  115. #define DIV4(_reg, _bit, _mask, _flags) \
  116. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  117. /* The mask field specifies the div2 entries that are valid */
  118. struct clk div4_clks[DIV4_NR] = {
  119. [DIV4_I] = DIV4(FRQCR, 8, 0xB, CLK_ENABLE_REG_16BIT
  120. | CLK_ENABLE_ON_INIT),
  121. };
  122. enum { MSTP47, MSTP46, MSTP45, MSTP44, MSTP43, MSTP42, MSTP41, MSTP40,
  123. MSTP33, MSTP_NR };
  124. static struct clk mstp_clks[MSTP_NR] = {
  125. [MSTP47] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 7, 0), /* SCIF0 */
  126. [MSTP46] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 6, 0), /* SCIF1 */
  127. [MSTP45] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 5, 0), /* SCIF2 */
  128. [MSTP44] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 4, 0), /* SCIF3 */
  129. [MSTP43] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 3, 0), /* SCIF4 */
  130. [MSTP42] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 2, 0), /* SCIF5 */
  131. [MSTP41] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 1, 0), /* SCIF6 */
  132. [MSTP40] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 0, 0), /* SCIF7 */
  133. [MSTP33] = SH_CLK_MSTP8(&peripheral0_clk, STBCR3, 3, 0), /* MTU2 */
  134. };
  135. static struct clk_lookup lookups[] = {
  136. /* main clocks */
  137. CLKDEV_CON_ID("rclk", &r_clk),
  138. CLKDEV_CON_ID("extal", &extal_clk),
  139. CLKDEV_CON_ID("pll_clk", &pll_clk),
  140. CLKDEV_CON_ID("peripheral_clk", &peripheral1_clk),
  141. /* DIV4 clocks */
  142. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  143. /* MSTP clocks */
  144. CLKDEV_ICK_ID("sci_fck", "sh-sci.0", &mstp_clks[MSTP47]),
  145. CLKDEV_ICK_ID("sci_fck", "sh-sci.1", &mstp_clks[MSTP46]),
  146. CLKDEV_ICK_ID("sci_fck", "sh-sci.2", &mstp_clks[MSTP45]),
  147. CLKDEV_ICK_ID("sci_fck", "sh-sci.3", &mstp_clks[MSTP44]),
  148. CLKDEV_ICK_ID("sci_fck", "sh-sci.4", &mstp_clks[MSTP43]),
  149. CLKDEV_ICK_ID("sci_fck", "sh-sci.5", &mstp_clks[MSTP42]),
  150. CLKDEV_ICK_ID("sci_fck", "sh-sci.6", &mstp_clks[MSTP41]),
  151. CLKDEV_ICK_ID("sci_fck", "sh-sci.7", &mstp_clks[MSTP40]),
  152. };
  153. void __init r7s72100_clock_init(void)
  154. {
  155. int k, ret = 0;
  156. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  157. ret = clk_register(main_clks[k]);
  158. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  159. if (!ret)
  160. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  161. if (!ret)
  162. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  163. if (!ret)
  164. shmobile_clk_init();
  165. else
  166. panic("failed to setup rza1 clocks\n");
  167. }