timer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <linux/sched_clock.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/smp_twd.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "powerdomain.h"
  55. #include "omap-secure.h"
  56. #define REALTIME_COUNTER_BASE 0x48243200
  57. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  58. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  59. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  60. /* Clockevent code */
  61. static struct omap_dm_timer clkev;
  62. static struct clock_event_device clockevent_gpt;
  63. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  64. static unsigned long arch_timer_freq;
  65. void set_cntfreq(void)
  66. {
  67. omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq);
  68. }
  69. #endif
  70. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  71. {
  72. struct clock_event_device *evt = &clockevent_gpt;
  73. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  74. evt->event_handler(evt);
  75. return IRQ_HANDLED;
  76. }
  77. static struct irqaction omap2_gp_timer_irq = {
  78. .name = "gp_timer",
  79. .flags = IRQF_TIMER | IRQF_IRQPOLL,
  80. .handler = omap2_gp_timer_interrupt,
  81. };
  82. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  83. struct clock_event_device *evt)
  84. {
  85. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  86. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  87. return 0;
  88. }
  89. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  90. struct clock_event_device *evt)
  91. {
  92. u32 period;
  93. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  94. switch (mode) {
  95. case CLOCK_EVT_MODE_PERIODIC:
  96. period = clkev.rate / HZ;
  97. period -= 1;
  98. /* Looks like we need to first set the load value separately */
  99. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  100. 0xffffffff - period, OMAP_TIMER_POSTED);
  101. __omap_dm_timer_load_start(&clkev,
  102. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  103. 0xffffffff - period, OMAP_TIMER_POSTED);
  104. break;
  105. case CLOCK_EVT_MODE_ONESHOT:
  106. break;
  107. case CLOCK_EVT_MODE_UNUSED:
  108. case CLOCK_EVT_MODE_SHUTDOWN:
  109. case CLOCK_EVT_MODE_RESUME:
  110. break;
  111. }
  112. }
  113. static struct clock_event_device clockevent_gpt = {
  114. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  115. .rating = 300,
  116. .set_next_event = omap2_gp_timer_set_next_event,
  117. .set_mode = omap2_gp_timer_set_mode,
  118. };
  119. static struct property device_disabled = {
  120. .name = "status",
  121. .length = sizeof("disabled"),
  122. .value = "disabled",
  123. };
  124. static struct of_device_id omap_timer_match[] __initdata = {
  125. { .compatible = "ti,omap2420-timer", },
  126. { .compatible = "ti,omap3430-timer", },
  127. { .compatible = "ti,omap4430-timer", },
  128. { .compatible = "ti,omap5430-timer", },
  129. { .compatible = "ti,am335x-timer", },
  130. { .compatible = "ti,am335x-timer-1ms", },
  131. { }
  132. };
  133. /**
  134. * omap_get_timer_dt - get a timer using device-tree
  135. * @match - device-tree match structure for matching a device type
  136. * @property - optional timer property to match
  137. *
  138. * Helper function to get a timer during early boot using device-tree for use
  139. * as kernel system timer. Optionally, the property argument can be used to
  140. * select a timer with a specific property. Once a timer is found then mark
  141. * the timer node in device-tree as disabled, to prevent the kernel from
  142. * registering this timer as a platform device and so no one else can use it.
  143. */
  144. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  145. const char *property)
  146. {
  147. struct device_node *np;
  148. for_each_matching_node(np, match) {
  149. if (!of_device_is_available(np))
  150. continue;
  151. if (property && !of_get_property(np, property, NULL))
  152. continue;
  153. if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
  154. of_get_property(np, "ti,timer-dsp", NULL) ||
  155. of_get_property(np, "ti,timer-pwm", NULL) ||
  156. of_get_property(np, "ti,timer-secure", NULL)))
  157. continue;
  158. of_add_property(np, &device_disabled);
  159. return np;
  160. }
  161. return NULL;
  162. }
  163. /**
  164. * omap_dmtimer_init - initialisation function when device tree is used
  165. *
  166. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  167. * be used by the kernel as they are reserved. Therefore, to prevent the
  168. * kernel registering these devices remove them dynamically from the device
  169. * tree on boot.
  170. */
  171. static void __init omap_dmtimer_init(void)
  172. {
  173. struct device_node *np;
  174. if (!cpu_is_omap34xx())
  175. return;
  176. /* If we are a secure device, remove any secure timer nodes */
  177. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  178. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  179. if (np)
  180. of_node_put(np);
  181. }
  182. }
  183. /**
  184. * omap_dm_timer_get_errata - get errata flags for a timer
  185. *
  186. * Get the timer errata flags that are specific to the OMAP device being used.
  187. */
  188. static u32 __init omap_dm_timer_get_errata(void)
  189. {
  190. if (cpu_is_omap24xx())
  191. return 0;
  192. return OMAP_TIMER_ERRATA_I103_I767;
  193. }
  194. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  195. const char *fck_source,
  196. const char *property,
  197. const char **timer_name,
  198. int posted)
  199. {
  200. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  201. const char *oh_name = NULL;
  202. struct device_node *np;
  203. struct omap_hwmod *oh;
  204. struct resource irq, mem;
  205. struct clk *src;
  206. int r = 0;
  207. if (of_have_populated_dt()) {
  208. np = omap_get_timer_dt(omap_timer_match, property);
  209. if (!np)
  210. return -ENODEV;
  211. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  212. if (!oh_name)
  213. return -ENODEV;
  214. timer->irq = irq_of_parse_and_map(np, 0);
  215. if (!timer->irq)
  216. return -ENXIO;
  217. timer->io_base = of_iomap(np, 0);
  218. of_node_put(np);
  219. } else {
  220. if (omap_dm_timer_reserve_systimer(timer->id))
  221. return -ENODEV;
  222. sprintf(name, "timer%d", timer->id);
  223. oh_name = name;
  224. }
  225. oh = omap_hwmod_lookup(oh_name);
  226. if (!oh)
  227. return -ENODEV;
  228. *timer_name = oh->name;
  229. if (!of_have_populated_dt()) {
  230. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  231. &irq);
  232. if (r)
  233. return -ENXIO;
  234. timer->irq = irq.start;
  235. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  236. &mem);
  237. if (r)
  238. return -ENXIO;
  239. /* Static mapping, never released */
  240. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  241. }
  242. if (!timer->io_base)
  243. return -ENXIO;
  244. /* After the dmtimer is using hwmod these clocks won't be needed */
  245. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  246. if (IS_ERR(timer->fclk))
  247. return PTR_ERR(timer->fclk);
  248. src = clk_get(NULL, fck_source);
  249. if (IS_ERR(src))
  250. return PTR_ERR(src);
  251. if (clk_get_parent(timer->fclk) != src) {
  252. r = clk_set_parent(timer->fclk, src);
  253. if (r < 0) {
  254. pr_warn("%s: %s cannot set source\n", __func__,
  255. oh->name);
  256. clk_put(src);
  257. return r;
  258. }
  259. }
  260. clk_put(src);
  261. omap_hwmod_setup_one(oh_name);
  262. omap_hwmod_enable(oh);
  263. __omap_dm_timer_init_regs(timer);
  264. if (posted)
  265. __omap_dm_timer_enable_posted(timer);
  266. /* Check that the intended posted configuration matches the actual */
  267. if (posted != timer->posted)
  268. return -EINVAL;
  269. timer->rate = clk_get_rate(timer->fclk);
  270. timer->reserved = 1;
  271. return r;
  272. }
  273. static void __init omap2_gp_clockevent_init(int gptimer_id,
  274. const char *fck_source,
  275. const char *property)
  276. {
  277. int res;
  278. clkev.id = gptimer_id;
  279. clkev.errata = omap_dm_timer_get_errata();
  280. /*
  281. * For clock-event timers we never read the timer counter and
  282. * so we are not impacted by errata i103 and i767. Therefore,
  283. * we can safely ignore this errata for clock-event timers.
  284. */
  285. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  286. res = omap_dm_timer_init_one(&clkev, fck_source, property,
  287. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  288. BUG_ON(res);
  289. omap2_gp_timer_irq.dev_id = &clkev;
  290. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  291. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  292. clockevent_gpt.cpumask = cpu_possible_mask;
  293. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  294. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  295. 3, /* Timer internal resynch latency */
  296. 0xffffffff);
  297. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  298. clkev.rate);
  299. }
  300. /* Clocksource code */
  301. static struct omap_dm_timer clksrc;
  302. static bool use_gptimer_clksrc;
  303. /*
  304. * clocksource
  305. */
  306. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  307. {
  308. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  309. OMAP_TIMER_NONPOSTED);
  310. }
  311. static struct clocksource clocksource_gpt = {
  312. .rating = 300,
  313. .read = clocksource_read_cycles,
  314. .mask = CLOCKSOURCE_MASK(32),
  315. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  316. };
  317. static u32 notrace dmtimer_read_sched_clock(void)
  318. {
  319. if (clksrc.reserved)
  320. return __omap_dm_timer_read_counter(&clksrc,
  321. OMAP_TIMER_NONPOSTED);
  322. return 0;
  323. }
  324. static struct of_device_id omap_counter_match[] __initdata = {
  325. { .compatible = "ti,omap-counter32k", },
  326. { }
  327. };
  328. /* Setup free-running counter for clocksource */
  329. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  330. {
  331. int ret;
  332. struct device_node *np = NULL;
  333. struct omap_hwmod *oh;
  334. void __iomem *vbase;
  335. const char *oh_name = "counter_32k";
  336. /*
  337. * If device-tree is present, then search the DT blob
  338. * to see if the 32kHz counter is supported.
  339. */
  340. if (of_have_populated_dt()) {
  341. np = omap_get_timer_dt(omap_counter_match, NULL);
  342. if (!np)
  343. return -ENODEV;
  344. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  345. if (!oh_name)
  346. return -ENODEV;
  347. }
  348. /*
  349. * First check hwmod data is available for sync32k counter
  350. */
  351. oh = omap_hwmod_lookup(oh_name);
  352. if (!oh || oh->slaves_cnt == 0)
  353. return -ENODEV;
  354. omap_hwmod_setup_one(oh_name);
  355. if (np) {
  356. vbase = of_iomap(np, 0);
  357. of_node_put(np);
  358. } else {
  359. vbase = omap_hwmod_get_mpu_rt_va(oh);
  360. }
  361. if (!vbase) {
  362. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  363. return -ENXIO;
  364. }
  365. ret = omap_hwmod_enable(oh);
  366. if (ret) {
  367. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  368. __func__, ret);
  369. return ret;
  370. }
  371. ret = omap_init_clocksource_32k(vbase);
  372. if (ret) {
  373. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  374. __func__, ret);
  375. omap_hwmod_idle(oh);
  376. }
  377. return ret;
  378. }
  379. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  380. const char *fck_source,
  381. const char *property)
  382. {
  383. int res;
  384. clksrc.id = gptimer_id;
  385. clksrc.errata = omap_dm_timer_get_errata();
  386. res = omap_dm_timer_init_one(&clksrc, fck_source, property,
  387. &clocksource_gpt.name,
  388. OMAP_TIMER_NONPOSTED);
  389. BUG_ON(res);
  390. __omap_dm_timer_load_start(&clksrc,
  391. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  392. OMAP_TIMER_NONPOSTED);
  393. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  394. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  395. pr_err("Could not register clocksource %s\n",
  396. clocksource_gpt.name);
  397. else
  398. pr_info("OMAP clocksource: %s at %lu Hz\n",
  399. clocksource_gpt.name, clksrc.rate);
  400. }
  401. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  402. /*
  403. * The realtime counter also called master counter, is a free-running
  404. * counter, which is related to real time. It produces the count used
  405. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  406. * at a rate of 6.144 MHz. Because the device operates on different clocks
  407. * in different power modes, the master counter shifts operation between
  408. * clocks, adjusting the increment per clock in hardware accordingly to
  409. * maintain a constant count rate.
  410. */
  411. static void __init realtime_counter_init(void)
  412. {
  413. void __iomem *base;
  414. static struct clk *sys_clk;
  415. unsigned long rate;
  416. unsigned int reg, num, den;
  417. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  418. if (!base) {
  419. pr_err("%s: ioremap failed\n", __func__);
  420. return;
  421. }
  422. sys_clk = clk_get(NULL, "sys_clkin");
  423. if (IS_ERR(sys_clk)) {
  424. pr_err("%s: failed to get system clock handle\n", __func__);
  425. iounmap(base);
  426. return;
  427. }
  428. rate = clk_get_rate(sys_clk);
  429. /* Numerator/denumerator values refer TRM Realtime Counter section */
  430. switch (rate) {
  431. case 1200000:
  432. num = 64;
  433. den = 125;
  434. break;
  435. case 1300000:
  436. num = 768;
  437. den = 1625;
  438. break;
  439. case 19200000:
  440. num = 8;
  441. den = 25;
  442. break;
  443. case 20000000:
  444. num = 192;
  445. den = 625;
  446. break;
  447. case 2600000:
  448. num = 384;
  449. den = 1625;
  450. break;
  451. case 2700000:
  452. num = 256;
  453. den = 1125;
  454. break;
  455. case 38400000:
  456. default:
  457. /* Program it for 38.4 MHz */
  458. num = 4;
  459. den = 25;
  460. break;
  461. }
  462. /* Program numerator and denumerator registers */
  463. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  464. NUMERATOR_DENUMERATOR_MASK;
  465. reg |= num;
  466. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  467. reg = __raw_readl(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
  468. NUMERATOR_DENUMERATOR_MASK;
  469. reg |= den;
  470. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  471. arch_timer_freq = (rate / den) * num;
  472. set_cntfreq();
  473. iounmap(base);
  474. }
  475. #else
  476. static inline void __init realtime_counter_init(void)
  477. {}
  478. #endif
  479. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  480. clksrc_nr, clksrc_src, clksrc_prop) \
  481. void __init omap##name##_gptimer_timer_init(void) \
  482. { \
  483. if (omap_clk_init) \
  484. omap_clk_init(); \
  485. omap_dmtimer_init(); \
  486. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  487. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  488. clksrc_prop); \
  489. }
  490. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  491. clksrc_nr, clksrc_src, clksrc_prop) \
  492. void __init omap##name##_sync32k_timer_init(void) \
  493. { \
  494. if (omap_clk_init) \
  495. omap_clk_init(); \
  496. omap_dmtimer_init(); \
  497. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  498. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  499. if (use_gptimer_clksrc) \
  500. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  501. clksrc_prop); \
  502. else \
  503. omap2_sync32k_clocksource_init(); \
  504. }
  505. #ifdef CONFIG_ARCH_OMAP2
  506. OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon",
  507. 2, "timer_sys_ck", NULL);
  508. #endif /* CONFIG_ARCH_OMAP2 */
  509. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
  510. OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon",
  511. 2, "timer_sys_ck", NULL);
  512. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure",
  513. 2, "timer_sys_ck", NULL);
  514. #endif /* CONFIG_ARCH_OMAP3 */
  515. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX)
  516. OMAP_SYS_GP_TIMER_INIT(3, 2, "timer_sys_ck", NULL,
  517. 1, "timer_sys_ck", "ti,timer-alwon");
  518. #endif
  519. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
  520. defined(CONFIG_SOC_DRA7XX)
  521. static OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon",
  522. 2, "sys_clkin_ck", NULL);
  523. #endif
  524. #ifdef CONFIG_ARCH_OMAP4
  525. #ifdef CONFIG_HAVE_ARM_TWD
  526. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  527. void __init omap4_local_timer_init(void)
  528. {
  529. omap4_sync32k_timer_init();
  530. /* Local timers are not supprted on OMAP4430 ES1.0 */
  531. if (omap_rev() != OMAP4430_REV_ES1_0) {
  532. int err;
  533. if (of_have_populated_dt()) {
  534. clocksource_of_init();
  535. return;
  536. }
  537. err = twd_local_timer_register(&twd_local_timer);
  538. if (err)
  539. pr_err("twd_local_timer_register failed %d\n", err);
  540. }
  541. }
  542. #else
  543. void __init omap4_local_timer_init(void)
  544. {
  545. omap4_sync32k_timer_init();
  546. }
  547. #endif /* CONFIG_HAVE_ARM_TWD */
  548. #endif /* CONFIG_ARCH_OMAP4 */
  549. #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
  550. void __init omap5_realtime_timer_init(void)
  551. {
  552. omap4_sync32k_timer_init();
  553. realtime_counter_init();
  554. clocksource_of_init();
  555. }
  556. #endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */
  557. /**
  558. * omap_timer_init - build and register timer device with an
  559. * associated timer hwmod
  560. * @oh: timer hwmod pointer to be used to build timer device
  561. * @user: parameter that can be passed from calling hwmod API
  562. *
  563. * Called by omap_hwmod_for_each_by_class to register each of the timer
  564. * devices present in the system. The number of timer devices is known
  565. * by parsing through the hwmod database for a given class name. At the
  566. * end of function call memory is allocated for timer device and it is
  567. * registered to the framework ready to be proved by the driver.
  568. */
  569. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  570. {
  571. int id;
  572. int ret = 0;
  573. char *name = "omap_timer";
  574. struct dmtimer_platform_data *pdata;
  575. struct platform_device *pdev;
  576. struct omap_timer_capability_dev_attr *timer_dev_attr;
  577. pr_debug("%s: %s\n", __func__, oh->name);
  578. /* on secure device, do not register secure timer */
  579. timer_dev_attr = oh->dev_attr;
  580. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  581. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  582. return ret;
  583. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  584. if (!pdata) {
  585. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  586. return -ENOMEM;
  587. }
  588. /*
  589. * Extract the IDs from name field in hwmod database
  590. * and use the same for constructing ids' for the
  591. * timer devices. In a way, we are avoiding usage of
  592. * static variable witin the function to do the same.
  593. * CAUTION: We have to be careful and make sure the
  594. * name in hwmod database does not change in which case
  595. * we might either make corresponding change here or
  596. * switch back static variable mechanism.
  597. */
  598. sscanf(oh->name, "timer%2d", &id);
  599. if (timer_dev_attr)
  600. pdata->timer_capability = timer_dev_attr->timer_capability;
  601. pdata->timer_errata = omap_dm_timer_get_errata();
  602. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  603. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
  604. if (IS_ERR(pdev)) {
  605. pr_err("%s: Can't build omap_device for %s: %s.\n",
  606. __func__, name, oh->name);
  607. ret = -EINVAL;
  608. }
  609. kfree(pdata);
  610. return ret;
  611. }
  612. /**
  613. * omap2_dm_timer_init - top level regular device initialization
  614. *
  615. * Uses dedicated hwmod api to parse through hwmod database for
  616. * given class name and then build and register the timer device.
  617. */
  618. static int __init omap2_dm_timer_init(void)
  619. {
  620. int ret;
  621. /* If dtb is there, the devices will be created dynamically */
  622. if (of_have_populated_dt())
  623. return -ENODEV;
  624. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  625. if (unlikely(ret)) {
  626. pr_err("%s: device registration failed.\n", __func__);
  627. return -EINVAL;
  628. }
  629. return 0;
  630. }
  631. omap_arch_initcall(omap2_dm_timer_init);
  632. /**
  633. * omap2_override_clocksource - clocksource override with user configuration
  634. *
  635. * Allows user to override default clocksource, using kernel parameter
  636. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  637. *
  638. * Note that, here we are using same standard kernel parameter "clocksource=",
  639. * and not introducing any OMAP specific interface.
  640. */
  641. static int __init omap2_override_clocksource(char *str)
  642. {
  643. if (!str)
  644. return 0;
  645. /*
  646. * For OMAP architecture, we only have two options
  647. * - sync_32k (default)
  648. * - gp_timer (sys_clk based)
  649. */
  650. if (!strcmp(str, "gp_timer"))
  651. use_gptimer_clksrc = true;
  652. return 0;
  653. }
  654. early_param("clocksource", omap2_override_clocksource);