omap_hwmod_33xx_43xx_interconnect_data.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /*
  2. *
  3. * Copyright (C) 2013 Texas Instruments Incorporated
  4. *
  5. * Interconnects common for AM335x and AM43x
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/sizes.h>
  17. #include "omap_hwmod.h"
  18. #include "omap_hwmod_33xx_43xx_common_data.h"
  19. /* mpu -> l3 main */
  20. struct omap_hwmod_ocp_if am33xx_mpu__l3_main = {
  21. .master = &am33xx_mpu_hwmod,
  22. .slave = &am33xx_l3_main_hwmod,
  23. .clk = "dpll_mpu_m2_ck",
  24. .user = OCP_USER_MPU,
  25. };
  26. /* l3 main -> l3 s */
  27. struct omap_hwmod_ocp_if am33xx_l3_main__l3_s = {
  28. .master = &am33xx_l3_main_hwmod,
  29. .slave = &am33xx_l3_s_hwmod,
  30. .clk = "l3s_gclk",
  31. .user = OCP_USER_MPU | OCP_USER_SDMA,
  32. };
  33. /* l3 s -> l4 per/ls */
  34. struct omap_hwmod_ocp_if am33xx_l3_s__l4_ls = {
  35. .master = &am33xx_l3_s_hwmod,
  36. .slave = &am33xx_l4_ls_hwmod,
  37. .clk = "l3s_gclk",
  38. .user = OCP_USER_MPU | OCP_USER_SDMA,
  39. };
  40. /* l3 s -> l4 wkup */
  41. struct omap_hwmod_ocp_if am33xx_l3_s__l4_wkup = {
  42. .master = &am33xx_l3_s_hwmod,
  43. .slave = &am33xx_l4_wkup_hwmod,
  44. .clk = "l3s_gclk",
  45. .user = OCP_USER_MPU | OCP_USER_SDMA,
  46. };
  47. /* l3 main -> l3 instr */
  48. struct omap_hwmod_ocp_if am33xx_l3_main__l3_instr = {
  49. .master = &am33xx_l3_main_hwmod,
  50. .slave = &am33xx_l3_instr_hwmod,
  51. .clk = "l3s_gclk",
  52. .user = OCP_USER_MPU | OCP_USER_SDMA,
  53. };
  54. /* mpu -> prcm */
  55. struct omap_hwmod_ocp_if am33xx_mpu__prcm = {
  56. .master = &am33xx_mpu_hwmod,
  57. .slave = &am33xx_prcm_hwmod,
  58. .clk = "dpll_mpu_m2_ck",
  59. .user = OCP_USER_MPU | OCP_USER_SDMA,
  60. };
  61. /* l3 s -> l3 main*/
  62. struct omap_hwmod_ocp_if am33xx_l3_s__l3_main = {
  63. .master = &am33xx_l3_s_hwmod,
  64. .slave = &am33xx_l3_main_hwmod,
  65. .clk = "l3s_gclk",
  66. .user = OCP_USER_MPU | OCP_USER_SDMA,
  67. };
  68. /* pru-icss -> l3 main */
  69. struct omap_hwmod_ocp_if am33xx_pruss__l3_main = {
  70. .master = &am33xx_pruss_hwmod,
  71. .slave = &am33xx_l3_main_hwmod,
  72. .clk = "l3_gclk",
  73. .user = OCP_USER_MPU | OCP_USER_SDMA,
  74. };
  75. /* gfx -> l3 main */
  76. struct omap_hwmod_ocp_if am33xx_gfx__l3_main = {
  77. .master = &am33xx_gfx_hwmod,
  78. .slave = &am33xx_l3_main_hwmod,
  79. .clk = "dpll_core_m4_ck",
  80. .user = OCP_USER_MPU | OCP_USER_SDMA,
  81. };
  82. /* l3 main -> gfx */
  83. struct omap_hwmod_ocp_if am33xx_l3_main__gfx = {
  84. .master = &am33xx_l3_main_hwmod,
  85. .slave = &am33xx_gfx_hwmod,
  86. .clk = "dpll_core_m4_ck",
  87. .user = OCP_USER_MPU | OCP_USER_SDMA,
  88. };
  89. /* l4 wkup -> rtc */
  90. struct omap_hwmod_ocp_if am33xx_l4_wkup__rtc = {
  91. .master = &am33xx_l4_wkup_hwmod,
  92. .slave = &am33xx_rtc_hwmod,
  93. .clk = "clkdiv32k_ick",
  94. .user = OCP_USER_MPU,
  95. };
  96. /* l4 per/ls -> DCAN0 */
  97. struct omap_hwmod_ocp_if am33xx_l4_per__dcan0 = {
  98. .master = &am33xx_l4_ls_hwmod,
  99. .slave = &am33xx_dcan0_hwmod,
  100. .clk = "l4ls_gclk",
  101. .user = OCP_USER_MPU | OCP_USER_SDMA,
  102. };
  103. /* l4 per/ls -> DCAN1 */
  104. struct omap_hwmod_ocp_if am33xx_l4_per__dcan1 = {
  105. .master = &am33xx_l4_ls_hwmod,
  106. .slave = &am33xx_dcan1_hwmod,
  107. .clk = "l4ls_gclk",
  108. .user = OCP_USER_MPU | OCP_USER_SDMA,
  109. };
  110. /* l4 per/ls -> GPIO2 */
  111. struct omap_hwmod_ocp_if am33xx_l4_per__gpio1 = {
  112. .master = &am33xx_l4_ls_hwmod,
  113. .slave = &am33xx_gpio1_hwmod,
  114. .clk = "l4ls_gclk",
  115. .user = OCP_USER_MPU | OCP_USER_SDMA,
  116. };
  117. /* l4 per/ls -> gpio3 */
  118. struct omap_hwmod_ocp_if am33xx_l4_per__gpio2 = {
  119. .master = &am33xx_l4_ls_hwmod,
  120. .slave = &am33xx_gpio2_hwmod,
  121. .clk = "l4ls_gclk",
  122. .user = OCP_USER_MPU | OCP_USER_SDMA,
  123. };
  124. /* l4 per/ls -> gpio4 */
  125. struct omap_hwmod_ocp_if am33xx_l4_per__gpio3 = {
  126. .master = &am33xx_l4_ls_hwmod,
  127. .slave = &am33xx_gpio3_hwmod,
  128. .clk = "l4ls_gclk",
  129. .user = OCP_USER_MPU | OCP_USER_SDMA,
  130. };
  131. struct omap_hwmod_ocp_if am33xx_cpgmac0__mdio = {
  132. .master = &am33xx_cpgmac0_hwmod,
  133. .slave = &am33xx_mdio_hwmod,
  134. .user = OCP_USER_MPU,
  135. };
  136. static struct omap_hwmod_addr_space am33xx_elm_addr_space[] = {
  137. {
  138. .pa_start = 0x48080000,
  139. .pa_end = 0x48080000 + SZ_8K - 1,
  140. .flags = ADDR_TYPE_RT
  141. },
  142. { }
  143. };
  144. struct omap_hwmod_ocp_if am33xx_l4_ls__elm = {
  145. .master = &am33xx_l4_ls_hwmod,
  146. .slave = &am33xx_elm_hwmod,
  147. .clk = "l4ls_gclk",
  148. .addr = am33xx_elm_addr_space,
  149. .user = OCP_USER_MPU,
  150. };
  151. static struct omap_hwmod_addr_space am33xx_epwmss0_addr_space[] = {
  152. {
  153. .pa_start = 0x48300000,
  154. .pa_end = 0x48300000 + SZ_16 - 1,
  155. .flags = ADDR_TYPE_RT
  156. },
  157. { }
  158. };
  159. struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss0 = {
  160. .master = &am33xx_l4_ls_hwmod,
  161. .slave = &am33xx_epwmss0_hwmod,
  162. .clk = "l4ls_gclk",
  163. .addr = am33xx_epwmss0_addr_space,
  164. .user = OCP_USER_MPU,
  165. };
  166. struct omap_hwmod_ocp_if am33xx_epwmss0__ecap0 = {
  167. .master = &am33xx_epwmss0_hwmod,
  168. .slave = &am33xx_ecap0_hwmod,
  169. .clk = "l4ls_gclk",
  170. .user = OCP_USER_MPU,
  171. };
  172. struct omap_hwmod_ocp_if am33xx_epwmss0__eqep0 = {
  173. .master = &am33xx_epwmss0_hwmod,
  174. .slave = &am33xx_eqep0_hwmod,
  175. .clk = "l4ls_gclk",
  176. .user = OCP_USER_MPU,
  177. };
  178. struct omap_hwmod_ocp_if am33xx_epwmss0__ehrpwm0 = {
  179. .master = &am33xx_epwmss0_hwmod,
  180. .slave = &am33xx_ehrpwm0_hwmod,
  181. .clk = "l4ls_gclk",
  182. .user = OCP_USER_MPU,
  183. };
  184. static struct omap_hwmod_addr_space am33xx_epwmss1_addr_space[] = {
  185. {
  186. .pa_start = 0x48302000,
  187. .pa_end = 0x48302000 + SZ_16 - 1,
  188. .flags = ADDR_TYPE_RT
  189. },
  190. { }
  191. };
  192. struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss1 = {
  193. .master = &am33xx_l4_ls_hwmod,
  194. .slave = &am33xx_epwmss1_hwmod,
  195. .clk = "l4ls_gclk",
  196. .addr = am33xx_epwmss1_addr_space,
  197. .user = OCP_USER_MPU,
  198. };
  199. struct omap_hwmod_ocp_if am33xx_epwmss1__ecap1 = {
  200. .master = &am33xx_epwmss1_hwmod,
  201. .slave = &am33xx_ecap1_hwmod,
  202. .clk = "l4ls_gclk",
  203. .user = OCP_USER_MPU,
  204. };
  205. struct omap_hwmod_ocp_if am33xx_epwmss1__eqep1 = {
  206. .master = &am33xx_epwmss1_hwmod,
  207. .slave = &am33xx_eqep1_hwmod,
  208. .clk = "l4ls_gclk",
  209. .user = OCP_USER_MPU,
  210. };
  211. struct omap_hwmod_ocp_if am33xx_epwmss1__ehrpwm1 = {
  212. .master = &am33xx_epwmss1_hwmod,
  213. .slave = &am33xx_ehrpwm1_hwmod,
  214. .clk = "l4ls_gclk",
  215. .user = OCP_USER_MPU,
  216. };
  217. static struct omap_hwmod_addr_space am33xx_epwmss2_addr_space[] = {
  218. {
  219. .pa_start = 0x48304000,
  220. .pa_end = 0x48304000 + SZ_16 - 1,
  221. .flags = ADDR_TYPE_RT
  222. },
  223. { }
  224. };
  225. struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss2 = {
  226. .master = &am33xx_l4_ls_hwmod,
  227. .slave = &am33xx_epwmss2_hwmod,
  228. .clk = "l4ls_gclk",
  229. .addr = am33xx_epwmss2_addr_space,
  230. .user = OCP_USER_MPU,
  231. };
  232. struct omap_hwmod_ocp_if am33xx_epwmss2__ecap2 = {
  233. .master = &am33xx_epwmss2_hwmod,
  234. .slave = &am33xx_ecap2_hwmod,
  235. .clk = "l4ls_gclk",
  236. .user = OCP_USER_MPU,
  237. };
  238. struct omap_hwmod_ocp_if am33xx_epwmss2__eqep2 = {
  239. .master = &am33xx_epwmss2_hwmod,
  240. .slave = &am33xx_eqep2_hwmod,
  241. .clk = "l4ls_gclk",
  242. .user = OCP_USER_MPU,
  243. };
  244. struct omap_hwmod_ocp_if am33xx_epwmss2__ehrpwm2 = {
  245. .master = &am33xx_epwmss2_hwmod,
  246. .slave = &am33xx_ehrpwm2_hwmod,
  247. .clk = "l4ls_gclk",
  248. .user = OCP_USER_MPU,
  249. };
  250. /* l3s cfg -> gpmc */
  251. static struct omap_hwmod_addr_space am33xx_gpmc_addr_space[] = {
  252. {
  253. .pa_start = 0x50000000,
  254. .pa_end = 0x50000000 + SZ_8K - 1,
  255. .flags = ADDR_TYPE_RT,
  256. },
  257. { }
  258. };
  259. struct omap_hwmod_ocp_if am33xx_l3_s__gpmc = {
  260. .master = &am33xx_l3_s_hwmod,
  261. .slave = &am33xx_gpmc_hwmod,
  262. .clk = "l3s_gclk",
  263. .addr = am33xx_gpmc_addr_space,
  264. .user = OCP_USER_MPU,
  265. };
  266. /* i2c2 */
  267. struct omap_hwmod_ocp_if am33xx_l4_per__i2c2 = {
  268. .master = &am33xx_l4_ls_hwmod,
  269. .slave = &am33xx_i2c2_hwmod,
  270. .clk = "l4ls_gclk",
  271. .user = OCP_USER_MPU,
  272. };
  273. struct omap_hwmod_ocp_if am33xx_l4_per__i2c3 = {
  274. .master = &am33xx_l4_ls_hwmod,
  275. .slave = &am33xx_i2c3_hwmod,
  276. .clk = "l4ls_gclk",
  277. .user = OCP_USER_MPU,
  278. };
  279. static struct omap_hwmod_addr_space am33xx_mailbox_addrs[] = {
  280. {
  281. .pa_start = 0x480C8000,
  282. .pa_end = 0x480C8000 + (SZ_4K - 1),
  283. .flags = ADDR_TYPE_RT
  284. },
  285. { }
  286. };
  287. /* l4 ls -> mailbox */
  288. struct omap_hwmod_ocp_if am33xx_l4_per__mailbox = {
  289. .master = &am33xx_l4_ls_hwmod,
  290. .slave = &am33xx_mailbox_hwmod,
  291. .clk = "l4ls_gclk",
  292. .addr = am33xx_mailbox_addrs,
  293. .user = OCP_USER_MPU,
  294. };
  295. /* l4 ls -> spinlock */
  296. struct omap_hwmod_ocp_if am33xx_l4_ls__spinlock = {
  297. .master = &am33xx_l4_ls_hwmod,
  298. .slave = &am33xx_spinlock_hwmod,
  299. .clk = "l4ls_gclk",
  300. .user = OCP_USER_MPU,
  301. };
  302. /* l4 ls -> mcasp0 */
  303. static struct omap_hwmod_addr_space am33xx_mcasp0_addr_space[] = {
  304. {
  305. .pa_start = 0x48038000,
  306. .pa_end = 0x48038000 + SZ_8K - 1,
  307. .flags = ADDR_TYPE_RT
  308. },
  309. { }
  310. };
  311. struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp0 = {
  312. .master = &am33xx_l4_ls_hwmod,
  313. .slave = &am33xx_mcasp0_hwmod,
  314. .clk = "l4ls_gclk",
  315. .addr = am33xx_mcasp0_addr_space,
  316. .user = OCP_USER_MPU,
  317. };
  318. /* l4 ls -> mcasp1 */
  319. static struct omap_hwmod_addr_space am33xx_mcasp1_addr_space[] = {
  320. {
  321. .pa_start = 0x4803C000,
  322. .pa_end = 0x4803C000 + SZ_8K - 1,
  323. .flags = ADDR_TYPE_RT
  324. },
  325. { }
  326. };
  327. struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp1 = {
  328. .master = &am33xx_l4_ls_hwmod,
  329. .slave = &am33xx_mcasp1_hwmod,
  330. .clk = "l4ls_gclk",
  331. .addr = am33xx_mcasp1_addr_space,
  332. .user = OCP_USER_MPU,
  333. };
  334. /* l4 ls -> mmc0 */
  335. static struct omap_hwmod_addr_space am33xx_mmc0_addr_space[] = {
  336. {
  337. .pa_start = 0x48060100,
  338. .pa_end = 0x48060100 + SZ_4K - 1,
  339. .flags = ADDR_TYPE_RT,
  340. },
  341. { }
  342. };
  343. struct omap_hwmod_ocp_if am33xx_l4_ls__mmc0 = {
  344. .master = &am33xx_l4_ls_hwmod,
  345. .slave = &am33xx_mmc0_hwmod,
  346. .clk = "l4ls_gclk",
  347. .addr = am33xx_mmc0_addr_space,
  348. .user = OCP_USER_MPU,
  349. };
  350. /* l4 ls -> mmc1 */
  351. static struct omap_hwmod_addr_space am33xx_mmc1_addr_space[] = {
  352. {
  353. .pa_start = 0x481d8100,
  354. .pa_end = 0x481d8100 + SZ_4K - 1,
  355. .flags = ADDR_TYPE_RT,
  356. },
  357. { }
  358. };
  359. struct omap_hwmod_ocp_if am33xx_l4_ls__mmc1 = {
  360. .master = &am33xx_l4_ls_hwmod,
  361. .slave = &am33xx_mmc1_hwmod,
  362. .clk = "l4ls_gclk",
  363. .addr = am33xx_mmc1_addr_space,
  364. .user = OCP_USER_MPU,
  365. };
  366. /* l3 s -> mmc2 */
  367. static struct omap_hwmod_addr_space am33xx_mmc2_addr_space[] = {
  368. {
  369. .pa_start = 0x47810100,
  370. .pa_end = 0x47810100 + SZ_64K - 1,
  371. .flags = ADDR_TYPE_RT,
  372. },
  373. { }
  374. };
  375. struct omap_hwmod_ocp_if am33xx_l3_s__mmc2 = {
  376. .master = &am33xx_l3_s_hwmod,
  377. .slave = &am33xx_mmc2_hwmod,
  378. .clk = "l3s_gclk",
  379. .addr = am33xx_mmc2_addr_space,
  380. .user = OCP_USER_MPU,
  381. };
  382. /* l4 ls -> mcspi0 */
  383. struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi0 = {
  384. .master = &am33xx_l4_ls_hwmod,
  385. .slave = &am33xx_spi0_hwmod,
  386. .clk = "l4ls_gclk",
  387. .user = OCP_USER_MPU,
  388. };
  389. /* l4 ls -> mcspi1 */
  390. struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi1 = {
  391. .master = &am33xx_l4_ls_hwmod,
  392. .slave = &am33xx_spi1_hwmod,
  393. .clk = "l4ls_gclk",
  394. .user = OCP_USER_MPU,
  395. };
  396. /* l4 per -> timer2 */
  397. struct omap_hwmod_ocp_if am33xx_l4_ls__timer2 = {
  398. .master = &am33xx_l4_ls_hwmod,
  399. .slave = &am33xx_timer2_hwmod,
  400. .clk = "l4ls_gclk",
  401. .user = OCP_USER_MPU,
  402. };
  403. /* l4 per -> timer3 */
  404. struct omap_hwmod_ocp_if am33xx_l4_ls__timer3 = {
  405. .master = &am33xx_l4_ls_hwmod,
  406. .slave = &am33xx_timer3_hwmod,
  407. .clk = "l4ls_gclk",
  408. .user = OCP_USER_MPU,
  409. };
  410. /* l4 per -> timer4 */
  411. struct omap_hwmod_ocp_if am33xx_l4_ls__timer4 = {
  412. .master = &am33xx_l4_ls_hwmod,
  413. .slave = &am33xx_timer4_hwmod,
  414. .clk = "l4ls_gclk",
  415. .user = OCP_USER_MPU,
  416. };
  417. /* l4 per -> timer5 */
  418. struct omap_hwmod_ocp_if am33xx_l4_ls__timer5 = {
  419. .master = &am33xx_l4_ls_hwmod,
  420. .slave = &am33xx_timer5_hwmod,
  421. .clk = "l4ls_gclk",
  422. .user = OCP_USER_MPU,
  423. };
  424. /* l4 per -> timer6 */
  425. struct omap_hwmod_ocp_if am33xx_l4_ls__timer6 = {
  426. .master = &am33xx_l4_ls_hwmod,
  427. .slave = &am33xx_timer6_hwmod,
  428. .clk = "l4ls_gclk",
  429. .user = OCP_USER_MPU,
  430. };
  431. /* l4 per -> timer7 */
  432. struct omap_hwmod_ocp_if am33xx_l4_ls__timer7 = {
  433. .master = &am33xx_l4_ls_hwmod,
  434. .slave = &am33xx_timer7_hwmod,
  435. .clk = "l4ls_gclk",
  436. .user = OCP_USER_MPU,
  437. };
  438. /* l3 main -> tpcc */
  439. struct omap_hwmod_ocp_if am33xx_l3_main__tpcc = {
  440. .master = &am33xx_l3_main_hwmod,
  441. .slave = &am33xx_tpcc_hwmod,
  442. .clk = "l3_gclk",
  443. .user = OCP_USER_MPU,
  444. };
  445. /* l3 main -> tpcc0 */
  446. static struct omap_hwmod_addr_space am33xx_tptc0_addr_space[] = {
  447. {
  448. .pa_start = 0x49800000,
  449. .pa_end = 0x49800000 + SZ_8K - 1,
  450. .flags = ADDR_TYPE_RT,
  451. },
  452. { }
  453. };
  454. struct omap_hwmod_ocp_if am33xx_l3_main__tptc0 = {
  455. .master = &am33xx_l3_main_hwmod,
  456. .slave = &am33xx_tptc0_hwmod,
  457. .clk = "l3_gclk",
  458. .addr = am33xx_tptc0_addr_space,
  459. .user = OCP_USER_MPU,
  460. };
  461. /* l3 main -> tpcc1 */
  462. static struct omap_hwmod_addr_space am33xx_tptc1_addr_space[] = {
  463. {
  464. .pa_start = 0x49900000,
  465. .pa_end = 0x49900000 + SZ_8K - 1,
  466. .flags = ADDR_TYPE_RT,
  467. },
  468. { }
  469. };
  470. struct omap_hwmod_ocp_if am33xx_l3_main__tptc1 = {
  471. .master = &am33xx_l3_main_hwmod,
  472. .slave = &am33xx_tptc1_hwmod,
  473. .clk = "l3_gclk",
  474. .addr = am33xx_tptc1_addr_space,
  475. .user = OCP_USER_MPU,
  476. };
  477. /* l3 main -> tpcc2 */
  478. static struct omap_hwmod_addr_space am33xx_tptc2_addr_space[] = {
  479. {
  480. .pa_start = 0x49a00000,
  481. .pa_end = 0x49a00000 + SZ_8K - 1,
  482. .flags = ADDR_TYPE_RT,
  483. },
  484. { }
  485. };
  486. struct omap_hwmod_ocp_if am33xx_l3_main__tptc2 = {
  487. .master = &am33xx_l3_main_hwmod,
  488. .slave = &am33xx_tptc2_hwmod,
  489. .clk = "l3_gclk",
  490. .addr = am33xx_tptc2_addr_space,
  491. .user = OCP_USER_MPU,
  492. };
  493. /* l4 ls -> uart2 */
  494. struct omap_hwmod_ocp_if am33xx_l4_ls__uart2 = {
  495. .master = &am33xx_l4_ls_hwmod,
  496. .slave = &am33xx_uart2_hwmod,
  497. .clk = "l4ls_gclk",
  498. .user = OCP_USER_MPU,
  499. };
  500. /* l4 ls -> uart3 */
  501. struct omap_hwmod_ocp_if am33xx_l4_ls__uart3 = {
  502. .master = &am33xx_l4_ls_hwmod,
  503. .slave = &am33xx_uart3_hwmod,
  504. .clk = "l4ls_gclk",
  505. .user = OCP_USER_MPU,
  506. };
  507. /* l4 ls -> uart4 */
  508. struct omap_hwmod_ocp_if am33xx_l4_ls__uart4 = {
  509. .master = &am33xx_l4_ls_hwmod,
  510. .slave = &am33xx_uart4_hwmod,
  511. .clk = "l4ls_gclk",
  512. .user = OCP_USER_MPU,
  513. };
  514. /* l4 ls -> uart5 */
  515. struct omap_hwmod_ocp_if am33xx_l4_ls__uart5 = {
  516. .master = &am33xx_l4_ls_hwmod,
  517. .slave = &am33xx_uart5_hwmod,
  518. .clk = "l4ls_gclk",
  519. .user = OCP_USER_MPU,
  520. };
  521. /* l4 ls -> uart6 */
  522. struct omap_hwmod_ocp_if am33xx_l4_ls__uart6 = {
  523. .master = &am33xx_l4_ls_hwmod,
  524. .slave = &am33xx_uart6_hwmod,
  525. .clk = "l4ls_gclk",
  526. .user = OCP_USER_MPU,
  527. };
  528. /* l3 main -> ocmc */
  529. struct omap_hwmod_ocp_if am33xx_l3_main__ocmc = {
  530. .master = &am33xx_l3_main_hwmod,
  531. .slave = &am33xx_ocmcram_hwmod,
  532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  533. };
  534. /* l3 main -> sha0 HIB2 */
  535. static struct omap_hwmod_addr_space am33xx_sha0_addrs[] = {
  536. {
  537. .pa_start = 0x53100000,
  538. .pa_end = 0x53100000 + SZ_512 - 1,
  539. .flags = ADDR_TYPE_RT
  540. },
  541. { }
  542. };
  543. struct omap_hwmod_ocp_if am33xx_l3_main__sha0 = {
  544. .master = &am33xx_l3_main_hwmod,
  545. .slave = &am33xx_sha0_hwmod,
  546. .clk = "sha0_fck",
  547. .addr = am33xx_sha0_addrs,
  548. .user = OCP_USER_MPU | OCP_USER_SDMA,
  549. };
  550. /* l3 main -> AES0 HIB2 */
  551. static struct omap_hwmod_addr_space am33xx_aes0_addrs[] = {
  552. {
  553. .pa_start = 0x53500000,
  554. .pa_end = 0x53500000 + SZ_1M - 1,
  555. .flags = ADDR_TYPE_RT
  556. },
  557. { }
  558. };
  559. struct omap_hwmod_ocp_if am33xx_l3_main__aes0 = {
  560. .master = &am33xx_l3_main_hwmod,
  561. .slave = &am33xx_aes0_hwmod,
  562. .clk = "aes0_fck",
  563. .addr = am33xx_aes0_addrs,
  564. .user = OCP_USER_MPU | OCP_USER_SDMA,
  565. };