mach-pcm037.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. /*
  2. * Copyright (C) 2008 Sascha Hauer, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/init.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/mtd/physmap.h>
  19. #include <linux/mtd/plat-ram.h>
  20. #include <linux/memory.h>
  21. #include <linux/gpio.h>
  22. #include <linux/smsc911x.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_data/at24.h>
  26. #include <linux/delay.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/irq.h>
  29. #include <linux/can/platform/sja1000.h>
  30. #include <linux/usb/otg.h>
  31. #include <linux/usb/ulpi.h>
  32. #include <linux/gfp.h>
  33. #include <linux/memblock.h>
  34. #include <linux/regulator/machine.h>
  35. #include <linux/regulator/fixed.h>
  36. #include <media/soc_camera.h>
  37. #include <asm/mach-types.h>
  38. #include <asm/mach/arch.h>
  39. #include <asm/mach/time.h>
  40. #include <asm/mach/map.h>
  41. #include <asm/memblock.h>
  42. #include "common.h"
  43. #include "devices-imx31.h"
  44. #include "hardware.h"
  45. #include "iomux-mx3.h"
  46. #include "pcm037.h"
  47. #include "ulpi.h"
  48. static enum pcm037_board_variant pcm037_instance = PCM037_PCM970;
  49. static int __init pcm037_variant_setup(char *str)
  50. {
  51. if (!strcmp("eet", str))
  52. pcm037_instance = PCM037_EET;
  53. else if (strcmp("pcm970", str))
  54. pr_warning("Unknown pcm037 baseboard variant %s\n", str);
  55. return 1;
  56. }
  57. /* Supported values: "pcm970" (default) and "eet" */
  58. __setup("pcm037_variant=", pcm037_variant_setup);
  59. enum pcm037_board_variant pcm037_variant(void)
  60. {
  61. return pcm037_instance;
  62. }
  63. /* UART1 with RTS/CTS handshake signals */
  64. static unsigned int pcm037_uart1_handshake_pins[] = {
  65. MX31_PIN_CTS1__CTS1,
  66. MX31_PIN_RTS1__RTS1,
  67. MX31_PIN_TXD1__TXD1,
  68. MX31_PIN_RXD1__RXD1,
  69. };
  70. /* UART1 without RTS/CTS handshake signals */
  71. static unsigned int pcm037_uart1_pins[] = {
  72. MX31_PIN_TXD1__TXD1,
  73. MX31_PIN_RXD1__RXD1,
  74. };
  75. static unsigned int pcm037_pins[] = {
  76. /* I2C */
  77. MX31_PIN_CSPI2_MOSI__SCL,
  78. MX31_PIN_CSPI2_MISO__SDA,
  79. MX31_PIN_CSPI2_SS2__I2C3_SDA,
  80. MX31_PIN_CSPI2_SCLK__I2C3_SCL,
  81. /* SDHC1 */
  82. MX31_PIN_SD1_DATA3__SD1_DATA3,
  83. MX31_PIN_SD1_DATA2__SD1_DATA2,
  84. MX31_PIN_SD1_DATA1__SD1_DATA1,
  85. MX31_PIN_SD1_DATA0__SD1_DATA0,
  86. MX31_PIN_SD1_CLK__SD1_CLK,
  87. MX31_PIN_SD1_CMD__SD1_CMD,
  88. IOMUX_MODE(MX31_PIN_SCK6, IOMUX_CONFIG_GPIO), /* card detect */
  89. IOMUX_MODE(MX31_PIN_SFS6, IOMUX_CONFIG_GPIO), /* write protect */
  90. /* SPI1 */
  91. MX31_PIN_CSPI1_MOSI__MOSI,
  92. MX31_PIN_CSPI1_MISO__MISO,
  93. MX31_PIN_CSPI1_SCLK__SCLK,
  94. MX31_PIN_CSPI1_SPI_RDY__SPI_RDY,
  95. MX31_PIN_CSPI1_SS0__SS0,
  96. MX31_PIN_CSPI1_SS1__SS1,
  97. MX31_PIN_CSPI1_SS2__SS2,
  98. /* UART2 */
  99. MX31_PIN_TXD2__TXD2,
  100. MX31_PIN_RXD2__RXD2,
  101. MX31_PIN_CTS2__CTS2,
  102. MX31_PIN_RTS2__RTS2,
  103. /* UART3 */
  104. MX31_PIN_CSPI3_MOSI__RXD3,
  105. MX31_PIN_CSPI3_MISO__TXD3,
  106. MX31_PIN_CSPI3_SCLK__RTS3,
  107. MX31_PIN_CSPI3_SPI_RDY__CTS3,
  108. /* LAN9217 irq pin */
  109. IOMUX_MODE(MX31_PIN_GPIO3_1, IOMUX_CONFIG_GPIO),
  110. /* Onewire */
  111. MX31_PIN_BATT_LINE__OWIRE,
  112. /* Framebuffer */
  113. MX31_PIN_LD0__LD0,
  114. MX31_PIN_LD1__LD1,
  115. MX31_PIN_LD2__LD2,
  116. MX31_PIN_LD3__LD3,
  117. MX31_PIN_LD4__LD4,
  118. MX31_PIN_LD5__LD5,
  119. MX31_PIN_LD6__LD6,
  120. MX31_PIN_LD7__LD7,
  121. MX31_PIN_LD8__LD8,
  122. MX31_PIN_LD9__LD9,
  123. MX31_PIN_LD10__LD10,
  124. MX31_PIN_LD11__LD11,
  125. MX31_PIN_LD12__LD12,
  126. MX31_PIN_LD13__LD13,
  127. MX31_PIN_LD14__LD14,
  128. MX31_PIN_LD15__LD15,
  129. MX31_PIN_LD16__LD16,
  130. MX31_PIN_LD17__LD17,
  131. MX31_PIN_VSYNC3__VSYNC3,
  132. MX31_PIN_HSYNC__HSYNC,
  133. MX31_PIN_FPSHIFT__FPSHIFT,
  134. MX31_PIN_DRDY0__DRDY0,
  135. MX31_PIN_D3_REV__D3_REV,
  136. MX31_PIN_CONTRAST__CONTRAST,
  137. MX31_PIN_D3_SPL__D3_SPL,
  138. MX31_PIN_D3_CLS__D3_CLS,
  139. MX31_PIN_LCS0__GPI03_23,
  140. /* CSI */
  141. IOMUX_MODE(MX31_PIN_CSI_D5, IOMUX_CONFIG_GPIO),
  142. MX31_PIN_CSI_D6__CSI_D6,
  143. MX31_PIN_CSI_D7__CSI_D7,
  144. MX31_PIN_CSI_D8__CSI_D8,
  145. MX31_PIN_CSI_D9__CSI_D9,
  146. MX31_PIN_CSI_D10__CSI_D10,
  147. MX31_PIN_CSI_D11__CSI_D11,
  148. MX31_PIN_CSI_D12__CSI_D12,
  149. MX31_PIN_CSI_D13__CSI_D13,
  150. MX31_PIN_CSI_D14__CSI_D14,
  151. MX31_PIN_CSI_D15__CSI_D15,
  152. MX31_PIN_CSI_HSYNC__CSI_HSYNC,
  153. MX31_PIN_CSI_MCLK__CSI_MCLK,
  154. MX31_PIN_CSI_PIXCLK__CSI_PIXCLK,
  155. MX31_PIN_CSI_VSYNC__CSI_VSYNC,
  156. /* GPIO */
  157. IOMUX_MODE(MX31_PIN_ATA_DMACK, IOMUX_CONFIG_GPIO),
  158. /* OTG */
  159. MX31_PIN_USBOTG_DATA0__USBOTG_DATA0,
  160. MX31_PIN_USBOTG_DATA1__USBOTG_DATA1,
  161. MX31_PIN_USBOTG_DATA2__USBOTG_DATA2,
  162. MX31_PIN_USBOTG_DATA3__USBOTG_DATA3,
  163. MX31_PIN_USBOTG_DATA4__USBOTG_DATA4,
  164. MX31_PIN_USBOTG_DATA5__USBOTG_DATA5,
  165. MX31_PIN_USBOTG_DATA6__USBOTG_DATA6,
  166. MX31_PIN_USBOTG_DATA7__USBOTG_DATA7,
  167. MX31_PIN_USBOTG_CLK__USBOTG_CLK,
  168. MX31_PIN_USBOTG_DIR__USBOTG_DIR,
  169. MX31_PIN_USBOTG_NXT__USBOTG_NXT,
  170. MX31_PIN_USBOTG_STP__USBOTG_STP,
  171. /* USB host 2 */
  172. IOMUX_MODE(MX31_PIN_USBH2_CLK, IOMUX_CONFIG_FUNC),
  173. IOMUX_MODE(MX31_PIN_USBH2_DIR, IOMUX_CONFIG_FUNC),
  174. IOMUX_MODE(MX31_PIN_USBH2_NXT, IOMUX_CONFIG_FUNC),
  175. IOMUX_MODE(MX31_PIN_USBH2_STP, IOMUX_CONFIG_FUNC),
  176. IOMUX_MODE(MX31_PIN_USBH2_DATA0, IOMUX_CONFIG_FUNC),
  177. IOMUX_MODE(MX31_PIN_USBH2_DATA1, IOMUX_CONFIG_FUNC),
  178. IOMUX_MODE(MX31_PIN_STXD3, IOMUX_CONFIG_FUNC),
  179. IOMUX_MODE(MX31_PIN_SRXD3, IOMUX_CONFIG_FUNC),
  180. IOMUX_MODE(MX31_PIN_SCK3, IOMUX_CONFIG_FUNC),
  181. IOMUX_MODE(MX31_PIN_SFS3, IOMUX_CONFIG_FUNC),
  182. IOMUX_MODE(MX31_PIN_STXD6, IOMUX_CONFIG_FUNC),
  183. IOMUX_MODE(MX31_PIN_SRXD6, IOMUX_CONFIG_FUNC),
  184. };
  185. static struct physmap_flash_data pcm037_flash_data = {
  186. .width = 2,
  187. };
  188. static struct resource pcm037_flash_resource = {
  189. .start = 0xa0000000,
  190. .end = 0xa1ffffff,
  191. .flags = IORESOURCE_MEM,
  192. };
  193. static struct platform_device pcm037_flash = {
  194. .name = "physmap-flash",
  195. .id = 0,
  196. .dev = {
  197. .platform_data = &pcm037_flash_data,
  198. },
  199. .resource = &pcm037_flash_resource,
  200. .num_resources = 1,
  201. };
  202. static const struct imxuart_platform_data uart_pdata __initconst = {
  203. .flags = IMXUART_HAVE_RTSCTS,
  204. };
  205. static struct resource smsc911x_resources[] = {
  206. {
  207. .start = MX31_CS1_BASE_ADDR + 0x300,
  208. .end = MX31_CS1_BASE_ADDR + 0x300 + SZ_64K - 1,
  209. .flags = IORESOURCE_MEM,
  210. }, {
  211. /* irq number is run-time assigned */
  212. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,
  213. },
  214. };
  215. static struct smsc911x_platform_config smsc911x_info = {
  216. .flags = SMSC911X_USE_32BIT | SMSC911X_FORCE_INTERNAL_PHY |
  217. SMSC911X_SAVE_MAC_ADDRESS,
  218. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  219. .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
  220. .phy_interface = PHY_INTERFACE_MODE_MII,
  221. };
  222. static struct platform_device pcm037_eth = {
  223. .name = "smsc911x",
  224. .id = -1,
  225. .num_resources = ARRAY_SIZE(smsc911x_resources),
  226. .resource = smsc911x_resources,
  227. .dev = {
  228. .platform_data = &smsc911x_info,
  229. },
  230. };
  231. static struct platdata_mtd_ram pcm038_sram_data = {
  232. .bankwidth = 2,
  233. };
  234. static struct resource pcm038_sram_resource = {
  235. .start = MX31_CS4_BASE_ADDR,
  236. .end = MX31_CS4_BASE_ADDR + 512 * 1024 - 1,
  237. .flags = IORESOURCE_MEM,
  238. };
  239. static struct platform_device pcm037_sram_device = {
  240. .name = "mtd-ram",
  241. .id = 0,
  242. .dev = {
  243. .platform_data = &pcm038_sram_data,
  244. },
  245. .num_resources = 1,
  246. .resource = &pcm038_sram_resource,
  247. };
  248. static const struct mxc_nand_platform_data
  249. pcm037_nand_board_info __initconst = {
  250. .width = 1,
  251. .hw_ecc = 1,
  252. };
  253. static const struct imxi2c_platform_data pcm037_i2c1_data __initconst = {
  254. .bitrate = 100000,
  255. };
  256. static const struct imxi2c_platform_data pcm037_i2c2_data __initconst = {
  257. .bitrate = 20000,
  258. };
  259. static struct at24_platform_data board_eeprom = {
  260. .byte_len = 4096,
  261. .page_size = 32,
  262. .flags = AT24_FLAG_ADDR16,
  263. };
  264. static int pcm037_camera_power(struct device *dev, int on)
  265. {
  266. /* disable or enable the camera in X7 or X8 PCM970 connector */
  267. gpio_set_value(IOMUX_TO_GPIO(MX31_PIN_CSI_D5), !on);
  268. return 0;
  269. }
  270. static struct i2c_board_info pcm037_i2c_camera[] = {
  271. {
  272. I2C_BOARD_INFO("mt9t031", 0x5d),
  273. }, {
  274. I2C_BOARD_INFO("mt9v022", 0x48),
  275. },
  276. };
  277. static struct soc_camera_link iclink_mt9v022 = {
  278. .bus_id = 0, /* Must match with the camera ID */
  279. .board_info = &pcm037_i2c_camera[1],
  280. .i2c_adapter_id = 2,
  281. };
  282. static struct soc_camera_link iclink_mt9t031 = {
  283. .bus_id = 0, /* Must match with the camera ID */
  284. .power = pcm037_camera_power,
  285. .board_info = &pcm037_i2c_camera[0],
  286. .i2c_adapter_id = 2,
  287. };
  288. static struct i2c_board_info pcm037_i2c_devices[] = {
  289. {
  290. I2C_BOARD_INFO("at24", 0x52), /* E0=0, E1=1, E2=0 */
  291. .platform_data = &board_eeprom,
  292. }, {
  293. I2C_BOARD_INFO("pcf8563", 0x51),
  294. }
  295. };
  296. static struct platform_device pcm037_mt9t031 = {
  297. .name = "soc-camera-pdrv",
  298. .id = 0,
  299. .dev = {
  300. .platform_data = &iclink_mt9t031,
  301. },
  302. };
  303. static struct platform_device pcm037_mt9v022 = {
  304. .name = "soc-camera-pdrv",
  305. .id = 1,
  306. .dev = {
  307. .platform_data = &iclink_mt9v022,
  308. },
  309. };
  310. /* Not connected by default */
  311. #ifdef PCM970_SDHC_RW_SWITCH
  312. static int pcm970_sdhc1_get_ro(struct device *dev)
  313. {
  314. return gpio_get_value(IOMUX_TO_GPIO(MX31_PIN_SFS6));
  315. }
  316. #endif
  317. #define SDHC1_GPIO_WP IOMUX_TO_GPIO(MX31_PIN_SFS6)
  318. #define SDHC1_GPIO_DET IOMUX_TO_GPIO(MX31_PIN_SCK6)
  319. static int pcm970_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
  320. void *data)
  321. {
  322. int ret;
  323. ret = gpio_request(SDHC1_GPIO_DET, "sdhc-detect");
  324. if (ret)
  325. return ret;
  326. gpio_direction_input(SDHC1_GPIO_DET);
  327. #ifdef PCM970_SDHC_RW_SWITCH
  328. ret = gpio_request(SDHC1_GPIO_WP, "sdhc-wp");
  329. if (ret)
  330. goto err_gpio_free;
  331. gpio_direction_input(SDHC1_GPIO_WP);
  332. #endif
  333. ret = request_irq(gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_SCK6)), detect_irq,
  334. IRQF_TRIGGER_FALLING, "sdhc-detect", data);
  335. if (ret)
  336. goto err_gpio_free_2;
  337. return 0;
  338. err_gpio_free_2:
  339. #ifdef PCM970_SDHC_RW_SWITCH
  340. gpio_free(SDHC1_GPIO_WP);
  341. err_gpio_free:
  342. #endif
  343. gpio_free(SDHC1_GPIO_DET);
  344. return ret;
  345. }
  346. static void pcm970_sdhc1_exit(struct device *dev, void *data)
  347. {
  348. free_irq(gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_SCK6)), data);
  349. gpio_free(SDHC1_GPIO_DET);
  350. gpio_free(SDHC1_GPIO_WP);
  351. }
  352. static const struct imxmmc_platform_data sdhc_pdata __initconst = {
  353. #ifdef PCM970_SDHC_RW_SWITCH
  354. .get_ro = pcm970_sdhc1_get_ro,
  355. #endif
  356. .init = pcm970_sdhc1_init,
  357. .exit = pcm970_sdhc1_exit,
  358. };
  359. struct mx3_camera_pdata camera_pdata __initdata = {
  360. .flags = MX3_CAMERA_DATAWIDTH_8 | MX3_CAMERA_DATAWIDTH_10,
  361. .mclk_10khz = 2000,
  362. };
  363. static phys_addr_t mx3_camera_base __initdata;
  364. #define MX3_CAMERA_BUF_SIZE SZ_4M
  365. static int __init pcm037_init_camera(void)
  366. {
  367. int dma, ret = -ENOMEM;
  368. struct platform_device *pdev = imx31_alloc_mx3_camera(&camera_pdata);
  369. if (IS_ERR(pdev))
  370. return PTR_ERR(pdev);
  371. dma = dma_declare_coherent_memory(&pdev->dev,
  372. mx3_camera_base, mx3_camera_base,
  373. MX3_CAMERA_BUF_SIZE,
  374. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE);
  375. if (!(dma & DMA_MEMORY_MAP))
  376. goto err;
  377. ret = platform_device_add(pdev);
  378. if (ret)
  379. err:
  380. platform_device_put(pdev);
  381. return ret;
  382. }
  383. static struct platform_device *devices[] __initdata = {
  384. &pcm037_flash,
  385. &pcm037_sram_device,
  386. &pcm037_mt9t031,
  387. &pcm037_mt9v022,
  388. };
  389. static const struct fb_videomode fb_modedb[] = {
  390. {
  391. /* 240x320 @ 60 Hz Sharp */
  392. .name = "Sharp-LQ035Q7DH06-QVGA",
  393. .refresh = 60,
  394. .xres = 240,
  395. .yres = 320,
  396. .pixclock = 185925,
  397. .left_margin = 9,
  398. .right_margin = 16,
  399. .upper_margin = 7,
  400. .lower_margin = 9,
  401. .hsync_len = 1,
  402. .vsync_len = 1,
  403. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  404. FB_SYNC_CLK_INVERT | FB_SYNC_CLK_IDLE_EN,
  405. .vmode = FB_VMODE_NONINTERLACED,
  406. .flag = 0,
  407. }, {
  408. /* 240x320 @ 60 Hz */
  409. .name = "TX090",
  410. .refresh = 60,
  411. .xres = 240,
  412. .yres = 320,
  413. .pixclock = 38255,
  414. .left_margin = 144,
  415. .right_margin = 0,
  416. .upper_margin = 7,
  417. .lower_margin = 40,
  418. .hsync_len = 96,
  419. .vsync_len = 1,
  420. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  421. .vmode = FB_VMODE_NONINTERLACED,
  422. .flag = 0,
  423. }, {
  424. /* 240x320 @ 60 Hz */
  425. .name = "CMEL-OLED",
  426. .refresh = 60,
  427. .xres = 240,
  428. .yres = 320,
  429. .pixclock = 185925,
  430. .left_margin = 9,
  431. .right_margin = 16,
  432. .upper_margin = 7,
  433. .lower_margin = 9,
  434. .hsync_len = 1,
  435. .vsync_len = 1,
  436. .sync = FB_SYNC_OE_ACT_HIGH | FB_SYNC_CLK_INVERT,
  437. .vmode = FB_VMODE_NONINTERLACED,
  438. .flag = 0,
  439. },
  440. };
  441. static struct mx3fb_platform_data mx3fb_pdata = {
  442. .name = "Sharp-LQ035Q7DH06-QVGA",
  443. .mode = fb_modedb,
  444. .num_modes = ARRAY_SIZE(fb_modedb),
  445. };
  446. static struct resource pcm970_sja1000_resources[] = {
  447. {
  448. .start = MX31_CS5_BASE_ADDR,
  449. .end = MX31_CS5_BASE_ADDR + 0x100 - 1,
  450. .flags = IORESOURCE_MEM,
  451. }, {
  452. /* irq number is run-time assigned */
  453. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWEDGE,
  454. },
  455. };
  456. struct sja1000_platform_data pcm970_sja1000_platform_data = {
  457. .osc_freq = 16000000,
  458. .ocr = OCR_TX1_PULLDOWN | OCR_TX0_PUSHPULL,
  459. .cdr = CDR_CBP,
  460. };
  461. static struct platform_device pcm970_sja1000 = {
  462. .name = "sja1000_platform",
  463. .dev = {
  464. .platform_data = &pcm970_sja1000_platform_data,
  465. },
  466. .resource = pcm970_sja1000_resources,
  467. .num_resources = ARRAY_SIZE(pcm970_sja1000_resources),
  468. };
  469. static int pcm037_otg_init(struct platform_device *pdev)
  470. {
  471. return mx31_initialize_usb_hw(pdev->id, MXC_EHCI_INTERFACE_DIFF_UNI);
  472. }
  473. static struct mxc_usbh_platform_data otg_pdata __initdata = {
  474. .init = pcm037_otg_init,
  475. .portsc = MXC_EHCI_MODE_ULPI,
  476. };
  477. static int pcm037_usbh2_init(struct platform_device *pdev)
  478. {
  479. return mx31_initialize_usb_hw(pdev->id, MXC_EHCI_INTERFACE_DIFF_UNI);
  480. }
  481. static struct mxc_usbh_platform_data usbh2_pdata __initdata = {
  482. .init = pcm037_usbh2_init,
  483. .portsc = MXC_EHCI_MODE_ULPI,
  484. };
  485. static const struct fsl_usb2_platform_data otg_device_pdata __initconst = {
  486. .operating_mode = FSL_USB2_DR_DEVICE,
  487. .phy_mode = FSL_USB2_PHY_ULPI,
  488. };
  489. static bool otg_mode_host __initdata;
  490. static int __init pcm037_otg_mode(char *options)
  491. {
  492. if (!strcmp(options, "host"))
  493. otg_mode_host = true;
  494. else if (!strcmp(options, "device"))
  495. otg_mode_host = false;
  496. else
  497. pr_info("otg_mode neither \"host\" nor \"device\". "
  498. "Defaulting to device\n");
  499. return 1;
  500. }
  501. __setup("otg_mode=", pcm037_otg_mode);
  502. static struct regulator_consumer_supply dummy_supplies[] = {
  503. REGULATOR_SUPPLY("vdd33a", "smsc911x"),
  504. REGULATOR_SUPPLY("vddvario", "smsc911x"),
  505. };
  506. /*
  507. * Board specific initialization.
  508. */
  509. static void __init pcm037_init(void)
  510. {
  511. int ret;
  512. imx31_soc_init();
  513. regulator_register_fixed(0, dummy_supplies, ARRAY_SIZE(dummy_supplies));
  514. mxc_iomux_set_gpr(MUX_PGP_UH2, 1);
  515. mxc_iomux_setup_multiple_pins(pcm037_pins, ARRAY_SIZE(pcm037_pins),
  516. "pcm037");
  517. #define H2_PAD_CFG (PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST | PAD_CTL_HYS_CMOS \
  518. | PAD_CTL_ODE_CMOS | PAD_CTL_100K_PU)
  519. mxc_iomux_set_pad(MX31_PIN_USBH2_CLK, H2_PAD_CFG);
  520. mxc_iomux_set_pad(MX31_PIN_USBH2_DIR, H2_PAD_CFG);
  521. mxc_iomux_set_pad(MX31_PIN_USBH2_NXT, H2_PAD_CFG);
  522. mxc_iomux_set_pad(MX31_PIN_USBH2_STP, H2_PAD_CFG);
  523. mxc_iomux_set_pad(MX31_PIN_USBH2_DATA0, H2_PAD_CFG); /* USBH2_DATA0 */
  524. mxc_iomux_set_pad(MX31_PIN_USBH2_DATA1, H2_PAD_CFG); /* USBH2_DATA1 */
  525. mxc_iomux_set_pad(MX31_PIN_SRXD6, H2_PAD_CFG); /* USBH2_DATA2 */
  526. mxc_iomux_set_pad(MX31_PIN_STXD6, H2_PAD_CFG); /* USBH2_DATA3 */
  527. mxc_iomux_set_pad(MX31_PIN_SFS3, H2_PAD_CFG); /* USBH2_DATA4 */
  528. mxc_iomux_set_pad(MX31_PIN_SCK3, H2_PAD_CFG); /* USBH2_DATA5 */
  529. mxc_iomux_set_pad(MX31_PIN_SRXD3, H2_PAD_CFG); /* USBH2_DATA6 */
  530. mxc_iomux_set_pad(MX31_PIN_STXD3, H2_PAD_CFG); /* USBH2_DATA7 */
  531. if (pcm037_variant() == PCM037_EET)
  532. mxc_iomux_setup_multiple_pins(pcm037_uart1_pins,
  533. ARRAY_SIZE(pcm037_uart1_pins), "pcm037_uart1");
  534. else
  535. mxc_iomux_setup_multiple_pins(pcm037_uart1_handshake_pins,
  536. ARRAY_SIZE(pcm037_uart1_handshake_pins),
  537. "pcm037_uart1");
  538. platform_add_devices(devices, ARRAY_SIZE(devices));
  539. imx31_add_imx2_wdt();
  540. imx31_add_imx_uart0(&uart_pdata);
  541. /* XXX: should't this have .flags = 0 (i.e. no RTSCTS) on PCM037_EET? */
  542. imx31_add_imx_uart1(&uart_pdata);
  543. imx31_add_imx_uart2(&uart_pdata);
  544. imx31_add_mxc_w1();
  545. /* LAN9217 IRQ pin */
  546. ret = gpio_request(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1), "lan9217-irq");
  547. if (ret)
  548. pr_warning("could not get LAN irq gpio\n");
  549. else {
  550. gpio_direction_input(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1));
  551. smsc911x_resources[1].start =
  552. gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1));
  553. smsc911x_resources[1].end =
  554. gpio_to_irq(IOMUX_TO_GPIO(MX31_PIN_GPIO3_1));
  555. platform_device_register(&pcm037_eth);
  556. }
  557. /* I2C adapters and devices */
  558. i2c_register_board_info(1, pcm037_i2c_devices,
  559. ARRAY_SIZE(pcm037_i2c_devices));
  560. imx31_add_imx_i2c1(&pcm037_i2c1_data);
  561. imx31_add_imx_i2c2(&pcm037_i2c2_data);
  562. imx31_add_mxc_nand(&pcm037_nand_board_info);
  563. imx31_add_mxc_mmc(0, &sdhc_pdata);
  564. imx31_add_ipu_core();
  565. imx31_add_mx3_sdc_fb(&mx3fb_pdata);
  566. /* CSI */
  567. /* Camera power: default - off */
  568. ret = gpio_request(IOMUX_TO_GPIO(MX31_PIN_CSI_D5), "mt9t031-power");
  569. if (!ret)
  570. gpio_direction_output(IOMUX_TO_GPIO(MX31_PIN_CSI_D5), 1);
  571. else
  572. iclink_mt9t031.power = NULL;
  573. pcm037_init_camera();
  574. pcm970_sja1000_resources[1].start =
  575. gpio_to_irq(IOMUX_TO_GPIO(IOMUX_PIN(48, 105)));
  576. pcm970_sja1000_resources[1].end =
  577. gpio_to_irq(IOMUX_TO_GPIO(IOMUX_PIN(48, 105)));
  578. platform_device_register(&pcm970_sja1000);
  579. if (otg_mode_host) {
  580. otg_pdata.otg = imx_otg_ulpi_create(ULPI_OTG_DRVVBUS |
  581. ULPI_OTG_DRVVBUS_EXT);
  582. if (otg_pdata.otg)
  583. imx31_add_mxc_ehci_otg(&otg_pdata);
  584. }
  585. usbh2_pdata.otg = imx_otg_ulpi_create(ULPI_OTG_DRVVBUS |
  586. ULPI_OTG_DRVVBUS_EXT);
  587. if (usbh2_pdata.otg)
  588. imx31_add_mxc_ehci_hs(2, &usbh2_pdata);
  589. if (!otg_mode_host)
  590. imx31_add_fsl_usb2_udc(&otg_device_pdata);
  591. }
  592. static void __init pcm037_timer_init(void)
  593. {
  594. mx31_clocks_init(26000000);
  595. }
  596. static void __init pcm037_reserve(void)
  597. {
  598. /* reserve 4 MiB for mx3-camera */
  599. mx3_camera_base = arm_memblock_steal(MX3_CAMERA_BUF_SIZE,
  600. MX3_CAMERA_BUF_SIZE);
  601. }
  602. static void __init pcm037_init_late(void)
  603. {
  604. pcm037_eet_init_devices();
  605. }
  606. MACHINE_START(PCM037, "Phytec Phycore pcm037")
  607. /* Maintainer: Pengutronix */
  608. .atag_offset = 0x100,
  609. .reserve = pcm037_reserve,
  610. .map_io = mx31_map_io,
  611. .init_early = imx31_init_early,
  612. .init_irq = mx31_init_irq,
  613. .handle_irq = imx31_handle_irq,
  614. .init_time = pcm037_timer_init,
  615. .init_machine = pcm037_init,
  616. .init_late = pcm037_init_late,
  617. .restart = mxc_restart,
  618. MACHINE_END