clk-pllv3.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/slab.h>
  17. #include <linux/jiffies.h>
  18. #include <linux/err.h>
  19. #include "clk.h"
  20. #define PLL_NUM_OFFSET 0x10
  21. #define PLL_DENOM_OFFSET 0x20
  22. #define BM_PLL_POWER (0x1 << 12)
  23. #define BM_PLL_ENABLE (0x1 << 13)
  24. #define BM_PLL_BYPASS (0x1 << 16)
  25. #define BM_PLL_LOCK (0x1 << 31)
  26. /**
  27. * struct clk_pllv3 - IMX PLL clock version 3
  28. * @clk_hw: clock source
  29. * @base: base address of PLL registers
  30. * @powerup_set: set POWER bit to power up the PLL
  31. * @div_mask: mask of divider bits
  32. *
  33. * IMX PLL clock version 3, found on i.MX6 series. Divider for pllv3
  34. * is actually a multiplier, and always sits at bit 0.
  35. */
  36. struct clk_pllv3 {
  37. struct clk_hw hw;
  38. void __iomem *base;
  39. bool powerup_set;
  40. u32 div_mask;
  41. };
  42. #define to_clk_pllv3(_hw) container_of(_hw, struct clk_pllv3, hw)
  43. static int clk_pllv3_wait_lock(struct clk_pllv3 *pll)
  44. {
  45. unsigned long timeout = jiffies + msecs_to_jiffies(10);
  46. u32 val = readl_relaxed(pll->base) & BM_PLL_POWER;
  47. /* No need to wait for lock when pll is not powered up */
  48. if ((pll->powerup_set && !val) || (!pll->powerup_set && val))
  49. return 0;
  50. /* Wait for PLL to lock */
  51. do {
  52. if (readl_relaxed(pll->base) & BM_PLL_LOCK)
  53. break;
  54. if (time_after(jiffies, timeout))
  55. break;
  56. usleep_range(50, 500);
  57. } while (1);
  58. return readl_relaxed(pll->base) & BM_PLL_LOCK ? 0 : -ETIMEDOUT;
  59. }
  60. static int clk_pllv3_prepare(struct clk_hw *hw)
  61. {
  62. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  63. u32 val;
  64. int ret;
  65. val = readl_relaxed(pll->base);
  66. if (pll->powerup_set)
  67. val |= BM_PLL_POWER;
  68. else
  69. val &= ~BM_PLL_POWER;
  70. writel_relaxed(val, pll->base);
  71. ret = clk_pllv3_wait_lock(pll);
  72. if (ret)
  73. return ret;
  74. val = readl_relaxed(pll->base);
  75. val &= ~BM_PLL_BYPASS;
  76. writel_relaxed(val, pll->base);
  77. return 0;
  78. }
  79. static void clk_pllv3_unprepare(struct clk_hw *hw)
  80. {
  81. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  82. u32 val;
  83. val = readl_relaxed(pll->base);
  84. val |= BM_PLL_BYPASS;
  85. if (pll->powerup_set)
  86. val &= ~BM_PLL_POWER;
  87. else
  88. val |= BM_PLL_POWER;
  89. writel_relaxed(val, pll->base);
  90. }
  91. static int clk_pllv3_enable(struct clk_hw *hw)
  92. {
  93. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  94. u32 val;
  95. val = readl_relaxed(pll->base);
  96. val |= BM_PLL_ENABLE;
  97. writel_relaxed(val, pll->base);
  98. return 0;
  99. }
  100. static void clk_pllv3_disable(struct clk_hw *hw)
  101. {
  102. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  103. u32 val;
  104. val = readl_relaxed(pll->base);
  105. val &= ~BM_PLL_ENABLE;
  106. writel_relaxed(val, pll->base);
  107. }
  108. static unsigned long clk_pllv3_recalc_rate(struct clk_hw *hw,
  109. unsigned long parent_rate)
  110. {
  111. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  112. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  113. return (div == 1) ? parent_rate * 22 : parent_rate * 20;
  114. }
  115. static long clk_pllv3_round_rate(struct clk_hw *hw, unsigned long rate,
  116. unsigned long *prate)
  117. {
  118. unsigned long parent_rate = *prate;
  119. return (rate >= parent_rate * 22) ? parent_rate * 22 :
  120. parent_rate * 20;
  121. }
  122. static int clk_pllv3_set_rate(struct clk_hw *hw, unsigned long rate,
  123. unsigned long parent_rate)
  124. {
  125. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  126. u32 val, div;
  127. if (rate == parent_rate * 22)
  128. div = 1;
  129. else if (rate == parent_rate * 20)
  130. div = 0;
  131. else
  132. return -EINVAL;
  133. val = readl_relaxed(pll->base);
  134. val &= ~pll->div_mask;
  135. val |= div;
  136. writel_relaxed(val, pll->base);
  137. return clk_pllv3_wait_lock(pll);
  138. }
  139. static const struct clk_ops clk_pllv3_ops = {
  140. .prepare = clk_pllv3_prepare,
  141. .unprepare = clk_pllv3_unprepare,
  142. .enable = clk_pllv3_enable,
  143. .disable = clk_pllv3_disable,
  144. .recalc_rate = clk_pllv3_recalc_rate,
  145. .round_rate = clk_pllv3_round_rate,
  146. .set_rate = clk_pllv3_set_rate,
  147. };
  148. static unsigned long clk_pllv3_sys_recalc_rate(struct clk_hw *hw,
  149. unsigned long parent_rate)
  150. {
  151. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  152. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  153. return parent_rate * div / 2;
  154. }
  155. static long clk_pllv3_sys_round_rate(struct clk_hw *hw, unsigned long rate,
  156. unsigned long *prate)
  157. {
  158. unsigned long parent_rate = *prate;
  159. unsigned long min_rate = parent_rate * 54 / 2;
  160. unsigned long max_rate = parent_rate * 108 / 2;
  161. u32 div;
  162. if (rate > max_rate)
  163. rate = max_rate;
  164. else if (rate < min_rate)
  165. rate = min_rate;
  166. div = rate * 2 / parent_rate;
  167. return parent_rate * div / 2;
  168. }
  169. static int clk_pllv3_sys_set_rate(struct clk_hw *hw, unsigned long rate,
  170. unsigned long parent_rate)
  171. {
  172. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  173. unsigned long min_rate = parent_rate * 54 / 2;
  174. unsigned long max_rate = parent_rate * 108 / 2;
  175. u32 val, div;
  176. if (rate < min_rate || rate > max_rate)
  177. return -EINVAL;
  178. div = rate * 2 / parent_rate;
  179. val = readl_relaxed(pll->base);
  180. val &= ~pll->div_mask;
  181. val |= div;
  182. writel_relaxed(val, pll->base);
  183. return clk_pllv3_wait_lock(pll);
  184. }
  185. static const struct clk_ops clk_pllv3_sys_ops = {
  186. .prepare = clk_pllv3_prepare,
  187. .unprepare = clk_pllv3_unprepare,
  188. .enable = clk_pllv3_enable,
  189. .disable = clk_pllv3_disable,
  190. .recalc_rate = clk_pllv3_sys_recalc_rate,
  191. .round_rate = clk_pllv3_sys_round_rate,
  192. .set_rate = clk_pllv3_sys_set_rate,
  193. };
  194. static unsigned long clk_pllv3_av_recalc_rate(struct clk_hw *hw,
  195. unsigned long parent_rate)
  196. {
  197. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  198. u32 mfn = readl_relaxed(pll->base + PLL_NUM_OFFSET);
  199. u32 mfd = readl_relaxed(pll->base + PLL_DENOM_OFFSET);
  200. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  201. return (parent_rate * div) + ((parent_rate / mfd) * mfn);
  202. }
  203. static long clk_pllv3_av_round_rate(struct clk_hw *hw, unsigned long rate,
  204. unsigned long *prate)
  205. {
  206. unsigned long parent_rate = *prate;
  207. unsigned long min_rate = parent_rate * 27;
  208. unsigned long max_rate = parent_rate * 54;
  209. u32 div;
  210. u32 mfn, mfd = 1000000;
  211. s64 temp64;
  212. if (rate > max_rate)
  213. rate = max_rate;
  214. else if (rate < min_rate)
  215. rate = min_rate;
  216. div = rate / parent_rate;
  217. temp64 = (u64) (rate - div * parent_rate);
  218. temp64 *= mfd;
  219. do_div(temp64, parent_rate);
  220. mfn = temp64;
  221. return parent_rate * div + parent_rate / mfd * mfn;
  222. }
  223. static int clk_pllv3_av_set_rate(struct clk_hw *hw, unsigned long rate,
  224. unsigned long parent_rate)
  225. {
  226. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  227. unsigned long min_rate = parent_rate * 27;
  228. unsigned long max_rate = parent_rate * 54;
  229. u32 val, div;
  230. u32 mfn, mfd = 1000000;
  231. s64 temp64;
  232. if (rate < min_rate || rate > max_rate)
  233. return -EINVAL;
  234. div = rate / parent_rate;
  235. temp64 = (u64) (rate - div * parent_rate);
  236. temp64 *= mfd;
  237. do_div(temp64, parent_rate);
  238. mfn = temp64;
  239. val = readl_relaxed(pll->base);
  240. val &= ~pll->div_mask;
  241. val |= div;
  242. writel_relaxed(val, pll->base);
  243. writel_relaxed(mfn, pll->base + PLL_NUM_OFFSET);
  244. writel_relaxed(mfd, pll->base + PLL_DENOM_OFFSET);
  245. return clk_pllv3_wait_lock(pll);
  246. }
  247. static const struct clk_ops clk_pllv3_av_ops = {
  248. .prepare = clk_pllv3_prepare,
  249. .unprepare = clk_pllv3_unprepare,
  250. .enable = clk_pllv3_enable,
  251. .disable = clk_pllv3_disable,
  252. .recalc_rate = clk_pllv3_av_recalc_rate,
  253. .round_rate = clk_pllv3_av_round_rate,
  254. .set_rate = clk_pllv3_av_set_rate,
  255. };
  256. static unsigned long clk_pllv3_enet_recalc_rate(struct clk_hw *hw,
  257. unsigned long parent_rate)
  258. {
  259. return 500000000;
  260. }
  261. static const struct clk_ops clk_pllv3_enet_ops = {
  262. .prepare = clk_pllv3_prepare,
  263. .unprepare = clk_pllv3_unprepare,
  264. .enable = clk_pllv3_enable,
  265. .disable = clk_pllv3_disable,
  266. .recalc_rate = clk_pllv3_enet_recalc_rate,
  267. };
  268. struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name,
  269. const char *parent_name, void __iomem *base,
  270. u32 div_mask)
  271. {
  272. struct clk_pllv3 *pll;
  273. const struct clk_ops *ops;
  274. struct clk *clk;
  275. struct clk_init_data init;
  276. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  277. if (!pll)
  278. return ERR_PTR(-ENOMEM);
  279. switch (type) {
  280. case IMX_PLLV3_SYS:
  281. ops = &clk_pllv3_sys_ops;
  282. break;
  283. case IMX_PLLV3_USB:
  284. ops = &clk_pllv3_ops;
  285. pll->powerup_set = true;
  286. break;
  287. case IMX_PLLV3_AV:
  288. ops = &clk_pllv3_av_ops;
  289. break;
  290. case IMX_PLLV3_ENET:
  291. ops = &clk_pllv3_enet_ops;
  292. break;
  293. default:
  294. ops = &clk_pllv3_ops;
  295. }
  296. pll->base = base;
  297. pll->div_mask = div_mask;
  298. init.name = name;
  299. init.ops = ops;
  300. init.flags = 0;
  301. init.parent_names = &parent_name;
  302. init.num_parents = 1;
  303. pll->hw.init = &init;
  304. clk = clk_register(NULL, &pll->hw);
  305. if (IS_ERR(clk))
  306. kfree(pll);
  307. return clk;
  308. }