setup.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /*
  2. * Copyright (C) 2007 Atmel Corporation.
  3. * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  4. *
  5. * Under GPLv2
  6. */
  7. #include <linux/module.h>
  8. #include <linux/io.h>
  9. #include <linux/mm.h>
  10. #include <linux/pm.h>
  11. #include <linux/of_address.h>
  12. #include <linux/pinctrl/machine.h>
  13. #include <asm/system_misc.h>
  14. #include <asm/mach/map.h>
  15. #include <mach/hardware.h>
  16. #include <mach/cpu.h>
  17. #include <mach/at91_dbgu.h>
  18. #include <mach/at91_pmc.h>
  19. #include "at91_shdwc.h"
  20. #include "soc.h"
  21. #include "generic.h"
  22. #include "pm.h"
  23. struct at91_init_soc __initdata at91_boot_soc;
  24. struct at91_socinfo at91_soc_initdata;
  25. EXPORT_SYMBOL(at91_soc_initdata);
  26. void __init at91rm9200_set_type(int type)
  27. {
  28. if (type == ARCH_REVISON_9200_PQFP)
  29. at91_soc_initdata.subtype = AT91_SOC_RM9200_PQFP;
  30. else
  31. at91_soc_initdata.subtype = AT91_SOC_RM9200_BGA;
  32. pr_info("AT91: filled in soc subtype: %s\n",
  33. at91_get_soc_subtype(&at91_soc_initdata));
  34. }
  35. void __init at91_init_irq_default(void)
  36. {
  37. at91_init_interrupts(at91_boot_soc.default_irq_priority);
  38. }
  39. void __init at91_init_interrupts(unsigned int *priority)
  40. {
  41. /* Initialize the AIC interrupt controller */
  42. at91_aic_init(priority, at91_boot_soc.extern_irq);
  43. /* Enable GPIO interrupts */
  44. at91_gpio_irq_setup();
  45. }
  46. void __iomem *at91_ramc_base[2];
  47. EXPORT_SYMBOL_GPL(at91_ramc_base);
  48. void __init at91_ioremap_ramc(int id, u32 addr, u32 size)
  49. {
  50. if (id < 0 || id > 1) {
  51. pr_emerg("Wrong RAM controller id (%d), cannot continue\n", id);
  52. BUG();
  53. }
  54. at91_ramc_base[id] = ioremap(addr, size);
  55. if (!at91_ramc_base[id])
  56. panic("Impossible to ioremap ramc.%d 0x%x\n", id, addr);
  57. }
  58. static struct map_desc sram_desc[2] __initdata;
  59. void __init at91_init_sram(int bank, unsigned long base, unsigned int length)
  60. {
  61. struct map_desc *desc = &sram_desc[bank];
  62. desc->virtual = (unsigned long)AT91_IO_VIRT_BASE - length;
  63. if (bank > 0)
  64. desc->virtual -= sram_desc[bank - 1].length;
  65. desc->pfn = __phys_to_pfn(base);
  66. desc->length = length;
  67. desc->type = MT_MEMORY_NONCACHED;
  68. pr_info("AT91: sram at 0x%lx of 0x%x mapped at 0x%lx\n",
  69. base, length, desc->virtual);
  70. iotable_init(desc, 1);
  71. }
  72. static struct map_desc at91_io_desc __initdata __maybe_unused = {
  73. .virtual = (unsigned long)AT91_VA_BASE_SYS,
  74. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  75. .length = SZ_16K,
  76. .type = MT_DEVICE,
  77. };
  78. static void __init soc_detect(u32 dbgu_base)
  79. {
  80. u32 cidr, socid;
  81. cidr = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_CIDR);
  82. socid = cidr & ~AT91_CIDR_VERSION;
  83. switch (socid) {
  84. case ARCH_ID_AT91RM9200:
  85. at91_soc_initdata.type = AT91_SOC_RM9200;
  86. if (at91_soc_initdata.subtype == AT91_SOC_SUBTYPE_UNKNOWN)
  87. at91_soc_initdata.subtype = AT91_SOC_RM9200_BGA;
  88. at91_boot_soc = at91rm9200_soc;
  89. break;
  90. case ARCH_ID_AT91SAM9260:
  91. at91_soc_initdata.type = AT91_SOC_SAM9260;
  92. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  93. at91_boot_soc = at91sam9260_soc;
  94. break;
  95. case ARCH_ID_AT91SAM9261:
  96. at91_soc_initdata.type = AT91_SOC_SAM9261;
  97. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  98. at91_boot_soc = at91sam9261_soc;
  99. break;
  100. case ARCH_ID_AT91SAM9263:
  101. at91_soc_initdata.type = AT91_SOC_SAM9263;
  102. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  103. at91_boot_soc = at91sam9263_soc;
  104. break;
  105. case ARCH_ID_AT91SAM9G20:
  106. at91_soc_initdata.type = AT91_SOC_SAM9G20;
  107. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  108. at91_boot_soc = at91sam9260_soc;
  109. break;
  110. case ARCH_ID_AT91SAM9G45:
  111. at91_soc_initdata.type = AT91_SOC_SAM9G45;
  112. if (cidr == ARCH_ID_AT91SAM9G45ES)
  113. at91_soc_initdata.subtype = AT91_SOC_SAM9G45ES;
  114. at91_boot_soc = at91sam9g45_soc;
  115. break;
  116. case ARCH_ID_AT91SAM9RL64:
  117. at91_soc_initdata.type = AT91_SOC_SAM9RL;
  118. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  119. at91_boot_soc = at91sam9rl_soc;
  120. break;
  121. case ARCH_ID_AT91SAM9X5:
  122. at91_soc_initdata.type = AT91_SOC_SAM9X5;
  123. at91_boot_soc = at91sam9x5_soc;
  124. break;
  125. case ARCH_ID_AT91SAM9N12:
  126. at91_soc_initdata.type = AT91_SOC_SAM9N12;
  127. at91_boot_soc = at91sam9n12_soc;
  128. break;
  129. case ARCH_ID_SAMA5D3:
  130. at91_soc_initdata.type = AT91_SOC_SAMA5D3;
  131. at91_boot_soc = sama5d3_soc;
  132. break;
  133. }
  134. /* at91sam9g10 */
  135. if ((socid & ~AT91_CIDR_EXT) == ARCH_ID_AT91SAM9G10) {
  136. at91_soc_initdata.type = AT91_SOC_SAM9G10;
  137. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  138. at91_boot_soc = at91sam9261_soc;
  139. }
  140. /* at91sam9xe */
  141. else if ((cidr & AT91_CIDR_ARCH) == ARCH_FAMILY_AT91SAM9XE) {
  142. at91_soc_initdata.type = AT91_SOC_SAM9260;
  143. at91_soc_initdata.subtype = AT91_SOC_SAM9XE;
  144. at91_boot_soc = at91sam9260_soc;
  145. }
  146. if (!at91_soc_is_detected())
  147. return;
  148. at91_soc_initdata.cidr = cidr;
  149. /* sub version of soc */
  150. at91_soc_initdata.exid = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  151. if (at91_soc_initdata.type == AT91_SOC_SAM9G45) {
  152. switch (at91_soc_initdata.exid) {
  153. case ARCH_EXID_AT91SAM9M10:
  154. at91_soc_initdata.subtype = AT91_SOC_SAM9M10;
  155. break;
  156. case ARCH_EXID_AT91SAM9G46:
  157. at91_soc_initdata.subtype = AT91_SOC_SAM9G46;
  158. break;
  159. case ARCH_EXID_AT91SAM9M11:
  160. at91_soc_initdata.subtype = AT91_SOC_SAM9M11;
  161. break;
  162. }
  163. }
  164. if (at91_soc_initdata.type == AT91_SOC_SAM9X5) {
  165. switch (at91_soc_initdata.exid) {
  166. case ARCH_EXID_AT91SAM9G15:
  167. at91_soc_initdata.subtype = AT91_SOC_SAM9G15;
  168. break;
  169. case ARCH_EXID_AT91SAM9G35:
  170. at91_soc_initdata.subtype = AT91_SOC_SAM9G35;
  171. break;
  172. case ARCH_EXID_AT91SAM9X35:
  173. at91_soc_initdata.subtype = AT91_SOC_SAM9X35;
  174. break;
  175. case ARCH_EXID_AT91SAM9G25:
  176. at91_soc_initdata.subtype = AT91_SOC_SAM9G25;
  177. break;
  178. case ARCH_EXID_AT91SAM9X25:
  179. at91_soc_initdata.subtype = AT91_SOC_SAM9X25;
  180. break;
  181. }
  182. }
  183. if (at91_soc_initdata.type == AT91_SOC_SAMA5D3) {
  184. switch (at91_soc_initdata.exid) {
  185. case ARCH_EXID_SAMA5D31:
  186. at91_soc_initdata.subtype = AT91_SOC_SAMA5D31;
  187. break;
  188. case ARCH_EXID_SAMA5D33:
  189. at91_soc_initdata.subtype = AT91_SOC_SAMA5D33;
  190. break;
  191. case ARCH_EXID_SAMA5D34:
  192. at91_soc_initdata.subtype = AT91_SOC_SAMA5D34;
  193. break;
  194. case ARCH_EXID_SAMA5D35:
  195. at91_soc_initdata.subtype = AT91_SOC_SAMA5D35;
  196. break;
  197. }
  198. }
  199. }
  200. static const char *soc_name[] = {
  201. [AT91_SOC_RM9200] = "at91rm9200",
  202. [AT91_SOC_SAM9260] = "at91sam9260",
  203. [AT91_SOC_SAM9261] = "at91sam9261",
  204. [AT91_SOC_SAM9263] = "at91sam9263",
  205. [AT91_SOC_SAM9G10] = "at91sam9g10",
  206. [AT91_SOC_SAM9G20] = "at91sam9g20",
  207. [AT91_SOC_SAM9G45] = "at91sam9g45",
  208. [AT91_SOC_SAM9RL] = "at91sam9rl",
  209. [AT91_SOC_SAM9X5] = "at91sam9x5",
  210. [AT91_SOC_SAM9N12] = "at91sam9n12",
  211. [AT91_SOC_SAMA5D3] = "sama5d3",
  212. [AT91_SOC_UNKNOWN] = "Unknown",
  213. };
  214. const char *at91_get_soc_type(struct at91_socinfo *c)
  215. {
  216. return soc_name[c->type];
  217. }
  218. EXPORT_SYMBOL(at91_get_soc_type);
  219. static const char *soc_subtype_name[] = {
  220. [AT91_SOC_RM9200_BGA] = "at91rm9200 BGA",
  221. [AT91_SOC_RM9200_PQFP] = "at91rm9200 PQFP",
  222. [AT91_SOC_SAM9XE] = "at91sam9xe",
  223. [AT91_SOC_SAM9G45ES] = "at91sam9g45es",
  224. [AT91_SOC_SAM9M10] = "at91sam9m10",
  225. [AT91_SOC_SAM9G46] = "at91sam9g46",
  226. [AT91_SOC_SAM9M11] = "at91sam9m11",
  227. [AT91_SOC_SAM9G15] = "at91sam9g15",
  228. [AT91_SOC_SAM9G35] = "at91sam9g35",
  229. [AT91_SOC_SAM9X35] = "at91sam9x35",
  230. [AT91_SOC_SAM9G25] = "at91sam9g25",
  231. [AT91_SOC_SAM9X25] = "at91sam9x25",
  232. [AT91_SOC_SAMA5D31] = "sama5d31",
  233. [AT91_SOC_SAMA5D33] = "sama5d33",
  234. [AT91_SOC_SAMA5D34] = "sama5d34",
  235. [AT91_SOC_SAMA5D35] = "sama5d35",
  236. [AT91_SOC_SUBTYPE_NONE] = "None",
  237. [AT91_SOC_SUBTYPE_UNKNOWN] = "Unknown",
  238. };
  239. const char *at91_get_soc_subtype(struct at91_socinfo *c)
  240. {
  241. return soc_subtype_name[c->subtype];
  242. }
  243. EXPORT_SYMBOL(at91_get_soc_subtype);
  244. void __init at91_map_io(void)
  245. {
  246. /* Map peripherals */
  247. iotable_init(&at91_io_desc, 1);
  248. at91_soc_initdata.type = AT91_SOC_UNKNOWN;
  249. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_UNKNOWN;
  250. soc_detect(AT91_BASE_DBGU0);
  251. if (!at91_soc_is_detected())
  252. soc_detect(AT91_BASE_DBGU1);
  253. if (!at91_soc_is_detected())
  254. panic("AT91: Impossible to detect the SOC type");
  255. pr_info("AT91: Detected soc type: %s\n",
  256. at91_get_soc_type(&at91_soc_initdata));
  257. if (at91_soc_initdata.subtype != AT91_SOC_SUBTYPE_NONE)
  258. pr_info("AT91: Detected soc subtype: %s\n",
  259. at91_get_soc_subtype(&at91_soc_initdata));
  260. if (!at91_soc_is_enabled())
  261. panic("AT91: Soc not enabled");
  262. if (at91_boot_soc.map_io)
  263. at91_boot_soc.map_io();
  264. }
  265. void __iomem *at91_shdwc_base = NULL;
  266. static void at91sam9_poweroff(void)
  267. {
  268. at91_shdwc_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  269. }
  270. void __init at91_ioremap_shdwc(u32 base_addr)
  271. {
  272. at91_shdwc_base = ioremap(base_addr, 16);
  273. if (!at91_shdwc_base)
  274. panic("Impossible to ioremap at91_shdwc_base\n");
  275. pm_power_off = at91sam9_poweroff;
  276. }
  277. void __iomem *at91_rstc_base;
  278. void __init at91_ioremap_rstc(u32 base_addr)
  279. {
  280. at91_rstc_base = ioremap(base_addr, 16);
  281. if (!at91_rstc_base)
  282. panic("Impossible to ioremap at91_rstc_base\n");
  283. }
  284. void __iomem *at91_matrix_base;
  285. EXPORT_SYMBOL_GPL(at91_matrix_base);
  286. void __init at91_ioremap_matrix(u32 base_addr)
  287. {
  288. at91_matrix_base = ioremap(base_addr, 512);
  289. if (!at91_matrix_base)
  290. panic("Impossible to ioremap at91_matrix_base\n");
  291. }
  292. #if defined(CONFIG_OF)
  293. static struct of_device_id rstc_ids[] = {
  294. { .compatible = "atmel,at91sam9260-rstc", .data = at91sam9_alt_restart },
  295. { .compatible = "atmel,at91sam9g45-rstc", .data = at91sam9g45_restart },
  296. { /*sentinel*/ }
  297. };
  298. static void at91_dt_rstc(void)
  299. {
  300. struct device_node *np;
  301. const struct of_device_id *of_id;
  302. np = of_find_matching_node(NULL, rstc_ids);
  303. if (!np)
  304. panic("unable to find compatible rstc node in dtb\n");
  305. at91_rstc_base = of_iomap(np, 0);
  306. if (!at91_rstc_base)
  307. panic("unable to map rstc cpu registers\n");
  308. of_id = of_match_node(rstc_ids, np);
  309. if (!of_id)
  310. panic("AT91: rtsc no restart function available\n");
  311. arm_pm_restart = of_id->data;
  312. of_node_put(np);
  313. }
  314. static struct of_device_id ramc_ids[] = {
  315. { .compatible = "atmel,at91rm9200-sdramc", .data = at91rm9200_standby },
  316. { .compatible = "atmel,at91sam9260-sdramc", .data = at91sam9_sdram_standby },
  317. { .compatible = "atmel,at91sam9g45-ddramc", .data = at91_ddr_standby },
  318. { /*sentinel*/ }
  319. };
  320. static void at91_dt_ramc(void)
  321. {
  322. struct device_node *np;
  323. const struct of_device_id *of_id;
  324. np = of_find_matching_node(NULL, ramc_ids);
  325. if (!np)
  326. panic("unable to find compatible ram controller node in dtb\n");
  327. at91_ramc_base[0] = of_iomap(np, 0);
  328. if (!at91_ramc_base[0])
  329. panic("unable to map ramc[0] cpu registers\n");
  330. /* the controller may have 2 banks */
  331. at91_ramc_base[1] = of_iomap(np, 1);
  332. of_id = of_match_node(ramc_ids, np);
  333. if (!of_id)
  334. pr_warn("AT91: ramc no standby function available\n");
  335. else
  336. at91_pm_set_standby(of_id->data);
  337. of_node_put(np);
  338. }
  339. static struct of_device_id shdwc_ids[] = {
  340. { .compatible = "atmel,at91sam9260-shdwc", },
  341. { .compatible = "atmel,at91sam9rl-shdwc", },
  342. { .compatible = "atmel,at91sam9x5-shdwc", },
  343. { /*sentinel*/ }
  344. };
  345. static const char *shdwc_wakeup_modes[] = {
  346. [AT91_SHDW_WKMODE0_NONE] = "none",
  347. [AT91_SHDW_WKMODE0_HIGH] = "high",
  348. [AT91_SHDW_WKMODE0_LOW] = "low",
  349. [AT91_SHDW_WKMODE0_ANYLEVEL] = "any",
  350. };
  351. const int at91_dtget_shdwc_wakeup_mode(struct device_node *np)
  352. {
  353. const char *pm;
  354. int err, i;
  355. err = of_property_read_string(np, "atmel,wakeup-mode", &pm);
  356. if (err < 0)
  357. return AT91_SHDW_WKMODE0_ANYLEVEL;
  358. for (i = 0; i < ARRAY_SIZE(shdwc_wakeup_modes); i++)
  359. if (!strcasecmp(pm, shdwc_wakeup_modes[i]))
  360. return i;
  361. return -ENODEV;
  362. }
  363. static void at91_dt_shdwc(void)
  364. {
  365. struct device_node *np;
  366. int wakeup_mode;
  367. u32 reg;
  368. u32 mode = 0;
  369. np = of_find_matching_node(NULL, shdwc_ids);
  370. if (!np) {
  371. pr_debug("AT91: unable to find compatible shutdown (shdwc) controller node in dtb\n");
  372. return;
  373. }
  374. at91_shdwc_base = of_iomap(np, 0);
  375. if (!at91_shdwc_base)
  376. panic("AT91: unable to map shdwc cpu registers\n");
  377. wakeup_mode = at91_dtget_shdwc_wakeup_mode(np);
  378. if (wakeup_mode < 0) {
  379. pr_warn("AT91: shdwc unknown wakeup mode\n");
  380. goto end;
  381. }
  382. if (!of_property_read_u32(np, "atmel,wakeup-counter", &reg)) {
  383. if (reg > AT91_SHDW_CPTWK0_MAX) {
  384. pr_warn("AT91: shdwc wakeup counter 0x%x > 0x%x reduce it to 0x%x\n",
  385. reg, AT91_SHDW_CPTWK0_MAX, AT91_SHDW_CPTWK0_MAX);
  386. reg = AT91_SHDW_CPTWK0_MAX;
  387. }
  388. mode |= AT91_SHDW_CPTWK0_(reg);
  389. }
  390. if (of_property_read_bool(np, "atmel,wakeup-rtc-timer"))
  391. mode |= AT91_SHDW_RTCWKEN;
  392. if (of_property_read_bool(np, "atmel,wakeup-rtt-timer"))
  393. mode |= AT91_SHDW_RTTWKEN;
  394. at91_shdwc_write(AT91_SHDW_MR, wakeup_mode | mode);
  395. end:
  396. pm_power_off = at91sam9_poweroff;
  397. of_node_put(np);
  398. }
  399. void __init at91rm9200_dt_initialize(void)
  400. {
  401. at91_dt_ramc();
  402. /* Init clock subsystem */
  403. at91_dt_clock_init();
  404. /* Register the processor-specific clocks */
  405. at91_boot_soc.register_clocks();
  406. at91_boot_soc.init();
  407. }
  408. void __init at91_dt_initialize(void)
  409. {
  410. at91_dt_rstc();
  411. at91_dt_ramc();
  412. at91_dt_shdwc();
  413. /* Init clock subsystem */
  414. at91_dt_clock_init();
  415. /* Register the processor-specific clocks */
  416. at91_boot_soc.register_clocks();
  417. if (at91_boot_soc.init)
  418. at91_boot_soc.init();
  419. }
  420. #endif
  421. void __init at91_initialize(unsigned long main_clock)
  422. {
  423. at91_boot_soc.ioremap_registers();
  424. /* Init clock subsystem */
  425. at91_clock_init(main_clock);
  426. /* Register the processor-specific clocks */
  427. at91_boot_soc.register_clocks();
  428. at91_boot_soc.init();
  429. pinctrl_provide_dummies();
  430. }