at91sam9rl.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * arch/arm/mach-at91/at91sam9rl.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. * Copyright (C) 2007 Atmel Corporation
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. */
  11. #include <linux/module.h>
  12. #include <asm/proc-fns.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <asm/system_misc.h>
  17. #include <mach/cpu.h>
  18. #include <mach/at91_dbgu.h>
  19. #include <mach/at91sam9rl.h>
  20. #include <mach/at91_pmc.h>
  21. #include "at91_aic.h"
  22. #include "at91_rstc.h"
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. #include "sam9_smc.h"
  27. #include "pm.h"
  28. /* --------------------------------------------------------------------
  29. * Clocks
  30. * -------------------------------------------------------------------- */
  31. /*
  32. * The peripheral clocks.
  33. */
  34. static struct clk pioA_clk = {
  35. .name = "pioA_clk",
  36. .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
  37. .type = CLK_TYPE_PERIPHERAL,
  38. };
  39. static struct clk pioB_clk = {
  40. .name = "pioB_clk",
  41. .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk pioC_clk = {
  45. .name = "pioC_clk",
  46. .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk pioD_clk = {
  50. .name = "pioD_clk",
  51. .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk usart0_clk = {
  55. .name = "usart0_clk",
  56. .pmc_mask = 1 << AT91SAM9RL_ID_US0,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk usart1_clk = {
  60. .name = "usart1_clk",
  61. .pmc_mask = 1 << AT91SAM9RL_ID_US1,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart2_clk = {
  65. .name = "usart2_clk",
  66. .pmc_mask = 1 << AT91SAM9RL_ID_US2,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart3_clk = {
  70. .name = "usart3_clk",
  71. .pmc_mask = 1 << AT91SAM9RL_ID_US3,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk mmc_clk = {
  75. .name = "mci_clk",
  76. .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk twi0_clk = {
  80. .name = "twi0_clk",
  81. .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk twi1_clk = {
  85. .name = "twi1_clk",
  86. .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk spi_clk = {
  90. .name = "spi_clk",
  91. .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk ssc0_clk = {
  95. .name = "ssc0_clk",
  96. .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk ssc1_clk = {
  100. .name = "ssc1_clk",
  101. .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk tc0_clk = {
  105. .name = "tc0_clk",
  106. .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk tc1_clk = {
  110. .name = "tc1_clk",
  111. .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk tc2_clk = {
  115. .name = "tc2_clk",
  116. .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk pwm_clk = {
  120. .name = "pwm_clk",
  121. .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk tsc_clk = {
  125. .name = "tsc_clk",
  126. .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk dma_clk = {
  130. .name = "dma_clk",
  131. .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk udphs_clk = {
  135. .name = "udphs_clk",
  136. .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk lcdc_clk = {
  140. .name = "lcdc_clk",
  141. .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk ac97_clk = {
  145. .name = "ac97_clk",
  146. .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk *periph_clocks[] __initdata = {
  150. &pioA_clk,
  151. &pioB_clk,
  152. &pioC_clk,
  153. &pioD_clk,
  154. &usart0_clk,
  155. &usart1_clk,
  156. &usart2_clk,
  157. &usart3_clk,
  158. &mmc_clk,
  159. &twi0_clk,
  160. &twi1_clk,
  161. &spi_clk,
  162. &ssc0_clk,
  163. &ssc1_clk,
  164. &tc0_clk,
  165. &tc1_clk,
  166. &tc2_clk,
  167. &pwm_clk,
  168. &tsc_clk,
  169. &dma_clk,
  170. &udphs_clk,
  171. &lcdc_clk,
  172. &ac97_clk,
  173. // irq0
  174. };
  175. static struct clk_lookup periph_clocks_lookups[] = {
  176. CLKDEV_CON_DEV_ID("hclk", "at91sam9rl-lcdfb.0", &lcdc_clk),
  177. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  178. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  179. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  180. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  181. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  182. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
  183. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
  184. CLKDEV_CON_DEV_ID("pclk", "fffc0000.ssc", &ssc0_clk),
  185. CLKDEV_CON_DEV_ID("pclk", "fffc4000.ssc", &ssc1_clk),
  186. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi0_clk),
  187. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.1", &twi1_clk),
  188. CLKDEV_CON_ID("pioA", &pioA_clk),
  189. CLKDEV_CON_ID("pioB", &pioB_clk),
  190. CLKDEV_CON_ID("pioC", &pioC_clk),
  191. CLKDEV_CON_ID("pioD", &pioD_clk),
  192. };
  193. static struct clk_lookup usart_clocks_lookups[] = {
  194. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  195. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  196. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  197. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  198. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  199. };
  200. /*
  201. * The two programmable clocks.
  202. * You must configure pin multiplexing to bring these signals out.
  203. */
  204. static struct clk pck0 = {
  205. .name = "pck0",
  206. .pmc_mask = AT91_PMC_PCK0,
  207. .type = CLK_TYPE_PROGRAMMABLE,
  208. .id = 0,
  209. };
  210. static struct clk pck1 = {
  211. .name = "pck1",
  212. .pmc_mask = AT91_PMC_PCK1,
  213. .type = CLK_TYPE_PROGRAMMABLE,
  214. .id = 1,
  215. };
  216. static void __init at91sam9rl_register_clocks(void)
  217. {
  218. int i;
  219. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  220. clk_register(periph_clocks[i]);
  221. clkdev_add_table(periph_clocks_lookups,
  222. ARRAY_SIZE(periph_clocks_lookups));
  223. clkdev_add_table(usart_clocks_lookups,
  224. ARRAY_SIZE(usart_clocks_lookups));
  225. clk_register(&pck0);
  226. clk_register(&pck1);
  227. }
  228. /* --------------------------------------------------------------------
  229. * GPIO
  230. * -------------------------------------------------------------------- */
  231. static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
  232. {
  233. .id = AT91SAM9RL_ID_PIOA,
  234. .regbase = AT91SAM9RL_BASE_PIOA,
  235. }, {
  236. .id = AT91SAM9RL_ID_PIOB,
  237. .regbase = AT91SAM9RL_BASE_PIOB,
  238. }, {
  239. .id = AT91SAM9RL_ID_PIOC,
  240. .regbase = AT91SAM9RL_BASE_PIOC,
  241. }, {
  242. .id = AT91SAM9RL_ID_PIOD,
  243. .regbase = AT91SAM9RL_BASE_PIOD,
  244. }
  245. };
  246. /* --------------------------------------------------------------------
  247. * AT91SAM9RL processor initialization
  248. * -------------------------------------------------------------------- */
  249. static void __init at91sam9rl_map_io(void)
  250. {
  251. unsigned long sram_size;
  252. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  253. case AT91_CIDR_SRAMSIZ_32K:
  254. sram_size = 2 * SZ_16K;
  255. break;
  256. case AT91_CIDR_SRAMSIZ_16K:
  257. default:
  258. sram_size = SZ_16K;
  259. }
  260. /* Map SRAM */
  261. at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
  262. }
  263. static void __init at91sam9rl_ioremap_registers(void)
  264. {
  265. at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC);
  266. at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC);
  267. at91_ioremap_ramc(0, AT91SAM9RL_BASE_SDRAMC, 512);
  268. at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
  269. at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
  270. at91_ioremap_matrix(AT91SAM9RL_BASE_MATRIX);
  271. at91_pm_set_standby(at91sam9_sdram_standby);
  272. }
  273. static void __init at91sam9rl_initialize(void)
  274. {
  275. arm_pm_idle = at91sam9_idle;
  276. arm_pm_restart = at91sam9_alt_restart;
  277. at91_sysirq_mask_rtc(AT91SAM9RL_BASE_RTC);
  278. at91_sysirq_mask_rtt(AT91SAM9RL_BASE_RTT);
  279. /* Register GPIO subsystem */
  280. at91_gpio_init(at91sam9rl_gpio, 4);
  281. }
  282. /* --------------------------------------------------------------------
  283. * Interrupt initialization
  284. * -------------------------------------------------------------------- */
  285. /*
  286. * The default interrupt priority levels (0 = lowest, 7 = highest).
  287. */
  288. static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
  289. 7, /* Advanced Interrupt Controller */
  290. 7, /* System Peripherals */
  291. 1, /* Parallel IO Controller A */
  292. 1, /* Parallel IO Controller B */
  293. 1, /* Parallel IO Controller C */
  294. 1, /* Parallel IO Controller D */
  295. 5, /* USART 0 */
  296. 5, /* USART 1 */
  297. 5, /* USART 2 */
  298. 5, /* USART 3 */
  299. 0, /* Multimedia Card Interface */
  300. 6, /* Two-Wire Interface 0 */
  301. 6, /* Two-Wire Interface 1 */
  302. 5, /* Serial Peripheral Interface */
  303. 4, /* Serial Synchronous Controller 0 */
  304. 4, /* Serial Synchronous Controller 1 */
  305. 0, /* Timer Counter 0 */
  306. 0, /* Timer Counter 1 */
  307. 0, /* Timer Counter 2 */
  308. 0,
  309. 0, /* Touch Screen Controller */
  310. 0, /* DMA Controller */
  311. 2, /* USB Device High speed port */
  312. 2, /* LCD Controller */
  313. 6, /* AC97 Controller */
  314. 0,
  315. 0,
  316. 0,
  317. 0,
  318. 0,
  319. 0,
  320. 0, /* Advanced Interrupt Controller */
  321. };
  322. AT91_SOC_START(at91sam9rl)
  323. .map_io = at91sam9rl_map_io,
  324. .default_irq_priority = at91sam9rl_default_irq_priority,
  325. .extern_irq = (1 << AT91SAM9RL_ID_IRQ0),
  326. .ioremap_registers = at91sam9rl_ioremap_registers,
  327. .register_clocks = at91sam9rl_register_clocks,
  328. .init = at91sam9rl_initialize,
  329. AT91_SOC_END