at91sam9261.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * arch/arm/mach-at91/at91sam9261.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/proc-fns.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <asm/system_misc.h>
  18. #include <mach/cpu.h>
  19. #include <mach/at91sam9261.h>
  20. #include <mach/at91_pmc.h>
  21. #include "at91_aic.h"
  22. #include "at91_rstc.h"
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. #include "sam9_smc.h"
  27. #include "pm.h"
  28. /* --------------------------------------------------------------------
  29. * Clocks
  30. * -------------------------------------------------------------------- */
  31. /*
  32. * The peripheral clocks.
  33. */
  34. static struct clk pioA_clk = {
  35. .name = "pioA_clk",
  36. .pmc_mask = 1 << AT91SAM9261_ID_PIOA,
  37. .type = CLK_TYPE_PERIPHERAL,
  38. };
  39. static struct clk pioB_clk = {
  40. .name = "pioB_clk",
  41. .pmc_mask = 1 << AT91SAM9261_ID_PIOB,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk pioC_clk = {
  45. .name = "pioC_clk",
  46. .pmc_mask = 1 << AT91SAM9261_ID_PIOC,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk usart0_clk = {
  50. .name = "usart0_clk",
  51. .pmc_mask = 1 << AT91SAM9261_ID_US0,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk usart1_clk = {
  55. .name = "usart1_clk",
  56. .pmc_mask = 1 << AT91SAM9261_ID_US1,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk usart2_clk = {
  60. .name = "usart2_clk",
  61. .pmc_mask = 1 << AT91SAM9261_ID_US2,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk mmc_clk = {
  65. .name = "mci_clk",
  66. .pmc_mask = 1 << AT91SAM9261_ID_MCI,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk udc_clk = {
  70. .name = "udc_clk",
  71. .pmc_mask = 1 << AT91SAM9261_ID_UDP,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk twi_clk = {
  75. .name = "twi_clk",
  76. .pmc_mask = 1 << AT91SAM9261_ID_TWI,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk spi0_clk = {
  80. .name = "spi0_clk",
  81. .pmc_mask = 1 << AT91SAM9261_ID_SPI0,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk spi1_clk = {
  85. .name = "spi1_clk",
  86. .pmc_mask = 1 << AT91SAM9261_ID_SPI1,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk ssc0_clk = {
  90. .name = "ssc0_clk",
  91. .pmc_mask = 1 << AT91SAM9261_ID_SSC0,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk ssc1_clk = {
  95. .name = "ssc1_clk",
  96. .pmc_mask = 1 << AT91SAM9261_ID_SSC1,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk ssc2_clk = {
  100. .name = "ssc2_clk",
  101. .pmc_mask = 1 << AT91SAM9261_ID_SSC2,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk tc0_clk = {
  105. .name = "tc0_clk",
  106. .pmc_mask = 1 << AT91SAM9261_ID_TC0,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk tc1_clk = {
  110. .name = "tc1_clk",
  111. .pmc_mask = 1 << AT91SAM9261_ID_TC1,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk tc2_clk = {
  115. .name = "tc2_clk",
  116. .pmc_mask = 1 << AT91SAM9261_ID_TC2,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk ohci_clk = {
  120. .name = "ohci_clk",
  121. .pmc_mask = 1 << AT91SAM9261_ID_UHP,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk lcdc_clk = {
  125. .name = "lcdc_clk",
  126. .pmc_mask = 1 << AT91SAM9261_ID_LCDC,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. /* HClocks */
  130. static struct clk hck0 = {
  131. .name = "hck0",
  132. .pmc_mask = AT91_PMC_HCK0,
  133. .type = CLK_TYPE_SYSTEM,
  134. .id = 0,
  135. };
  136. static struct clk hck1 = {
  137. .name = "hck1",
  138. .pmc_mask = AT91_PMC_HCK1,
  139. .type = CLK_TYPE_SYSTEM,
  140. .id = 1,
  141. };
  142. static struct clk *periph_clocks[] __initdata = {
  143. &pioA_clk,
  144. &pioB_clk,
  145. &pioC_clk,
  146. &usart0_clk,
  147. &usart1_clk,
  148. &usart2_clk,
  149. &mmc_clk,
  150. &udc_clk,
  151. &twi_clk,
  152. &spi0_clk,
  153. &spi1_clk,
  154. &ssc0_clk,
  155. &ssc1_clk,
  156. &ssc2_clk,
  157. &tc0_clk,
  158. &tc1_clk,
  159. &tc2_clk,
  160. &ohci_clk,
  161. &lcdc_clk,
  162. // irq0 .. irq2
  163. };
  164. static struct clk_lookup periph_clocks_lookups[] = {
  165. CLKDEV_CON_DEV_ID("hclk", "at91sam9261-lcdfb.0", &hck1),
  166. CLKDEV_CON_DEV_ID("hclk", "at91sam9g10-lcdfb.0", &hck1),
  167. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  168. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  169. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  170. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  171. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  172. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
  173. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
  174. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
  175. CLKDEV_CON_DEV_ID("pclk", "fffbc000.ssc", &ssc0_clk),
  176. CLKDEV_CON_DEV_ID("pclk", "fffc0000.ssc", &ssc1_clk),
  177. CLKDEV_CON_DEV_ID("pclk", "fffc4000.ssc", &ssc2_clk),
  178. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &hck0),
  179. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9261.0", &twi_clk),
  180. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi_clk),
  181. CLKDEV_CON_ID("pioA", &pioA_clk),
  182. CLKDEV_CON_ID("pioB", &pioB_clk),
  183. CLKDEV_CON_ID("pioC", &pioC_clk),
  184. };
  185. static struct clk_lookup usart_clocks_lookups[] = {
  186. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  187. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  188. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  189. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  190. };
  191. /*
  192. * The four programmable clocks.
  193. * You must configure pin multiplexing to bring these signals out.
  194. */
  195. static struct clk pck0 = {
  196. .name = "pck0",
  197. .pmc_mask = AT91_PMC_PCK0,
  198. .type = CLK_TYPE_PROGRAMMABLE,
  199. .id = 0,
  200. };
  201. static struct clk pck1 = {
  202. .name = "pck1",
  203. .pmc_mask = AT91_PMC_PCK1,
  204. .type = CLK_TYPE_PROGRAMMABLE,
  205. .id = 1,
  206. };
  207. static struct clk pck2 = {
  208. .name = "pck2",
  209. .pmc_mask = AT91_PMC_PCK2,
  210. .type = CLK_TYPE_PROGRAMMABLE,
  211. .id = 2,
  212. };
  213. static struct clk pck3 = {
  214. .name = "pck3",
  215. .pmc_mask = AT91_PMC_PCK3,
  216. .type = CLK_TYPE_PROGRAMMABLE,
  217. .id = 3,
  218. };
  219. static void __init at91sam9261_register_clocks(void)
  220. {
  221. int i;
  222. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  223. clk_register(periph_clocks[i]);
  224. clkdev_add_table(periph_clocks_lookups,
  225. ARRAY_SIZE(periph_clocks_lookups));
  226. clkdev_add_table(usart_clocks_lookups,
  227. ARRAY_SIZE(usart_clocks_lookups));
  228. clk_register(&pck0);
  229. clk_register(&pck1);
  230. clk_register(&pck2);
  231. clk_register(&pck3);
  232. clk_register(&hck0);
  233. clk_register(&hck1);
  234. }
  235. /* --------------------------------------------------------------------
  236. * GPIO
  237. * -------------------------------------------------------------------- */
  238. static struct at91_gpio_bank at91sam9261_gpio[] __initdata = {
  239. {
  240. .id = AT91SAM9261_ID_PIOA,
  241. .regbase = AT91SAM9261_BASE_PIOA,
  242. }, {
  243. .id = AT91SAM9261_ID_PIOB,
  244. .regbase = AT91SAM9261_BASE_PIOB,
  245. }, {
  246. .id = AT91SAM9261_ID_PIOC,
  247. .regbase = AT91SAM9261_BASE_PIOC,
  248. }
  249. };
  250. /* --------------------------------------------------------------------
  251. * AT91SAM9261 processor initialization
  252. * -------------------------------------------------------------------- */
  253. static void __init at91sam9261_map_io(void)
  254. {
  255. if (cpu_is_at91sam9g10())
  256. at91_init_sram(0, AT91SAM9G10_SRAM_BASE, AT91SAM9G10_SRAM_SIZE);
  257. else
  258. at91_init_sram(0, AT91SAM9261_SRAM_BASE, AT91SAM9261_SRAM_SIZE);
  259. }
  260. static void __init at91sam9261_ioremap_registers(void)
  261. {
  262. at91_ioremap_shdwc(AT91SAM9261_BASE_SHDWC);
  263. at91_ioremap_rstc(AT91SAM9261_BASE_RSTC);
  264. at91_ioremap_ramc(0, AT91SAM9261_BASE_SDRAMC, 512);
  265. at91sam926x_ioremap_pit(AT91SAM9261_BASE_PIT);
  266. at91sam9_ioremap_smc(0, AT91SAM9261_BASE_SMC);
  267. at91_ioremap_matrix(AT91SAM9261_BASE_MATRIX);
  268. at91_pm_set_standby(at91sam9_sdram_standby);
  269. }
  270. static void __init at91sam9261_initialize(void)
  271. {
  272. arm_pm_idle = at91sam9_idle;
  273. arm_pm_restart = at91sam9_alt_restart;
  274. at91_sysirq_mask_rtt(AT91SAM9261_BASE_RTT);
  275. /* Register GPIO subsystem */
  276. at91_gpio_init(at91sam9261_gpio, 3);
  277. }
  278. /* --------------------------------------------------------------------
  279. * Interrupt initialization
  280. * -------------------------------------------------------------------- */
  281. /*
  282. * The default interrupt priority levels (0 = lowest, 7 = highest).
  283. */
  284. static unsigned int at91sam9261_default_irq_priority[NR_AIC_IRQS] __initdata = {
  285. 7, /* Advanced Interrupt Controller */
  286. 7, /* System Peripherals */
  287. 1, /* Parallel IO Controller A */
  288. 1, /* Parallel IO Controller B */
  289. 1, /* Parallel IO Controller C */
  290. 0,
  291. 5, /* USART 0 */
  292. 5, /* USART 1 */
  293. 5, /* USART 2 */
  294. 0, /* Multimedia Card Interface */
  295. 2, /* USB Device Port */
  296. 6, /* Two-Wire Interface */
  297. 5, /* Serial Peripheral Interface 0 */
  298. 5, /* Serial Peripheral Interface 1 */
  299. 4, /* Serial Synchronous Controller 0 */
  300. 4, /* Serial Synchronous Controller 1 */
  301. 4, /* Serial Synchronous Controller 2 */
  302. 0, /* Timer Counter 0 */
  303. 0, /* Timer Counter 1 */
  304. 0, /* Timer Counter 2 */
  305. 2, /* USB Host port */
  306. 3, /* LCD Controller */
  307. 0,
  308. 0,
  309. 0,
  310. 0,
  311. 0,
  312. 0,
  313. 0,
  314. 0, /* Advanced Interrupt Controller */
  315. 0, /* Advanced Interrupt Controller */
  316. 0, /* Advanced Interrupt Controller */
  317. };
  318. AT91_SOC_START(at91sam9261)
  319. .map_io = at91sam9261_map_io,
  320. .default_irq_priority = at91sam9261_default_irq_priority,
  321. .extern_irq = (1 << AT91SAM9261_ID_IRQ0) | (1 << AT91SAM9261_ID_IRQ1)
  322. | (1 << AT91SAM9261_ID_IRQ2),
  323. .ioremap_registers = at91sam9261_ioremap_registers,
  324. .register_clocks = at91sam9261_register_clocks,
  325. .init = at91sam9261_initialize,
  326. AT91_SOC_END