at91rm9200.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * arch/arm/mach-at91/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/reboot.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <asm/system_misc.h>
  18. #include <mach/at91rm9200.h>
  19. #include <mach/at91_pmc.h>
  20. #include <mach/at91_st.h>
  21. #include <mach/cpu.h>
  22. #include "at91_aic.h"
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. #include "sam9_smc.h"
  27. #include "pm.h"
  28. /* --------------------------------------------------------------------
  29. * Clocks
  30. * -------------------------------------------------------------------- */
  31. /*
  32. * The peripheral clocks.
  33. */
  34. static struct clk udc_clk = {
  35. .name = "udc_clk",
  36. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  37. .type = CLK_TYPE_PERIPHERAL,
  38. };
  39. static struct clk ohci_clk = {
  40. .name = "ohci_clk",
  41. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk ether_clk = {
  45. .name = "ether_clk",
  46. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk mmc_clk = {
  50. .name = "mci_clk",
  51. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk twi_clk = {
  55. .name = "twi_clk",
  56. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk usart0_clk = {
  60. .name = "usart0_clk",
  61. .pmc_mask = 1 << AT91RM9200_ID_US0,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart1_clk = {
  65. .name = "usart1_clk",
  66. .pmc_mask = 1 << AT91RM9200_ID_US1,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart2_clk = {
  70. .name = "usart2_clk",
  71. .pmc_mask = 1 << AT91RM9200_ID_US2,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk usart3_clk = {
  75. .name = "usart3_clk",
  76. .pmc_mask = 1 << AT91RM9200_ID_US3,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk spi_clk = {
  80. .name = "spi_clk",
  81. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk pioA_clk = {
  85. .name = "pioA_clk",
  86. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk pioB_clk = {
  90. .name = "pioB_clk",
  91. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk pioC_clk = {
  95. .name = "pioC_clk",
  96. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk pioD_clk = {
  100. .name = "pioD_clk",
  101. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk ssc0_clk = {
  105. .name = "ssc0_clk",
  106. .pmc_mask = 1 << AT91RM9200_ID_SSC0,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk ssc1_clk = {
  110. .name = "ssc1_clk",
  111. .pmc_mask = 1 << AT91RM9200_ID_SSC1,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk ssc2_clk = {
  115. .name = "ssc2_clk",
  116. .pmc_mask = 1 << AT91RM9200_ID_SSC2,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk tc0_clk = {
  120. .name = "tc0_clk",
  121. .pmc_mask = 1 << AT91RM9200_ID_TC0,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk tc1_clk = {
  125. .name = "tc1_clk",
  126. .pmc_mask = 1 << AT91RM9200_ID_TC1,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk tc2_clk = {
  130. .name = "tc2_clk",
  131. .pmc_mask = 1 << AT91RM9200_ID_TC2,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk tc3_clk = {
  135. .name = "tc3_clk",
  136. .pmc_mask = 1 << AT91RM9200_ID_TC3,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk tc4_clk = {
  140. .name = "tc4_clk",
  141. .pmc_mask = 1 << AT91RM9200_ID_TC4,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk tc5_clk = {
  145. .name = "tc5_clk",
  146. .pmc_mask = 1 << AT91RM9200_ID_TC5,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk *periph_clocks[] __initdata = {
  150. &pioA_clk,
  151. &pioB_clk,
  152. &pioC_clk,
  153. &pioD_clk,
  154. &usart0_clk,
  155. &usart1_clk,
  156. &usart2_clk,
  157. &usart3_clk,
  158. &mmc_clk,
  159. &udc_clk,
  160. &twi_clk,
  161. &spi_clk,
  162. &ssc0_clk,
  163. &ssc1_clk,
  164. &ssc2_clk,
  165. &tc0_clk,
  166. &tc1_clk,
  167. &tc2_clk,
  168. &tc3_clk,
  169. &tc4_clk,
  170. &tc5_clk,
  171. &ohci_clk,
  172. &ether_clk,
  173. // irq0 .. irq6
  174. };
  175. static struct clk_lookup periph_clocks_lookups[] = {
  176. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  177. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  178. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  179. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  180. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  181. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  182. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
  183. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
  184. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
  185. CLKDEV_CON_DEV_ID("pclk", "fffd0000.ssc", &ssc0_clk),
  186. CLKDEV_CON_DEV_ID("pclk", "fffd4000.ssc", &ssc1_clk),
  187. CLKDEV_CON_DEV_ID("pclk", "fffd8000.ssc", &ssc2_clk),
  188. CLKDEV_CON_DEV_ID(NULL, "i2c-at91rm9200.0", &twi_clk),
  189. /* fake hclk clock */
  190. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  191. CLKDEV_CON_ID("pioA", &pioA_clk),
  192. CLKDEV_CON_ID("pioB", &pioB_clk),
  193. CLKDEV_CON_ID("pioC", &pioC_clk),
  194. CLKDEV_CON_ID("pioD", &pioD_clk),
  195. /* usart lookup table for DT entries */
  196. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  197. CLKDEV_CON_DEV_ID("usart", "fffc0000.serial", &usart0_clk),
  198. CLKDEV_CON_DEV_ID("usart", "fffc4000.serial", &usart1_clk),
  199. CLKDEV_CON_DEV_ID("usart", "fffc8000.serial", &usart2_clk),
  200. CLKDEV_CON_DEV_ID("usart", "fffcc000.serial", &usart3_clk),
  201. /* tc lookup table for DT entries */
  202. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  203. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  204. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  205. CLKDEV_CON_DEV_ID("t0_clk", "fffa4000.timer", &tc3_clk),
  206. CLKDEV_CON_DEV_ID("t1_clk", "fffa4000.timer", &tc4_clk),
  207. CLKDEV_CON_DEV_ID("t2_clk", "fffa4000.timer", &tc5_clk),
  208. CLKDEV_CON_DEV_ID("mci_clk", "fffb4000.mmc", &mmc_clk),
  209. CLKDEV_CON_DEV_ID("emac_clk", "fffbc000.ethernet", &ether_clk),
  210. CLKDEV_CON_DEV_ID(NULL, "fffb8000.i2c", &twi_clk),
  211. CLKDEV_CON_DEV_ID("hclk", "300000.ohci", &ohci_clk),
  212. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
  213. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
  214. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
  215. CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
  216. };
  217. static struct clk_lookup usart_clocks_lookups[] = {
  218. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  219. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  220. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  221. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  222. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  223. };
  224. /*
  225. * The four programmable clocks.
  226. * You must configure pin multiplexing to bring these signals out.
  227. */
  228. static struct clk pck0 = {
  229. .name = "pck0",
  230. .pmc_mask = AT91_PMC_PCK0,
  231. .type = CLK_TYPE_PROGRAMMABLE,
  232. .id = 0,
  233. };
  234. static struct clk pck1 = {
  235. .name = "pck1",
  236. .pmc_mask = AT91_PMC_PCK1,
  237. .type = CLK_TYPE_PROGRAMMABLE,
  238. .id = 1,
  239. };
  240. static struct clk pck2 = {
  241. .name = "pck2",
  242. .pmc_mask = AT91_PMC_PCK2,
  243. .type = CLK_TYPE_PROGRAMMABLE,
  244. .id = 2,
  245. };
  246. static struct clk pck3 = {
  247. .name = "pck3",
  248. .pmc_mask = AT91_PMC_PCK3,
  249. .type = CLK_TYPE_PROGRAMMABLE,
  250. .id = 3,
  251. };
  252. static void __init at91rm9200_register_clocks(void)
  253. {
  254. int i;
  255. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  256. clk_register(periph_clocks[i]);
  257. clkdev_add_table(periph_clocks_lookups,
  258. ARRAY_SIZE(periph_clocks_lookups));
  259. clkdev_add_table(usart_clocks_lookups,
  260. ARRAY_SIZE(usart_clocks_lookups));
  261. clk_register(&pck0);
  262. clk_register(&pck1);
  263. clk_register(&pck2);
  264. clk_register(&pck3);
  265. }
  266. /* --------------------------------------------------------------------
  267. * GPIO
  268. * -------------------------------------------------------------------- */
  269. static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
  270. {
  271. .id = AT91RM9200_ID_PIOA,
  272. .regbase = AT91RM9200_BASE_PIOA,
  273. }, {
  274. .id = AT91RM9200_ID_PIOB,
  275. .regbase = AT91RM9200_BASE_PIOB,
  276. }, {
  277. .id = AT91RM9200_ID_PIOC,
  278. .regbase = AT91RM9200_BASE_PIOC,
  279. }, {
  280. .id = AT91RM9200_ID_PIOD,
  281. .regbase = AT91RM9200_BASE_PIOD,
  282. }
  283. };
  284. static void at91rm9200_idle(void)
  285. {
  286. /*
  287. * Disable the processor clock. The processor will be automatically
  288. * re-enabled by an interrupt or by a reset.
  289. */
  290. at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
  291. }
  292. static void at91rm9200_restart(enum reboot_mode reboot_mode, const char *cmd)
  293. {
  294. /*
  295. * Perform a hardware reset with the use of the Watchdog timer.
  296. */
  297. at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  298. at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
  299. }
  300. /* --------------------------------------------------------------------
  301. * AT91RM9200 processor initialization
  302. * -------------------------------------------------------------------- */
  303. static void __init at91rm9200_map_io(void)
  304. {
  305. /* Map peripherals */
  306. at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
  307. }
  308. static void __init at91rm9200_ioremap_registers(void)
  309. {
  310. at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
  311. at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
  312. at91_pm_set_standby(at91rm9200_standby);
  313. }
  314. static void __init at91rm9200_initialize(void)
  315. {
  316. arm_pm_idle = at91rm9200_idle;
  317. arm_pm_restart = at91rm9200_restart;
  318. /* Initialize GPIO subsystem */
  319. at91_gpio_init(at91rm9200_gpio,
  320. cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
  321. }
  322. /* --------------------------------------------------------------------
  323. * Interrupt initialization
  324. * -------------------------------------------------------------------- */
  325. /*
  326. * The default interrupt priority levels (0 = lowest, 7 = highest).
  327. */
  328. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  329. 7, /* Advanced Interrupt Controller (FIQ) */
  330. 7, /* System Peripherals */
  331. 1, /* Parallel IO Controller A */
  332. 1, /* Parallel IO Controller B */
  333. 1, /* Parallel IO Controller C */
  334. 1, /* Parallel IO Controller D */
  335. 5, /* USART 0 */
  336. 5, /* USART 1 */
  337. 5, /* USART 2 */
  338. 5, /* USART 3 */
  339. 0, /* Multimedia Card Interface */
  340. 2, /* USB Device Port */
  341. 6, /* Two-Wire Interface */
  342. 5, /* Serial Peripheral Interface */
  343. 4, /* Serial Synchronous Controller 0 */
  344. 4, /* Serial Synchronous Controller 1 */
  345. 4, /* Serial Synchronous Controller 2 */
  346. 0, /* Timer Counter 0 */
  347. 0, /* Timer Counter 1 */
  348. 0, /* Timer Counter 2 */
  349. 0, /* Timer Counter 3 */
  350. 0, /* Timer Counter 4 */
  351. 0, /* Timer Counter 5 */
  352. 2, /* USB Host port */
  353. 3, /* Ethernet MAC */
  354. 0, /* Advanced Interrupt Controller (IRQ0) */
  355. 0, /* Advanced Interrupt Controller (IRQ1) */
  356. 0, /* Advanced Interrupt Controller (IRQ2) */
  357. 0, /* Advanced Interrupt Controller (IRQ3) */
  358. 0, /* Advanced Interrupt Controller (IRQ4) */
  359. 0, /* Advanced Interrupt Controller (IRQ5) */
  360. 0 /* Advanced Interrupt Controller (IRQ6) */
  361. };
  362. AT91_SOC_START(at91rm9200)
  363. .map_io = at91rm9200_map_io,
  364. .default_irq_priority = at91rm9200_default_irq_priority,
  365. .extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  366. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  367. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  368. | (1 << AT91RM9200_ID_IRQ6),
  369. .ioremap_registers = at91rm9200_ioremap_registers,
  370. .register_clocks = at91rm9200_register_clocks,
  371. .init = at91rm9200_initialize,
  372. AT91_SOC_END