atomic.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * arch/arm/include/asm/atomic.h
  3. *
  4. * Copyright (C) 1996 Russell King.
  5. * Copyright (C) 2002 Deep Blue Solutions Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __ASM_ARM_ATOMIC_H
  12. #define __ASM_ARM_ATOMIC_H
  13. #include <linux/compiler.h>
  14. #include <linux/prefetch.h>
  15. #include <linux/types.h>
  16. #include <linux/irqflags.h>
  17. #include <asm/barrier.h>
  18. #include <asm/cmpxchg.h>
  19. #define ATOMIC_INIT(i) { (i) }
  20. #ifdef __KERNEL__
  21. /*
  22. * On ARM, ordinary assignment (str instruction) doesn't clear the local
  23. * strex/ldrex monitor on some implementations. The reason we can use it for
  24. * atomic_set() is the clrex or dummy strex done on every exception return.
  25. */
  26. #define atomic_read(v) (*(volatile int *)&(v)->counter)
  27. #define atomic_set(v,i) (((v)->counter) = (i))
  28. #if __LINUX_ARM_ARCH__ >= 6
  29. /*
  30. * ARMv6 UP and SMP safe atomic ops. We use load exclusive and
  31. * store exclusive to ensure that these are atomic. We may loop
  32. * to ensure that the update happens.
  33. */
  34. static inline void atomic_add(int i, atomic_t *v)
  35. {
  36. unsigned long tmp;
  37. int result;
  38. prefetchw(&v->counter);
  39. __asm__ __volatile__("@ atomic_add\n"
  40. "1: ldrex %0, [%3]\n"
  41. " add %0, %0, %4\n"
  42. " strex %1, %0, [%3]\n"
  43. " teq %1, #0\n"
  44. " bne 1b"
  45. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  46. : "r" (&v->counter), "Ir" (i)
  47. : "cc");
  48. }
  49. static inline int atomic_add_return(int i, atomic_t *v)
  50. {
  51. unsigned long tmp;
  52. int result;
  53. smp_mb();
  54. __asm__ __volatile__("@ atomic_add_return\n"
  55. "1: ldrex %0, [%3]\n"
  56. " add %0, %0, %4\n"
  57. " strex %1, %0, [%3]\n"
  58. " teq %1, #0\n"
  59. " bne 1b"
  60. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  61. : "r" (&v->counter), "Ir" (i)
  62. : "cc");
  63. smp_mb();
  64. return result;
  65. }
  66. static inline void atomic_sub(int i, atomic_t *v)
  67. {
  68. unsigned long tmp;
  69. int result;
  70. prefetchw(&v->counter);
  71. __asm__ __volatile__("@ atomic_sub\n"
  72. "1: ldrex %0, [%3]\n"
  73. " sub %0, %0, %4\n"
  74. " strex %1, %0, [%3]\n"
  75. " teq %1, #0\n"
  76. " bne 1b"
  77. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  78. : "r" (&v->counter), "Ir" (i)
  79. : "cc");
  80. }
  81. static inline int atomic_sub_return(int i, atomic_t *v)
  82. {
  83. unsigned long tmp;
  84. int result;
  85. smp_mb();
  86. __asm__ __volatile__("@ atomic_sub_return\n"
  87. "1: ldrex %0, [%3]\n"
  88. " sub %0, %0, %4\n"
  89. " strex %1, %0, [%3]\n"
  90. " teq %1, #0\n"
  91. " bne 1b"
  92. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  93. : "r" (&v->counter), "Ir" (i)
  94. : "cc");
  95. smp_mb();
  96. return result;
  97. }
  98. static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new)
  99. {
  100. int oldval;
  101. unsigned long res;
  102. smp_mb();
  103. do {
  104. __asm__ __volatile__("@ atomic_cmpxchg\n"
  105. "ldrex %1, [%3]\n"
  106. "mov %0, #0\n"
  107. "teq %1, %4\n"
  108. "strexeq %0, %5, [%3]\n"
  109. : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
  110. : "r" (&ptr->counter), "Ir" (old), "r" (new)
  111. : "cc");
  112. } while (res);
  113. smp_mb();
  114. return oldval;
  115. }
  116. #else /* ARM_ARCH_6 */
  117. #ifdef CONFIG_SMP
  118. #error SMP not supported on pre-ARMv6 CPUs
  119. #endif
  120. static inline int atomic_add_return(int i, atomic_t *v)
  121. {
  122. unsigned long flags;
  123. int val;
  124. raw_local_irq_save(flags);
  125. val = v->counter;
  126. v->counter = val += i;
  127. raw_local_irq_restore(flags);
  128. return val;
  129. }
  130. #define atomic_add(i, v) (void) atomic_add_return(i, v)
  131. static inline int atomic_sub_return(int i, atomic_t *v)
  132. {
  133. unsigned long flags;
  134. int val;
  135. raw_local_irq_save(flags);
  136. val = v->counter;
  137. v->counter = val -= i;
  138. raw_local_irq_restore(flags);
  139. return val;
  140. }
  141. #define atomic_sub(i, v) (void) atomic_sub_return(i, v)
  142. static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
  143. {
  144. int ret;
  145. unsigned long flags;
  146. raw_local_irq_save(flags);
  147. ret = v->counter;
  148. if (likely(ret == old))
  149. v->counter = new;
  150. raw_local_irq_restore(flags);
  151. return ret;
  152. }
  153. #endif /* __LINUX_ARM_ARCH__ */
  154. #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
  155. static inline int __atomic_add_unless(atomic_t *v, int a, int u)
  156. {
  157. int c, old;
  158. c = atomic_read(v);
  159. while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
  160. c = old;
  161. return c;
  162. }
  163. #define atomic_inc(v) atomic_add(1, v)
  164. #define atomic_dec(v) atomic_sub(1, v)
  165. #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0)
  166. #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0)
  167. #define atomic_inc_return(v) (atomic_add_return(1, v))
  168. #define atomic_dec_return(v) (atomic_sub_return(1, v))
  169. #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
  170. #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
  171. #define smp_mb__before_atomic_dec() smp_mb()
  172. #define smp_mb__after_atomic_dec() smp_mb()
  173. #define smp_mb__before_atomic_inc() smp_mb()
  174. #define smp_mb__after_atomic_inc() smp_mb()
  175. #ifndef CONFIG_GENERIC_ATOMIC64
  176. typedef struct {
  177. long long counter;
  178. } atomic64_t;
  179. #define ATOMIC64_INIT(i) { (i) }
  180. #ifdef CONFIG_ARM_LPAE
  181. static inline long long atomic64_read(const atomic64_t *v)
  182. {
  183. long long result;
  184. __asm__ __volatile__("@ atomic64_read\n"
  185. " ldrd %0, %H0, [%1]"
  186. : "=&r" (result)
  187. : "r" (&v->counter), "Qo" (v->counter)
  188. );
  189. return result;
  190. }
  191. static inline void atomic64_set(atomic64_t *v, long long i)
  192. {
  193. __asm__ __volatile__("@ atomic64_set\n"
  194. " strd %2, %H2, [%1]"
  195. : "=Qo" (v->counter)
  196. : "r" (&v->counter), "r" (i)
  197. );
  198. }
  199. #else
  200. static inline long long atomic64_read(const atomic64_t *v)
  201. {
  202. long long result;
  203. __asm__ __volatile__("@ atomic64_read\n"
  204. " ldrexd %0, %H0, [%1]"
  205. : "=&r" (result)
  206. : "r" (&v->counter), "Qo" (v->counter)
  207. );
  208. return result;
  209. }
  210. static inline void atomic64_set(atomic64_t *v, long long i)
  211. {
  212. long long tmp;
  213. prefetchw(&v->counter);
  214. __asm__ __volatile__("@ atomic64_set\n"
  215. "1: ldrexd %0, %H0, [%2]\n"
  216. " strexd %0, %3, %H3, [%2]\n"
  217. " teq %0, #0\n"
  218. " bne 1b"
  219. : "=&r" (tmp), "=Qo" (v->counter)
  220. : "r" (&v->counter), "r" (i)
  221. : "cc");
  222. }
  223. #endif
  224. static inline void atomic64_add(long long i, atomic64_t *v)
  225. {
  226. long long result;
  227. unsigned long tmp;
  228. prefetchw(&v->counter);
  229. __asm__ __volatile__("@ atomic64_add\n"
  230. "1: ldrexd %0, %H0, [%3]\n"
  231. " adds %Q0, %Q0, %Q4\n"
  232. " adc %R0, %R0, %R4\n"
  233. " strexd %1, %0, %H0, [%3]\n"
  234. " teq %1, #0\n"
  235. " bne 1b"
  236. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  237. : "r" (&v->counter), "r" (i)
  238. : "cc");
  239. }
  240. static inline long long atomic64_add_return(long long i, atomic64_t *v)
  241. {
  242. long long result;
  243. unsigned long tmp;
  244. smp_mb();
  245. __asm__ __volatile__("@ atomic64_add_return\n"
  246. "1: ldrexd %0, %H0, [%3]\n"
  247. " adds %Q0, %Q0, %Q4\n"
  248. " adc %R0, %R0, %R4\n"
  249. " strexd %1, %0, %H0, [%3]\n"
  250. " teq %1, #0\n"
  251. " bne 1b"
  252. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  253. : "r" (&v->counter), "r" (i)
  254. : "cc");
  255. smp_mb();
  256. return result;
  257. }
  258. static inline void atomic64_sub(long long i, atomic64_t *v)
  259. {
  260. long long result;
  261. unsigned long tmp;
  262. prefetchw(&v->counter);
  263. __asm__ __volatile__("@ atomic64_sub\n"
  264. "1: ldrexd %0, %H0, [%3]\n"
  265. " subs %Q0, %Q0, %Q4\n"
  266. " sbc %R0, %R0, %R4\n"
  267. " strexd %1, %0, %H0, [%3]\n"
  268. " teq %1, #0\n"
  269. " bne 1b"
  270. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  271. : "r" (&v->counter), "r" (i)
  272. : "cc");
  273. }
  274. static inline long long atomic64_sub_return(long long i, atomic64_t *v)
  275. {
  276. long long result;
  277. unsigned long tmp;
  278. smp_mb();
  279. __asm__ __volatile__("@ atomic64_sub_return\n"
  280. "1: ldrexd %0, %H0, [%3]\n"
  281. " subs %Q0, %Q0, %Q4\n"
  282. " sbc %R0, %R0, %R4\n"
  283. " strexd %1, %0, %H0, [%3]\n"
  284. " teq %1, #0\n"
  285. " bne 1b"
  286. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  287. : "r" (&v->counter), "r" (i)
  288. : "cc");
  289. smp_mb();
  290. return result;
  291. }
  292. static inline long long atomic64_cmpxchg(atomic64_t *ptr, long long old,
  293. long long new)
  294. {
  295. long long oldval;
  296. unsigned long res;
  297. smp_mb();
  298. do {
  299. __asm__ __volatile__("@ atomic64_cmpxchg\n"
  300. "ldrexd %1, %H1, [%3]\n"
  301. "mov %0, #0\n"
  302. "teq %1, %4\n"
  303. "teqeq %H1, %H4\n"
  304. "strexdeq %0, %5, %H5, [%3]"
  305. : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
  306. : "r" (&ptr->counter), "r" (old), "r" (new)
  307. : "cc");
  308. } while (res);
  309. smp_mb();
  310. return oldval;
  311. }
  312. static inline long long atomic64_xchg(atomic64_t *ptr, long long new)
  313. {
  314. long long result;
  315. unsigned long tmp;
  316. smp_mb();
  317. __asm__ __volatile__("@ atomic64_xchg\n"
  318. "1: ldrexd %0, %H0, [%3]\n"
  319. " strexd %1, %4, %H4, [%3]\n"
  320. " teq %1, #0\n"
  321. " bne 1b"
  322. : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
  323. : "r" (&ptr->counter), "r" (new)
  324. : "cc");
  325. smp_mb();
  326. return result;
  327. }
  328. static inline long long atomic64_dec_if_positive(atomic64_t *v)
  329. {
  330. long long result;
  331. unsigned long tmp;
  332. smp_mb();
  333. __asm__ __volatile__("@ atomic64_dec_if_positive\n"
  334. "1: ldrexd %0, %H0, [%3]\n"
  335. " subs %Q0, %Q0, #1\n"
  336. " sbc %R0, %R0, #0\n"
  337. " teq %R0, #0\n"
  338. " bmi 2f\n"
  339. " strexd %1, %0, %H0, [%3]\n"
  340. " teq %1, #0\n"
  341. " bne 1b\n"
  342. "2:"
  343. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  344. : "r" (&v->counter)
  345. : "cc");
  346. smp_mb();
  347. return result;
  348. }
  349. static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u)
  350. {
  351. long long val;
  352. unsigned long tmp;
  353. int ret = 1;
  354. smp_mb();
  355. __asm__ __volatile__("@ atomic64_add_unless\n"
  356. "1: ldrexd %0, %H0, [%4]\n"
  357. " teq %0, %5\n"
  358. " teqeq %H0, %H5\n"
  359. " moveq %1, #0\n"
  360. " beq 2f\n"
  361. " adds %Q0, %Q0, %Q6\n"
  362. " adc %R0, %R0, %R6\n"
  363. " strexd %2, %0, %H0, [%4]\n"
  364. " teq %2, #0\n"
  365. " bne 1b\n"
  366. "2:"
  367. : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
  368. : "r" (&v->counter), "r" (u), "r" (a)
  369. : "cc");
  370. if (ret)
  371. smp_mb();
  372. return ret;
  373. }
  374. #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0)
  375. #define atomic64_inc(v) atomic64_add(1LL, (v))
  376. #define atomic64_inc_return(v) atomic64_add_return(1LL, (v))
  377. #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0)
  378. #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0)
  379. #define atomic64_dec(v) atomic64_sub(1LL, (v))
  380. #define atomic64_dec_return(v) atomic64_sub_return(1LL, (v))
  381. #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0)
  382. #define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL)
  383. #endif /* !CONFIG_GENERIC_ATOMIC64 */
  384. #endif
  385. #endif