tegra30.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. #include <dt-bindings/clock/tegra30-car.h>
  2. #include <dt-bindings/gpio/tegra-gpio.h>
  3. #include <dt-bindings/interrupt-controller/arm-gic.h>
  4. #include "skeleton.dtsi"
  5. / {
  6. compatible = "nvidia,tegra30";
  7. interrupt-parent = <&intc>;
  8. aliases {
  9. serial0 = &uarta;
  10. serial1 = &uartb;
  11. serial2 = &uartc;
  12. serial3 = &uartd;
  13. serial4 = &uarte;
  14. };
  15. pcie-controller {
  16. compatible = "nvidia,tegra30-pcie";
  17. device_type = "pci";
  18. reg = <0x00003000 0x00000800 /* PADS registers */
  19. 0x00003800 0x00000200 /* AFI registers */
  20. 0x10000000 0x10000000>; /* configuration space */
  21. reg-names = "pads", "afi", "cs";
  22. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */
  23. GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  24. interrupt-names = "intr", "msi";
  25. bus-range = <0x00 0xff>;
  26. #address-cells = <3>;
  27. #size-cells = <2>;
  28. ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000 /* port 0 configuration space */
  29. 0x82000000 0 0x00001000 0x00001000 0 0x00001000 /* port 1 configuration space */
  30. 0x82000000 0 0x00004000 0x00004000 0 0x00001000 /* port 2 configuration space */
  31. 0x81000000 0 0 0x02000000 0 0x00010000 /* downstream I/O */
  32. 0x82000000 0 0x20000000 0x20000000 0 0x08000000 /* non-prefetchable memory */
  33. 0xc2000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */
  34. clocks = <&tegra_car TEGRA30_CLK_PCIE>,
  35. <&tegra_car TEGRA30_CLK_AFI>,
  36. <&tegra_car TEGRA30_CLK_PCIEX>,
  37. <&tegra_car TEGRA30_CLK_PLL_E>,
  38. <&tegra_car TEGRA30_CLK_CML0>;
  39. clock-names = "pex", "afi", "pcie_xclk", "pll_e", "cml";
  40. status = "disabled";
  41. pci@1,0 {
  42. device_type = "pci";
  43. assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
  44. reg = <0x000800 0 0 0 0>;
  45. status = "disabled";
  46. #address-cells = <3>;
  47. #size-cells = <2>;
  48. ranges;
  49. nvidia,num-lanes = <2>;
  50. };
  51. pci@2,0 {
  52. device_type = "pci";
  53. assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
  54. reg = <0x001000 0 0 0 0>;
  55. status = "disabled";
  56. #address-cells = <3>;
  57. #size-cells = <2>;
  58. ranges;
  59. nvidia,num-lanes = <2>;
  60. };
  61. pci@3,0 {
  62. device_type = "pci";
  63. assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
  64. reg = <0x001800 0 0 0 0>;
  65. status = "disabled";
  66. #address-cells = <3>;
  67. #size-cells = <2>;
  68. ranges;
  69. nvidia,num-lanes = <2>;
  70. };
  71. };
  72. host1x {
  73. compatible = "nvidia,tegra30-host1x", "simple-bus";
  74. reg = <0x50000000 0x00024000>;
  75. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
  76. <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
  77. clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. ranges = <0x54000000 0x54000000 0x04000000>;
  81. mpe {
  82. compatible = "nvidia,tegra30-mpe";
  83. reg = <0x54040000 0x00040000>;
  84. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
  85. clocks = <&tegra_car TEGRA30_CLK_MPE>;
  86. };
  87. vi {
  88. compatible = "nvidia,tegra30-vi";
  89. reg = <0x54080000 0x00040000>;
  90. interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  91. clocks = <&tegra_car TEGRA30_CLK_VI>;
  92. };
  93. epp {
  94. compatible = "nvidia,tegra30-epp";
  95. reg = <0x540c0000 0x00040000>;
  96. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  97. clocks = <&tegra_car TEGRA30_CLK_EPP>;
  98. };
  99. isp {
  100. compatible = "nvidia,tegra30-isp";
  101. reg = <0x54100000 0x00040000>;
  102. interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  103. clocks = <&tegra_car TEGRA30_CLK_ISP>;
  104. };
  105. gr2d {
  106. compatible = "nvidia,tegra30-gr2d";
  107. reg = <0x54140000 0x00040000>;
  108. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  109. clocks = <&tegra_car TEGRA30_CLK_GR2D>;
  110. };
  111. gr3d {
  112. compatible = "nvidia,tegra30-gr3d";
  113. reg = <0x54180000 0x00040000>;
  114. clocks = <&tegra_car TEGRA30_CLK_GR3D
  115. &tegra_car TEGRA30_CLK_GR3D2>;
  116. clock-names = "3d", "3d2";
  117. };
  118. dc@54200000 {
  119. compatible = "nvidia,tegra30-dc", "nvidia,tegra20-dc";
  120. reg = <0x54200000 0x00040000>;
  121. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  122. clocks = <&tegra_car TEGRA30_CLK_DISP1>,
  123. <&tegra_car TEGRA30_CLK_PLL_P>;
  124. clock-names = "disp1", "parent";
  125. rgb {
  126. status = "disabled";
  127. };
  128. };
  129. dc@54240000 {
  130. compatible = "nvidia,tegra30-dc";
  131. reg = <0x54240000 0x00040000>;
  132. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  133. clocks = <&tegra_car TEGRA30_CLK_DISP2>,
  134. <&tegra_car TEGRA30_CLK_PLL_P>;
  135. clock-names = "disp2", "parent";
  136. rgb {
  137. status = "disabled";
  138. };
  139. };
  140. hdmi {
  141. compatible = "nvidia,tegra30-hdmi";
  142. reg = <0x54280000 0x00040000>;
  143. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  144. clocks = <&tegra_car TEGRA30_CLK_HDMI>,
  145. <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
  146. clock-names = "hdmi", "parent";
  147. status = "disabled";
  148. };
  149. tvo {
  150. compatible = "nvidia,tegra30-tvo";
  151. reg = <0x542c0000 0x00040000>;
  152. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  153. clocks = <&tegra_car TEGRA30_CLK_TVO>;
  154. status = "disabled";
  155. };
  156. dsi {
  157. compatible = "nvidia,tegra30-dsi";
  158. reg = <0x54300000 0x00040000>;
  159. clocks = <&tegra_car TEGRA30_CLK_DSIA>;
  160. status = "disabled";
  161. };
  162. };
  163. timer@50004600 {
  164. compatible = "arm,cortex-a9-twd-timer";
  165. reg = <0x50040600 0x20>;
  166. interrupts = <GIC_PPI 13
  167. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  168. clocks = <&tegra_car TEGRA30_CLK_TWD>;
  169. };
  170. intc: interrupt-controller {
  171. compatible = "arm,cortex-a9-gic";
  172. reg = <0x50041000 0x1000
  173. 0x50040100 0x0100>;
  174. interrupt-controller;
  175. #interrupt-cells = <3>;
  176. };
  177. cache-controller {
  178. compatible = "arm,pl310-cache";
  179. reg = <0x50043000 0x1000>;
  180. arm,data-latency = <6 6 2>;
  181. arm,tag-latency = <5 5 2>;
  182. cache-unified;
  183. cache-level = <2>;
  184. };
  185. timer@60005000 {
  186. compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
  187. reg = <0x60005000 0x400>;
  188. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  189. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  190. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  191. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  192. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  193. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
  194. clocks = <&tegra_car TEGRA30_CLK_TIMER>;
  195. };
  196. tegra_car: clock {
  197. compatible = "nvidia,tegra30-car";
  198. reg = <0x60006000 0x1000>;
  199. #clock-cells = <1>;
  200. };
  201. apbdma: dma {
  202. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  203. reg = <0x6000a000 0x1400>;
  204. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  205. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  206. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  207. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  208. <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
  209. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  210. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  211. <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
  212. <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
  213. <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
  214. <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
  215. <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
  216. <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  217. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  218. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
  219. <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
  220. <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
  221. <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
  222. <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
  223. <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  224. <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
  225. <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
  226. <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
  227. <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
  228. <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
  229. <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
  230. <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
  231. <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
  232. <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
  233. <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
  234. <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
  235. <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  236. clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
  237. };
  238. ahb: ahb {
  239. compatible = "nvidia,tegra30-ahb";
  240. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  241. };
  242. gpio: gpio {
  243. compatible = "nvidia,tegra30-gpio";
  244. reg = <0x6000d000 0x1000>;
  245. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  246. <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  247. <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  248. <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  249. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  250. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  251. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
  252. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
  253. #gpio-cells = <2>;
  254. gpio-controller;
  255. #interrupt-cells = <2>;
  256. interrupt-controller;
  257. };
  258. pinmux: pinmux {
  259. compatible = "nvidia,tegra30-pinmux";
  260. reg = <0x70000868 0xd4 /* Pad control registers */
  261. 0x70003000 0x3e4>; /* Mux registers */
  262. };
  263. /*
  264. * There are two serial driver i.e. 8250 based simple serial
  265. * driver and APB DMA based serial driver for higher baudrate
  266. * and performace. To enable the 8250 based driver, the compatible
  267. * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
  268. * the APB DMA based serial driver, the comptible is
  269. * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
  270. */
  271. uarta: serial@70006000 {
  272. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  273. reg = <0x70006000 0x40>;
  274. reg-shift = <2>;
  275. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  276. nvidia,dma-request-selector = <&apbdma 8>;
  277. clocks = <&tegra_car TEGRA30_CLK_UARTA>;
  278. status = "disabled";
  279. };
  280. uartb: serial@70006040 {
  281. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  282. reg = <0x70006040 0x40>;
  283. reg-shift = <2>;
  284. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  285. nvidia,dma-request-selector = <&apbdma 9>;
  286. clocks = <&tegra_car TEGRA30_CLK_UARTB>;
  287. status = "disabled";
  288. };
  289. uartc: serial@70006200 {
  290. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  291. reg = <0x70006200 0x100>;
  292. reg-shift = <2>;
  293. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  294. nvidia,dma-request-selector = <&apbdma 10>;
  295. clocks = <&tegra_car TEGRA30_CLK_UARTC>;
  296. status = "disabled";
  297. };
  298. uartd: serial@70006300 {
  299. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  300. reg = <0x70006300 0x100>;
  301. reg-shift = <2>;
  302. interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
  303. nvidia,dma-request-selector = <&apbdma 19>;
  304. clocks = <&tegra_car TEGRA30_CLK_UARTD>;
  305. status = "disabled";
  306. };
  307. uarte: serial@70006400 {
  308. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  309. reg = <0x70006400 0x100>;
  310. reg-shift = <2>;
  311. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  312. nvidia,dma-request-selector = <&apbdma 20>;
  313. clocks = <&tegra_car TEGRA30_CLK_UARTE>;
  314. status = "disabled";
  315. };
  316. pwm: pwm {
  317. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  318. reg = <0x7000a000 0x100>;
  319. #pwm-cells = <2>;
  320. clocks = <&tegra_car TEGRA30_CLK_PWM>;
  321. status = "disabled";
  322. };
  323. rtc {
  324. compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
  325. reg = <0x7000e000 0x100>;
  326. interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
  327. clocks = <&tegra_car TEGRA30_CLK_RTC>;
  328. };
  329. i2c@7000c000 {
  330. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  331. reg = <0x7000c000 0x100>;
  332. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  333. #address-cells = <1>;
  334. #size-cells = <0>;
  335. clocks = <&tegra_car TEGRA30_CLK_I2C1>,
  336. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  337. clock-names = "div-clk", "fast-clk";
  338. status = "disabled";
  339. };
  340. i2c@7000c400 {
  341. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  342. reg = <0x7000c400 0x100>;
  343. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  344. #address-cells = <1>;
  345. #size-cells = <0>;
  346. clocks = <&tegra_car TEGRA30_CLK_I2C2>,
  347. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  348. clock-names = "div-clk", "fast-clk";
  349. status = "disabled";
  350. };
  351. i2c@7000c500 {
  352. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  353. reg = <0x7000c500 0x100>;
  354. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
  355. #address-cells = <1>;
  356. #size-cells = <0>;
  357. clocks = <&tegra_car TEGRA30_CLK_I2C3>,
  358. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  359. clock-names = "div-clk", "fast-clk";
  360. status = "disabled";
  361. };
  362. i2c@7000c700 {
  363. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  364. reg = <0x7000c700 0x100>;
  365. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  366. #address-cells = <1>;
  367. #size-cells = <0>;
  368. clocks = <&tegra_car TEGRA30_CLK_I2C4>,
  369. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  370. clock-names = "div-clk", "fast-clk";
  371. status = "disabled";
  372. };
  373. i2c@7000d000 {
  374. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  375. reg = <0x7000d000 0x100>;
  376. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
  377. #address-cells = <1>;
  378. #size-cells = <0>;
  379. clocks = <&tegra_car TEGRA30_CLK_I2C5>,
  380. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  381. clock-names = "div-clk", "fast-clk";
  382. status = "disabled";
  383. };
  384. spi@7000d400 {
  385. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  386. reg = <0x7000d400 0x200>;
  387. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  388. nvidia,dma-request-selector = <&apbdma 15>;
  389. #address-cells = <1>;
  390. #size-cells = <0>;
  391. clocks = <&tegra_car TEGRA30_CLK_SBC1>;
  392. status = "disabled";
  393. };
  394. spi@7000d600 {
  395. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  396. reg = <0x7000d600 0x200>;
  397. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  398. nvidia,dma-request-selector = <&apbdma 16>;
  399. #address-cells = <1>;
  400. #size-cells = <0>;
  401. clocks = <&tegra_car TEGRA30_CLK_SBC2>;
  402. status = "disabled";
  403. };
  404. spi@7000d800 {
  405. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  406. reg = <0x7000d800 0x200>;
  407. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  408. nvidia,dma-request-selector = <&apbdma 17>;
  409. #address-cells = <1>;
  410. #size-cells = <0>;
  411. clocks = <&tegra_car TEGRA30_CLK_SBC3>;
  412. status = "disabled";
  413. };
  414. spi@7000da00 {
  415. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  416. reg = <0x7000da00 0x200>;
  417. interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  418. nvidia,dma-request-selector = <&apbdma 18>;
  419. #address-cells = <1>;
  420. #size-cells = <0>;
  421. clocks = <&tegra_car TEGRA30_CLK_SBC4>;
  422. status = "disabled";
  423. };
  424. spi@7000dc00 {
  425. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  426. reg = <0x7000dc00 0x200>;
  427. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  428. nvidia,dma-request-selector = <&apbdma 27>;
  429. #address-cells = <1>;
  430. #size-cells = <0>;
  431. clocks = <&tegra_car TEGRA30_CLK_SBC5>;
  432. status = "disabled";
  433. };
  434. spi@7000de00 {
  435. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  436. reg = <0x7000de00 0x200>;
  437. interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  438. nvidia,dma-request-selector = <&apbdma 28>;
  439. #address-cells = <1>;
  440. #size-cells = <0>;
  441. clocks = <&tegra_car TEGRA30_CLK_SBC6>;
  442. status = "disabled";
  443. };
  444. kbc {
  445. compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
  446. reg = <0x7000e200 0x100>;
  447. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  448. clocks = <&tegra_car TEGRA30_CLK_KBC>;
  449. status = "disabled";
  450. };
  451. pmc {
  452. compatible = "nvidia,tegra30-pmc";
  453. reg = <0x7000e400 0x400>;
  454. clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>;
  455. clock-names = "pclk", "clk32k_in";
  456. };
  457. memory-controller {
  458. compatible = "nvidia,tegra30-mc";
  459. reg = <0x7000f000 0x010
  460. 0x7000f03c 0x1b4
  461. 0x7000f200 0x028
  462. 0x7000f284 0x17c>;
  463. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  464. };
  465. iommu {
  466. compatible = "nvidia,tegra30-smmu";
  467. reg = <0x7000f010 0x02c
  468. 0x7000f1f0 0x010
  469. 0x7000f228 0x05c>;
  470. nvidia,#asids = <4>; /* # of ASIDs */
  471. dma-window = <0 0x40000000>; /* IOVA start & length */
  472. nvidia,ahb = <&ahb>;
  473. };
  474. ahub {
  475. compatible = "nvidia,tegra30-ahub";
  476. reg = <0x70080000 0x200
  477. 0x70080200 0x100>;
  478. interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
  479. nvidia,dma-request-selector = <&apbdma 1>;
  480. clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
  481. <&tegra_car TEGRA30_CLK_APBIF>,
  482. <&tegra_car TEGRA30_CLK_I2S0>,
  483. <&tegra_car TEGRA30_CLK_I2S1>,
  484. <&tegra_car TEGRA30_CLK_I2S2>,
  485. <&tegra_car TEGRA30_CLK_I2S3>,
  486. <&tegra_car TEGRA30_CLK_I2S4>,
  487. <&tegra_car TEGRA30_CLK_DAM0>,
  488. <&tegra_car TEGRA30_CLK_DAM1>,
  489. <&tegra_car TEGRA30_CLK_DAM2>,
  490. <&tegra_car TEGRA30_CLK_SPDIF_IN>;
  491. clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
  492. "i2s3", "i2s4", "dam0", "dam1", "dam2",
  493. "spdif_in";
  494. ranges;
  495. #address-cells = <1>;
  496. #size-cells = <1>;
  497. tegra_i2s0: i2s@70080300 {
  498. compatible = "nvidia,tegra30-i2s";
  499. reg = <0x70080300 0x100>;
  500. nvidia,ahub-cif-ids = <4 4>;
  501. clocks = <&tegra_car TEGRA30_CLK_I2S0>;
  502. status = "disabled";
  503. };
  504. tegra_i2s1: i2s@70080400 {
  505. compatible = "nvidia,tegra30-i2s";
  506. reg = <0x70080400 0x100>;
  507. nvidia,ahub-cif-ids = <5 5>;
  508. clocks = <&tegra_car TEGRA30_CLK_I2S1>;
  509. status = "disabled";
  510. };
  511. tegra_i2s2: i2s@70080500 {
  512. compatible = "nvidia,tegra30-i2s";
  513. reg = <0x70080500 0x100>;
  514. nvidia,ahub-cif-ids = <6 6>;
  515. clocks = <&tegra_car TEGRA30_CLK_I2S2>;
  516. status = "disabled";
  517. };
  518. tegra_i2s3: i2s@70080600 {
  519. compatible = "nvidia,tegra30-i2s";
  520. reg = <0x70080600 0x100>;
  521. nvidia,ahub-cif-ids = <7 7>;
  522. clocks = <&tegra_car TEGRA30_CLK_I2S3>;
  523. status = "disabled";
  524. };
  525. tegra_i2s4: i2s@70080700 {
  526. compatible = "nvidia,tegra30-i2s";
  527. reg = <0x70080700 0x100>;
  528. nvidia,ahub-cif-ids = <8 8>;
  529. clocks = <&tegra_car TEGRA30_CLK_I2S4>;
  530. status = "disabled";
  531. };
  532. };
  533. sdhci@78000000 {
  534. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  535. reg = <0x78000000 0x200>;
  536. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  537. clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
  538. status = "disabled";
  539. };
  540. sdhci@78000200 {
  541. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  542. reg = <0x78000200 0x200>;
  543. interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  544. clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
  545. status = "disabled";
  546. };
  547. sdhci@78000400 {
  548. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  549. reg = <0x78000400 0x200>;
  550. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  551. clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
  552. status = "disabled";
  553. };
  554. sdhci@78000600 {
  555. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  556. reg = <0x78000600 0x200>;
  557. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  558. clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
  559. status = "disabled";
  560. };
  561. usb@7d000000 {
  562. compatible = "nvidia,tegra30-ehci", "usb-ehci";
  563. reg = <0x7d000000 0x4000>;
  564. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  565. phy_type = "utmi";
  566. clocks = <&tegra_car TEGRA30_CLK_USBD>;
  567. nvidia,needs-double-reset;
  568. nvidia,phy = <&phy1>;
  569. status = "disabled";
  570. };
  571. phy1: usb-phy@7d000000 {
  572. compatible = "nvidia,tegra30-usb-phy";
  573. reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
  574. phy_type = "utmi";
  575. clocks = <&tegra_car TEGRA30_CLK_USBD>,
  576. <&tegra_car TEGRA30_CLK_PLL_U>,
  577. <&tegra_car TEGRA30_CLK_USBD>;
  578. clock-names = "reg", "pll_u", "utmi-pads";
  579. nvidia,hssync-start-delay = <9>;
  580. nvidia,idle-wait-delay = <17>;
  581. nvidia,elastic-limit = <16>;
  582. nvidia,term-range-adj = <6>;
  583. nvidia,xcvr-setup = <51>;
  584. nvidia.xcvr-setup-use-fuses;
  585. nvidia,xcvr-lsfslew = <1>;
  586. nvidia,xcvr-lsrslew = <1>;
  587. nvidia,xcvr-hsslew = <32>;
  588. nvidia,hssquelch-level = <2>;
  589. nvidia,hsdiscon-level = <5>;
  590. status = "disabled";
  591. };
  592. usb@7d004000 {
  593. compatible = "nvidia,tegra30-ehci", "usb-ehci";
  594. reg = <0x7d004000 0x4000>;
  595. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  596. phy_type = "ulpi";
  597. clocks = <&tegra_car TEGRA30_CLK_USB2>;
  598. nvidia,phy = <&phy2>;
  599. status = "disabled";
  600. };
  601. phy2: usb-phy@7d004000 {
  602. compatible = "nvidia,tegra30-usb-phy";
  603. reg = <0x7d004000 0x4000>;
  604. phy_type = "ulpi";
  605. clocks = <&tegra_car TEGRA30_CLK_USB2>,
  606. <&tegra_car TEGRA30_CLK_PLL_U>,
  607. <&tegra_car TEGRA30_CLK_CDEV2>;
  608. clock-names = "reg", "pll_u", "ulpi-link";
  609. status = "disabled";
  610. };
  611. usb@7d008000 {
  612. compatible = "nvidia,tegra30-ehci", "usb-ehci";
  613. reg = <0x7d008000 0x4000>;
  614. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  615. phy_type = "utmi";
  616. clocks = <&tegra_car TEGRA30_CLK_USB3>;
  617. nvidia,phy = <&phy3>;
  618. status = "disabled";
  619. };
  620. phy3: usb-phy@7d008000 {
  621. compatible = "nvidia,tegra30-usb-phy";
  622. reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
  623. phy_type = "utmi";
  624. clocks = <&tegra_car TEGRA30_CLK_USB3>,
  625. <&tegra_car TEGRA30_CLK_PLL_U>,
  626. <&tegra_car TEGRA30_CLK_USBD>;
  627. clock-names = "reg", "pll_u", "utmi-pads";
  628. nvidia,hssync-start-delay = <0>;
  629. nvidia,idle-wait-delay = <17>;
  630. nvidia,elastic-limit = <16>;
  631. nvidia,term-range-adj = <6>;
  632. nvidia,xcvr-setup = <51>;
  633. nvidia.xcvr-setup-use-fuses;
  634. nvidia,xcvr-lsfslew = <2>;
  635. nvidia,xcvr-lsrslew = <2>;
  636. nvidia,xcvr-hsslew = <32>;
  637. nvidia,hssquelch-level = <2>;
  638. nvidia,hsdiscon-level = <5>;
  639. status = "disabled";
  640. };
  641. cpus {
  642. #address-cells = <1>;
  643. #size-cells = <0>;
  644. cpu@0 {
  645. device_type = "cpu";
  646. compatible = "arm,cortex-a9";
  647. reg = <0>;
  648. };
  649. cpu@1 {
  650. device_type = "cpu";
  651. compatible = "arm,cortex-a9";
  652. reg = <1>;
  653. };
  654. cpu@2 {
  655. device_type = "cpu";
  656. compatible = "arm,cortex-a9";
  657. reg = <2>;
  658. };
  659. cpu@3 {
  660. device_type = "cpu";
  661. compatible = "arm,cortex-a9";
  662. reg = <3>;
  663. };
  664. };
  665. pmu {
  666. compatible = "arm,cortex-a9-pmu";
  667. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
  668. <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
  669. <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
  670. <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
  671. };
  672. };