imx51.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. / {
  15. aliases {
  16. gpio0 = &gpio1;
  17. gpio1 = &gpio2;
  18. gpio2 = &gpio3;
  19. gpio3 = &gpio4;
  20. i2c0 = &i2c1;
  21. i2c1 = &i2c2;
  22. serial0 = &uart1;
  23. serial1 = &uart2;
  24. serial2 = &uart3;
  25. spi0 = &ecspi1;
  26. spi1 = &ecspi2;
  27. spi2 = &cspi;
  28. };
  29. tzic: tz-interrupt-controller@e0000000 {
  30. compatible = "fsl,imx51-tzic", "fsl,tzic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0xe0000000 0x4000>;
  34. };
  35. clocks {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. ckil {
  39. compatible = "fsl,imx-ckil", "fixed-clock";
  40. clock-frequency = <32768>;
  41. };
  42. ckih1 {
  43. compatible = "fsl,imx-ckih1", "fixed-clock";
  44. clock-frequency = <0>;
  45. };
  46. ckih2 {
  47. compatible = "fsl,imx-ckih2", "fixed-clock";
  48. clock-frequency = <0>;
  49. };
  50. osc {
  51. compatible = "fsl,imx-osc", "fixed-clock";
  52. clock-frequency = <24000000>;
  53. };
  54. };
  55. cpus {
  56. #address-cells = <1>;
  57. #size-cells = <0>;
  58. cpu@0 {
  59. device_type = "cpu";
  60. compatible = "arm,cortex-a8";
  61. reg = <0>;
  62. clock-latency = <61036>; /* two CLK32 periods */
  63. clocks = <&clks 24>;
  64. clock-names = "cpu";
  65. operating-points = <
  66. /* kHz uV (No regulator support) */
  67. 160000 0
  68. 800000 0
  69. >;
  70. };
  71. };
  72. soc {
  73. #address-cells = <1>;
  74. #size-cells = <1>;
  75. compatible = "simple-bus";
  76. interrupt-parent = <&tzic>;
  77. ranges;
  78. iram: iram@1ffe0000 {
  79. compatible = "mmio-sram";
  80. reg = <0x1ffe0000 0x20000>;
  81. };
  82. ipu: ipu@40000000 {
  83. #crtc-cells = <1>;
  84. compatible = "fsl,imx51-ipu";
  85. reg = <0x40000000 0x20000000>;
  86. interrupts = <11 10>;
  87. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  88. clock-names = "bus", "di0", "di1";
  89. resets = <&src 2>;
  90. };
  91. aips@70000000 { /* AIPS1 */
  92. compatible = "fsl,aips-bus", "simple-bus";
  93. #address-cells = <1>;
  94. #size-cells = <1>;
  95. reg = <0x70000000 0x10000000>;
  96. ranges;
  97. spba@70000000 {
  98. compatible = "fsl,spba-bus", "simple-bus";
  99. #address-cells = <1>;
  100. #size-cells = <1>;
  101. reg = <0x70000000 0x40000>;
  102. ranges;
  103. esdhc1: esdhc@70004000 {
  104. compatible = "fsl,imx51-esdhc";
  105. reg = <0x70004000 0x4000>;
  106. interrupts = <1>;
  107. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  108. clock-names = "ipg", "ahb", "per";
  109. status = "disabled";
  110. };
  111. esdhc2: esdhc@70008000 {
  112. compatible = "fsl,imx51-esdhc";
  113. reg = <0x70008000 0x4000>;
  114. interrupts = <2>;
  115. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  116. clock-names = "ipg", "ahb", "per";
  117. bus-width = <4>;
  118. status = "disabled";
  119. };
  120. uart3: serial@7000c000 {
  121. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  122. reg = <0x7000c000 0x4000>;
  123. interrupts = <33>;
  124. clocks = <&clks 32>, <&clks 33>;
  125. clock-names = "ipg", "per";
  126. status = "disabled";
  127. };
  128. ecspi1: ecspi@70010000 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. compatible = "fsl,imx51-ecspi";
  132. reg = <0x70010000 0x4000>;
  133. interrupts = <36>;
  134. clocks = <&clks 51>, <&clks 52>;
  135. clock-names = "ipg", "per";
  136. status = "disabled";
  137. };
  138. ssi2: ssi@70014000 {
  139. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  140. reg = <0x70014000 0x4000>;
  141. interrupts = <30>;
  142. clocks = <&clks 49>;
  143. dmas = <&sdma 24 1 0>,
  144. <&sdma 25 1 0>;
  145. dma-names = "rx", "tx";
  146. fsl,fifo-depth = <15>;
  147. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  148. status = "disabled";
  149. };
  150. esdhc3: esdhc@70020000 {
  151. compatible = "fsl,imx51-esdhc";
  152. reg = <0x70020000 0x4000>;
  153. interrupts = <3>;
  154. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  155. clock-names = "ipg", "ahb", "per";
  156. bus-width = <4>;
  157. status = "disabled";
  158. };
  159. esdhc4: esdhc@70024000 {
  160. compatible = "fsl,imx51-esdhc";
  161. reg = <0x70024000 0x4000>;
  162. interrupts = <4>;
  163. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  164. clock-names = "ipg", "ahb", "per";
  165. bus-width = <4>;
  166. status = "disabled";
  167. };
  168. };
  169. usbphy0: usbphy@0 {
  170. compatible = "usb-nop-xceiv";
  171. clocks = <&clks 75>;
  172. clock-names = "main_clk";
  173. status = "okay";
  174. };
  175. usbotg: usb@73f80000 {
  176. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  177. reg = <0x73f80000 0x0200>;
  178. interrupts = <18>;
  179. clocks = <&clks 108>;
  180. fsl,usbmisc = <&usbmisc 0>;
  181. fsl,usbphy = <&usbphy0>;
  182. status = "disabled";
  183. };
  184. usbh1: usb@73f80200 {
  185. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  186. reg = <0x73f80200 0x0200>;
  187. interrupts = <14>;
  188. clocks = <&clks 108>;
  189. fsl,usbmisc = <&usbmisc 1>;
  190. status = "disabled";
  191. };
  192. usbh2: usb@73f80400 {
  193. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  194. reg = <0x73f80400 0x0200>;
  195. interrupts = <16>;
  196. clocks = <&clks 108>;
  197. fsl,usbmisc = <&usbmisc 2>;
  198. status = "disabled";
  199. };
  200. usbh3: usb@73f80600 {
  201. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  202. reg = <0x73f80600 0x0200>;
  203. interrupts = <17>;
  204. clocks = <&clks 108>;
  205. fsl,usbmisc = <&usbmisc 3>;
  206. status = "disabled";
  207. };
  208. usbmisc: usbmisc@73f80800 {
  209. #index-cells = <1>;
  210. compatible = "fsl,imx51-usbmisc";
  211. reg = <0x73f80800 0x200>;
  212. clocks = <&clks 108>;
  213. };
  214. gpio1: gpio@73f84000 {
  215. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  216. reg = <0x73f84000 0x4000>;
  217. interrupts = <50 51>;
  218. gpio-controller;
  219. #gpio-cells = <2>;
  220. interrupt-controller;
  221. #interrupt-cells = <2>;
  222. };
  223. gpio2: gpio@73f88000 {
  224. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  225. reg = <0x73f88000 0x4000>;
  226. interrupts = <52 53>;
  227. gpio-controller;
  228. #gpio-cells = <2>;
  229. interrupt-controller;
  230. #interrupt-cells = <2>;
  231. };
  232. gpio3: gpio@73f8c000 {
  233. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  234. reg = <0x73f8c000 0x4000>;
  235. interrupts = <54 55>;
  236. gpio-controller;
  237. #gpio-cells = <2>;
  238. interrupt-controller;
  239. #interrupt-cells = <2>;
  240. };
  241. gpio4: gpio@73f90000 {
  242. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  243. reg = <0x73f90000 0x4000>;
  244. interrupts = <56 57>;
  245. gpio-controller;
  246. #gpio-cells = <2>;
  247. interrupt-controller;
  248. #interrupt-cells = <2>;
  249. };
  250. kpp: kpp@73f94000 {
  251. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  252. reg = <0x73f94000 0x4000>;
  253. interrupts = <60>;
  254. clocks = <&clks 0>;
  255. status = "disabled";
  256. };
  257. wdog1: wdog@73f98000 {
  258. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  259. reg = <0x73f98000 0x4000>;
  260. interrupts = <58>;
  261. clocks = <&clks 0>;
  262. };
  263. wdog2: wdog@73f9c000 {
  264. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  265. reg = <0x73f9c000 0x4000>;
  266. interrupts = <59>;
  267. clocks = <&clks 0>;
  268. status = "disabled";
  269. };
  270. gpt: timer@73fa0000 {
  271. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  272. reg = <0x73fa0000 0x4000>;
  273. interrupts = <39>;
  274. clocks = <&clks 36>, <&clks 41>;
  275. clock-names = "ipg", "per";
  276. };
  277. iomuxc: iomuxc@73fa8000 {
  278. compatible = "fsl,imx51-iomuxc";
  279. reg = <0x73fa8000 0x4000>;
  280. };
  281. pwm1: pwm@73fb4000 {
  282. #pwm-cells = <2>;
  283. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  284. reg = <0x73fb4000 0x4000>;
  285. clocks = <&clks 37>, <&clks 38>;
  286. clock-names = "ipg", "per";
  287. interrupts = <61>;
  288. };
  289. pwm2: pwm@73fb8000 {
  290. #pwm-cells = <2>;
  291. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  292. reg = <0x73fb8000 0x4000>;
  293. clocks = <&clks 39>, <&clks 40>;
  294. clock-names = "ipg", "per";
  295. interrupts = <94>;
  296. };
  297. uart1: serial@73fbc000 {
  298. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  299. reg = <0x73fbc000 0x4000>;
  300. interrupts = <31>;
  301. clocks = <&clks 28>, <&clks 29>;
  302. clock-names = "ipg", "per";
  303. status = "disabled";
  304. };
  305. uart2: serial@73fc0000 {
  306. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  307. reg = <0x73fc0000 0x4000>;
  308. interrupts = <32>;
  309. clocks = <&clks 30>, <&clks 31>;
  310. clock-names = "ipg", "per";
  311. status = "disabled";
  312. };
  313. src: src@73fd0000 {
  314. compatible = "fsl,imx51-src";
  315. reg = <0x73fd0000 0x4000>;
  316. #reset-cells = <1>;
  317. };
  318. clks: ccm@73fd4000{
  319. compatible = "fsl,imx51-ccm";
  320. reg = <0x73fd4000 0x4000>;
  321. interrupts = <0 71 0x04 0 72 0x04>;
  322. #clock-cells = <1>;
  323. };
  324. };
  325. aips@80000000 { /* AIPS2 */
  326. compatible = "fsl,aips-bus", "simple-bus";
  327. #address-cells = <1>;
  328. #size-cells = <1>;
  329. reg = <0x80000000 0x10000000>;
  330. ranges;
  331. iim: iim@83f98000 {
  332. compatible = "fsl,imx51-iim", "fsl,imx27-iim";
  333. reg = <0x83f98000 0x4000>;
  334. interrupts = <69>;
  335. clocks = <&clks 107>;
  336. };
  337. owire: owire@83fa4000 {
  338. compatible = "fsl,imx51-owire", "fsl,imx21-owire";
  339. reg = <0x83fa4000 0x4000>;
  340. interrupts = <88>;
  341. clocks = <&clks 159>;
  342. status = "disabled";
  343. };
  344. ecspi2: ecspi@83fac000 {
  345. #address-cells = <1>;
  346. #size-cells = <0>;
  347. compatible = "fsl,imx51-ecspi";
  348. reg = <0x83fac000 0x4000>;
  349. interrupts = <37>;
  350. clocks = <&clks 53>, <&clks 54>;
  351. clock-names = "ipg", "per";
  352. status = "disabled";
  353. };
  354. sdma: sdma@83fb0000 {
  355. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  356. reg = <0x83fb0000 0x4000>;
  357. interrupts = <6>;
  358. clocks = <&clks 56>, <&clks 56>;
  359. clock-names = "ipg", "ahb";
  360. #dma-cells = <3>;
  361. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  362. };
  363. cspi: cspi@83fc0000 {
  364. #address-cells = <1>;
  365. #size-cells = <0>;
  366. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  367. reg = <0x83fc0000 0x4000>;
  368. interrupts = <38>;
  369. clocks = <&clks 55>, <&clks 55>;
  370. clock-names = "ipg", "per";
  371. status = "disabled";
  372. };
  373. i2c2: i2c@83fc4000 {
  374. #address-cells = <1>;
  375. #size-cells = <0>;
  376. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  377. reg = <0x83fc4000 0x4000>;
  378. interrupts = <63>;
  379. clocks = <&clks 35>;
  380. status = "disabled";
  381. };
  382. i2c1: i2c@83fc8000 {
  383. #address-cells = <1>;
  384. #size-cells = <0>;
  385. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  386. reg = <0x83fc8000 0x4000>;
  387. interrupts = <62>;
  388. clocks = <&clks 34>;
  389. status = "disabled";
  390. };
  391. ssi1: ssi@83fcc000 {
  392. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  393. reg = <0x83fcc000 0x4000>;
  394. interrupts = <29>;
  395. clocks = <&clks 48>;
  396. dmas = <&sdma 28 0 0>,
  397. <&sdma 29 0 0>;
  398. dma-names = "rx", "tx";
  399. fsl,fifo-depth = <15>;
  400. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  401. status = "disabled";
  402. };
  403. audmux: audmux@83fd0000 {
  404. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  405. reg = <0x83fd0000 0x4000>;
  406. status = "disabled";
  407. };
  408. weim: weim@83fda000 {
  409. #address-cells = <2>;
  410. #size-cells = <1>;
  411. compatible = "fsl,imx51-weim";
  412. reg = <0x83fda000 0x1000>;
  413. clocks = <&clks 57>;
  414. ranges = <
  415. 0 0 0xb0000000 0x08000000
  416. 1 0 0xb8000000 0x08000000
  417. 2 0 0xc0000000 0x08000000
  418. 3 0 0xc8000000 0x04000000
  419. 4 0 0xcc000000 0x02000000
  420. 5 0 0xce000000 0x02000000
  421. >;
  422. status = "disabled";
  423. };
  424. nfc: nand@83fdb000 {
  425. compatible = "fsl,imx51-nand";
  426. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  427. interrupts = <8>;
  428. clocks = <&clks 60>;
  429. status = "disabled";
  430. };
  431. pata: pata@83fe0000 {
  432. compatible = "fsl,imx51-pata", "fsl,imx27-pata";
  433. reg = <0x83fe0000 0x4000>;
  434. interrupts = <70>;
  435. clocks = <&clks 172>;
  436. status = "disabled";
  437. };
  438. ssi3: ssi@83fe8000 {
  439. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  440. reg = <0x83fe8000 0x4000>;
  441. interrupts = <96>;
  442. clocks = <&clks 50>;
  443. dmas = <&sdma 46 0 0>,
  444. <&sdma 47 0 0>;
  445. dma-names = "rx", "tx";
  446. fsl,fifo-depth = <15>;
  447. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  448. status = "disabled";
  449. };
  450. fec: ethernet@83fec000 {
  451. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  452. reg = <0x83fec000 0x4000>;
  453. interrupts = <87>;
  454. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  455. clock-names = "ipg", "ahb", "ptp";
  456. status = "disabled";
  457. };
  458. };
  459. };
  460. };
  461. &iomuxc {
  462. audmux {
  463. pinctrl_audmux_1: audmuxgrp-1 {
  464. fsl,pins = <
  465. MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
  466. MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
  467. MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
  468. MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
  469. >;
  470. };
  471. };
  472. fec {
  473. pinctrl_fec_1: fecgrp-1 {
  474. fsl,pins = <
  475. MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
  476. MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
  477. MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
  478. MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
  479. MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
  480. MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
  481. MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
  482. MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
  483. MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
  484. MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
  485. MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
  486. MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
  487. MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
  488. MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
  489. MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
  490. MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
  491. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
  492. >;
  493. };
  494. pinctrl_fec_2: fecgrp-2 {
  495. fsl,pins = <
  496. MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
  497. MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
  498. MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
  499. MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
  500. MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
  501. MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
  502. MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
  503. MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
  504. MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
  505. MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
  506. MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
  507. MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
  508. MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
  509. MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
  510. MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
  511. MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
  512. MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
  513. MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
  514. >;
  515. };
  516. };
  517. ecspi1 {
  518. pinctrl_ecspi1_1: ecspi1grp-1 {
  519. fsl,pins = <
  520. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  521. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  522. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  523. >;
  524. };
  525. };
  526. ecspi2 {
  527. pinctrl_ecspi2_1: ecspi2grp-1 {
  528. fsl,pins = <
  529. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  530. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  531. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  532. >;
  533. };
  534. };
  535. esdhc1 {
  536. pinctrl_esdhc1_1: esdhc1grp-1 {
  537. fsl,pins = <
  538. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  539. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  540. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  541. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  542. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  543. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  544. >;
  545. };
  546. };
  547. esdhc2 {
  548. pinctrl_esdhc2_1: esdhc2grp-1 {
  549. fsl,pins = <
  550. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  551. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  552. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  553. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  554. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  555. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  556. >;
  557. };
  558. };
  559. i2c2 {
  560. pinctrl_i2c2_1: i2c2grp-1 {
  561. fsl,pins = <
  562. MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
  563. MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
  564. >;
  565. };
  566. pinctrl_i2c2_2: i2c2grp-2 {
  567. fsl,pins = <
  568. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  569. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  570. >;
  571. };
  572. pinctrl_i2c2_3: i2c2grp-3 {
  573. fsl,pins = <
  574. MX51_PAD_GPIO1_2__I2C2_SCL 0x400001ed
  575. MX51_PAD_GPIO1_3__I2C2_SDA 0x400001ed
  576. >;
  577. };
  578. };
  579. ipu_disp1 {
  580. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  581. fsl,pins = <
  582. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  583. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  584. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  585. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  586. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  587. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  588. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  589. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  590. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  591. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  592. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  593. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  594. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  595. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  596. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  597. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  598. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  599. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  600. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  601. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  602. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  603. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  604. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  605. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  606. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */
  607. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */
  608. >;
  609. };
  610. };
  611. ipu_disp2 {
  612. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  613. fsl,pins = <
  614. MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
  615. MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
  616. MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
  617. MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
  618. MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
  619. MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
  620. MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
  621. MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
  622. MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
  623. MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
  624. MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
  625. MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
  626. MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
  627. MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
  628. MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
  629. MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
  630. MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */
  631. MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */
  632. MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 /* CLK */
  633. MX51_PAD_DI_GP4__DI2_PIN15 0x5 /* DE */
  634. >;
  635. };
  636. };
  637. kpp {
  638. pinctrl_kpp_1: kppgrp-1 {
  639. fsl,pins = <
  640. MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
  641. MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
  642. MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
  643. MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
  644. MX51_PAD_KEY_COL0__KEY_COL0 0xe8
  645. MX51_PAD_KEY_COL1__KEY_COL1 0xe8
  646. MX51_PAD_KEY_COL2__KEY_COL2 0xe8
  647. MX51_PAD_KEY_COL3__KEY_COL3 0xe8
  648. >;
  649. };
  650. };
  651. pata {
  652. pinctrl_pata_1: patagrp-1 {
  653. fsl,pins = <
  654. MX51_PAD_NANDF_WE_B__PATA_DIOW 0x2004
  655. MX51_PAD_NANDF_RE_B__PATA_DIOR 0x2004
  656. MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 0x2004
  657. MX51_PAD_NANDF_CLE__PATA_RESET_B 0x2004
  658. MX51_PAD_NANDF_WP_B__PATA_DMACK 0x2004
  659. MX51_PAD_NANDF_RB0__PATA_DMARQ 0x2004
  660. MX51_PAD_NANDF_RB1__PATA_IORDY 0x2004
  661. MX51_PAD_GPIO_NAND__PATA_INTRQ 0x2004
  662. MX51_PAD_NANDF_CS2__PATA_CS_0 0x2004
  663. MX51_PAD_NANDF_CS3__PATA_CS_1 0x2004
  664. MX51_PAD_NANDF_CS4__PATA_DA_0 0x2004
  665. MX51_PAD_NANDF_CS5__PATA_DA_1 0x2004
  666. MX51_PAD_NANDF_CS6__PATA_DA_2 0x2004
  667. MX51_PAD_NANDF_D15__PATA_DATA15 0x2004
  668. MX51_PAD_NANDF_D14__PATA_DATA14 0x2004
  669. MX51_PAD_NANDF_D13__PATA_DATA13 0x2004
  670. MX51_PAD_NANDF_D12__PATA_DATA12 0x2004
  671. MX51_PAD_NANDF_D11__PATA_DATA11 0x2004
  672. MX51_PAD_NANDF_D10__PATA_DATA10 0x2004
  673. MX51_PAD_NANDF_D9__PATA_DATA9 0x2004
  674. MX51_PAD_NANDF_D8__PATA_DATA8 0x2004
  675. MX51_PAD_NANDF_D7__PATA_DATA7 0x2004
  676. MX51_PAD_NANDF_D6__PATA_DATA6 0x2004
  677. MX51_PAD_NANDF_D5__PATA_DATA5 0x2004
  678. MX51_PAD_NANDF_D4__PATA_DATA4 0x2004
  679. MX51_PAD_NANDF_D3__PATA_DATA3 0x2004
  680. MX51_PAD_NANDF_D2__PATA_DATA2 0x2004
  681. MX51_PAD_NANDF_D1__PATA_DATA1 0x2004
  682. MX51_PAD_NANDF_D0__PATA_DATA0 0x2004
  683. >;
  684. };
  685. };
  686. uart1 {
  687. pinctrl_uart1_1: uart1grp-1 {
  688. fsl,pins = <
  689. MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
  690. MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
  691. >;
  692. };
  693. pinctrl_uart1_rtscts_1: uart1rtscts-1 {
  694. fsl,pins = <
  695. MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
  696. MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
  697. >;
  698. };
  699. };
  700. uart2 {
  701. pinctrl_uart2_1: uart2grp-1 {
  702. fsl,pins = <
  703. MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
  704. MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
  705. >;
  706. };
  707. };
  708. uart3 {
  709. pinctrl_uart3_1: uart3grp-1 {
  710. fsl,pins = <
  711. MX51_PAD_EIM_D25__UART3_RXD 0x1c5
  712. MX51_PAD_EIM_D26__UART3_TXD 0x1c5
  713. >;
  714. };
  715. pinctrl_uart3_rtscts_1: uart3rtscts-1 {
  716. fsl,pins = <
  717. MX51_PAD_EIM_D27__UART3_RTS 0x1c5
  718. MX51_PAD_EIM_D24__UART3_CTS 0x1c5
  719. >;
  720. };
  721. pinctrl_uart3_2: uart3grp-2 {
  722. fsl,pins = <
  723. MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
  724. MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
  725. >;
  726. };
  727. };
  728. usbh1 {
  729. pinctrl_usbh1_1: usbh1grp-1 {
  730. fsl,pins = <
  731. MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x1e5
  732. MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x1e5
  733. MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x1e5
  734. MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x1e5
  735. MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x1e5
  736. MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x1e5
  737. MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x1e5
  738. MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x1e5
  739. MX51_PAD_USBH1_CLK__USBH1_CLK 0x1e5
  740. MX51_PAD_USBH1_DIR__USBH1_DIR 0x1e5
  741. MX51_PAD_USBH1_NXT__USBH1_NXT 0x1e5
  742. MX51_PAD_USBH1_STP__USBH1_STP 0x1e5
  743. >;
  744. };
  745. };
  746. usbh2 {
  747. pinctrl_usbh2_1: usbh2grp-1 {
  748. fsl,pins = <
  749. MX51_PAD_EIM_D16__USBH2_DATA0 0x1e5
  750. MX51_PAD_EIM_D17__USBH2_DATA1 0x1e5
  751. MX51_PAD_EIM_D18__USBH2_DATA2 0x1e5
  752. MX51_PAD_EIM_D19__USBH2_DATA3 0x1e5
  753. MX51_PAD_EIM_D20__USBH2_DATA4 0x1e5
  754. MX51_PAD_EIM_D21__USBH2_DATA5 0x1e5
  755. MX51_PAD_EIM_D22__USBH2_DATA6 0x1e5
  756. MX51_PAD_EIM_D23__USBH2_DATA7 0x1e5
  757. MX51_PAD_EIM_A24__USBH2_CLK 0x1e5
  758. MX51_PAD_EIM_A25__USBH2_DIR 0x1e5
  759. MX51_PAD_EIM_A27__USBH2_NXT 0x1e5
  760. MX51_PAD_EIM_A26__USBH2_STP 0x1e5
  761. >;
  762. };
  763. };
  764. };