exynos5250.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * SAMSUNG EXYNOS5250 SoC device tree source
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
  8. * EXYNOS5250 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * Note: This file does not include device nodes for all the controllers in
  12. * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
  13. * additional nodes can be added to this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include "exynos5.dtsi"
  20. #include "exynos5250-pinctrl.dtsi"
  21. #include <dt-bindings/clk/exynos-audss-clk.h>
  22. / {
  23. compatible = "samsung,exynos5250";
  24. aliases {
  25. spi0 = &spi_0;
  26. spi1 = &spi_1;
  27. spi2 = &spi_2;
  28. gsc0 = &gsc_0;
  29. gsc1 = &gsc_1;
  30. gsc2 = &gsc_2;
  31. gsc3 = &gsc_3;
  32. mshc0 = &dwmmc_0;
  33. mshc1 = &dwmmc_1;
  34. mshc2 = &dwmmc_2;
  35. mshc3 = &dwmmc_3;
  36. i2c0 = &i2c_0;
  37. i2c1 = &i2c_1;
  38. i2c2 = &i2c_2;
  39. i2c3 = &i2c_3;
  40. i2c4 = &i2c_4;
  41. i2c5 = &i2c_5;
  42. i2c6 = &i2c_6;
  43. i2c7 = &i2c_7;
  44. i2c8 = &i2c_8;
  45. pinctrl0 = &pinctrl_0;
  46. pinctrl1 = &pinctrl_1;
  47. pinctrl2 = &pinctrl_2;
  48. pinctrl3 = &pinctrl_3;
  49. };
  50. cpus {
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. cpu@0 {
  54. device_type = "cpu";
  55. compatible = "arm,cortex-a15";
  56. reg = <0>;
  57. };
  58. cpu@1 {
  59. device_type = "cpu";
  60. compatible = "arm,cortex-a15";
  61. reg = <1>;
  62. };
  63. };
  64. pd_gsc: gsc-power-domain@10044000 {
  65. compatible = "samsung,exynos4210-pd";
  66. reg = <0x10044000 0x20>;
  67. };
  68. pd_mfc: mfc-power-domain@10044040 {
  69. compatible = "samsung,exynos4210-pd";
  70. reg = <0x10044040 0x20>;
  71. };
  72. clock: clock-controller@10010000 {
  73. compatible = "samsung,exynos5250-clock";
  74. reg = <0x10010000 0x30000>;
  75. #clock-cells = <1>;
  76. };
  77. clock_audss: audss-clock-controller@3810000 {
  78. compatible = "samsung,exynos5250-audss-clock";
  79. reg = <0x03810000 0x0C>;
  80. #clock-cells = <1>;
  81. };
  82. timer {
  83. compatible = "arm,armv7-timer";
  84. interrupts = <1 13 0xf08>,
  85. <1 14 0xf08>,
  86. <1 11 0xf08>,
  87. <1 10 0xf08>;
  88. /* Unfortunately we need this since some versions of U-Boot
  89. * on Exynos don't set the CNTFRQ register, so we need the
  90. * value from DT.
  91. */
  92. clock-frequency = <24000000>;
  93. };
  94. mct@101C0000 {
  95. compatible = "samsung,exynos4210-mct";
  96. reg = <0x101C0000 0x800>;
  97. interrupt-controller;
  98. #interrups-cells = <2>;
  99. interrupt-parent = <&mct_map>;
  100. interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
  101. <4 0>, <5 0>;
  102. clocks = <&clock 1>, <&clock 335>;
  103. clock-names = "fin_pll", "mct";
  104. mct_map: mct-map {
  105. #interrupt-cells = <2>;
  106. #address-cells = <0>;
  107. #size-cells = <0>;
  108. interrupt-map = <0x0 0 &combiner 23 3>,
  109. <0x1 0 &combiner 23 4>,
  110. <0x2 0 &combiner 25 2>,
  111. <0x3 0 &combiner 25 3>,
  112. <0x4 0 &gic 0 120 0>,
  113. <0x5 0 &gic 0 121 0>;
  114. };
  115. };
  116. pmu {
  117. compatible = "arm,cortex-a15-pmu";
  118. interrupt-parent = <&combiner>;
  119. interrupts = <1 2>, <22 4>;
  120. };
  121. pinctrl_0: pinctrl@11400000 {
  122. compatible = "samsung,exynos5250-pinctrl";
  123. reg = <0x11400000 0x1000>;
  124. interrupts = <0 46 0>;
  125. wakup_eint: wakeup-interrupt-controller {
  126. compatible = "samsung,exynos4210-wakeup-eint";
  127. interrupt-parent = <&gic>;
  128. interrupts = <0 32 0>;
  129. };
  130. };
  131. pinctrl_1: pinctrl@13400000 {
  132. compatible = "samsung,exynos5250-pinctrl";
  133. reg = <0x13400000 0x1000>;
  134. interrupts = <0 45 0>;
  135. };
  136. pinctrl_2: pinctrl@10d10000 {
  137. compatible = "samsung,exynos5250-pinctrl";
  138. reg = <0x10d10000 0x1000>;
  139. interrupts = <0 50 0>;
  140. };
  141. pinctrl_3: pinctrl@03860000 {
  142. compatible = "samsung,exynos5250-pinctrl";
  143. reg = <0x03860000 0x1000>;
  144. interrupts = <0 47 0>;
  145. };
  146. watchdog {
  147. clocks = <&clock 336>;
  148. clock-names = "watchdog";
  149. };
  150. g2d@10850000 {
  151. compatible = "samsung,exynos5250-g2d";
  152. reg = <0x10850000 0x1000>;
  153. interrupts = <0 91 0>;
  154. clocks = <&clock 345>;
  155. clock-names = "fimg2d";
  156. };
  157. codec@11000000 {
  158. compatible = "samsung,mfc-v6";
  159. reg = <0x11000000 0x10000>;
  160. interrupts = <0 96 0>;
  161. samsung,power-domain = <&pd_mfc>;
  162. clocks = <&clock 266>;
  163. clock-names = "mfc";
  164. };
  165. rtc@101E0000 {
  166. clocks = <&clock 337>;
  167. clock-names = "rtc";
  168. status = "okay";
  169. };
  170. tmu@10060000 {
  171. compatible = "samsung,exynos5250-tmu";
  172. reg = <0x10060000 0x100>;
  173. interrupts = <0 65 0>;
  174. clocks = <&clock 338>;
  175. clock-names = "tmu_apbif";
  176. };
  177. serial@12C00000 {
  178. clocks = <&clock 289>, <&clock 146>;
  179. clock-names = "uart", "clk_uart_baud0";
  180. };
  181. serial@12C10000 {
  182. clocks = <&clock 290>, <&clock 147>;
  183. clock-names = "uart", "clk_uart_baud0";
  184. };
  185. serial@12C20000 {
  186. clocks = <&clock 291>, <&clock 148>;
  187. clock-names = "uart", "clk_uart_baud0";
  188. };
  189. serial@12C30000 {
  190. clocks = <&clock 292>, <&clock 149>;
  191. clock-names = "uart", "clk_uart_baud0";
  192. };
  193. sata@122F0000 {
  194. compatible = "samsung,exynos5-sata-ahci";
  195. reg = <0x122F0000 0x1ff>;
  196. interrupts = <0 115 0>;
  197. clocks = <&clock 277>, <&clock 143>;
  198. clock-names = "sata", "sclk_sata";
  199. };
  200. sata-phy@12170000 {
  201. compatible = "samsung,exynos5-sata-phy";
  202. reg = <0x12170000 0x1ff>;
  203. };
  204. i2c_0: i2c@12C60000 {
  205. compatible = "samsung,s3c2440-i2c";
  206. reg = <0x12C60000 0x100>;
  207. interrupts = <0 56 0>;
  208. #address-cells = <1>;
  209. #size-cells = <0>;
  210. clocks = <&clock 294>;
  211. clock-names = "i2c";
  212. pinctrl-names = "default";
  213. pinctrl-0 = <&i2c0_bus>;
  214. };
  215. i2c_1: i2c@12C70000 {
  216. compatible = "samsung,s3c2440-i2c";
  217. reg = <0x12C70000 0x100>;
  218. interrupts = <0 57 0>;
  219. #address-cells = <1>;
  220. #size-cells = <0>;
  221. clocks = <&clock 295>;
  222. clock-names = "i2c";
  223. pinctrl-names = "default";
  224. pinctrl-0 = <&i2c1_bus>;
  225. };
  226. i2c_2: i2c@12C80000 {
  227. compatible = "samsung,s3c2440-i2c";
  228. reg = <0x12C80000 0x100>;
  229. interrupts = <0 58 0>;
  230. #address-cells = <1>;
  231. #size-cells = <0>;
  232. clocks = <&clock 296>;
  233. clock-names = "i2c";
  234. pinctrl-names = "default";
  235. pinctrl-0 = <&i2c2_bus>;
  236. };
  237. i2c_3: i2c@12C90000 {
  238. compatible = "samsung,s3c2440-i2c";
  239. reg = <0x12C90000 0x100>;
  240. interrupts = <0 59 0>;
  241. #address-cells = <1>;
  242. #size-cells = <0>;
  243. clocks = <&clock 297>;
  244. clock-names = "i2c";
  245. pinctrl-names = "default";
  246. pinctrl-0 = <&i2c3_bus>;
  247. };
  248. i2c_4: i2c@12CA0000 {
  249. compatible = "samsung,s3c2440-i2c";
  250. reg = <0x12CA0000 0x100>;
  251. interrupts = <0 60 0>;
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. clocks = <&clock 298>;
  255. clock-names = "i2c";
  256. pinctrl-names = "default";
  257. pinctrl-0 = <&i2c4_bus>;
  258. };
  259. i2c_5: i2c@12CB0000 {
  260. compatible = "samsung,s3c2440-i2c";
  261. reg = <0x12CB0000 0x100>;
  262. interrupts = <0 61 0>;
  263. #address-cells = <1>;
  264. #size-cells = <0>;
  265. clocks = <&clock 299>;
  266. clock-names = "i2c";
  267. pinctrl-names = "default";
  268. pinctrl-0 = <&i2c5_bus>;
  269. };
  270. i2c_6: i2c@12CC0000 {
  271. compatible = "samsung,s3c2440-i2c";
  272. reg = <0x12CC0000 0x100>;
  273. interrupts = <0 62 0>;
  274. #address-cells = <1>;
  275. #size-cells = <0>;
  276. clocks = <&clock 300>;
  277. clock-names = "i2c";
  278. pinctrl-names = "default";
  279. pinctrl-0 = <&i2c6_bus>;
  280. };
  281. i2c_7: i2c@12CD0000 {
  282. compatible = "samsung,s3c2440-i2c";
  283. reg = <0x12CD0000 0x100>;
  284. interrupts = <0 63 0>;
  285. #address-cells = <1>;
  286. #size-cells = <0>;
  287. clocks = <&clock 301>;
  288. clock-names = "i2c";
  289. pinctrl-names = "default";
  290. pinctrl-0 = <&i2c7_bus>;
  291. };
  292. i2c_8: i2c@12CE0000 {
  293. compatible = "samsung,s3c2440-hdmiphy-i2c";
  294. reg = <0x12CE0000 0x1000>;
  295. interrupts = <0 64 0>;
  296. #address-cells = <1>;
  297. #size-cells = <0>;
  298. clocks = <&clock 302>;
  299. clock-names = "i2c";
  300. };
  301. i2c@121D0000 {
  302. compatible = "samsung,exynos5-sata-phy-i2c";
  303. reg = <0x121D0000 0x100>;
  304. #address-cells = <1>;
  305. #size-cells = <0>;
  306. clocks = <&clock 288>;
  307. clock-names = "i2c";
  308. };
  309. spi_0: spi@12d20000 {
  310. compatible = "samsung,exynos4210-spi";
  311. reg = <0x12d20000 0x100>;
  312. interrupts = <0 66 0>;
  313. dmas = <&pdma0 5
  314. &pdma0 4>;
  315. dma-names = "tx", "rx";
  316. #address-cells = <1>;
  317. #size-cells = <0>;
  318. clocks = <&clock 304>, <&clock 154>;
  319. clock-names = "spi", "spi_busclk0";
  320. pinctrl-names = "default";
  321. pinctrl-0 = <&spi0_bus>;
  322. };
  323. spi_1: spi@12d30000 {
  324. compatible = "samsung,exynos4210-spi";
  325. reg = <0x12d30000 0x100>;
  326. interrupts = <0 67 0>;
  327. dmas = <&pdma1 5
  328. &pdma1 4>;
  329. dma-names = "tx", "rx";
  330. #address-cells = <1>;
  331. #size-cells = <0>;
  332. clocks = <&clock 305>, <&clock 155>;
  333. clock-names = "spi", "spi_busclk0";
  334. pinctrl-names = "default";
  335. pinctrl-0 = <&spi1_bus>;
  336. };
  337. spi_2: spi@12d40000 {
  338. compatible = "samsung,exynos4210-spi";
  339. reg = <0x12d40000 0x100>;
  340. interrupts = <0 68 0>;
  341. dmas = <&pdma0 7
  342. &pdma0 6>;
  343. dma-names = "tx", "rx";
  344. #address-cells = <1>;
  345. #size-cells = <0>;
  346. clocks = <&clock 306>, <&clock 156>;
  347. clock-names = "spi", "spi_busclk0";
  348. pinctrl-names = "default";
  349. pinctrl-0 = <&spi2_bus>;
  350. };
  351. dwmmc_0: dwmmc0@12200000 {
  352. reg = <0x12200000 0x1000>;
  353. clocks = <&clock 280>, <&clock 139>;
  354. clock-names = "biu", "ciu";
  355. };
  356. dwmmc_1: dwmmc1@12210000 {
  357. reg = <0x12210000 0x1000>;
  358. clocks = <&clock 281>, <&clock 140>;
  359. clock-names = "biu", "ciu";
  360. };
  361. dwmmc_2: dwmmc2@12220000 {
  362. reg = <0x12220000 0x1000>;
  363. clocks = <&clock 282>, <&clock 141>;
  364. clock-names = "biu", "ciu";
  365. };
  366. dwmmc_3: dwmmc3@12230000 {
  367. compatible = "samsung,exynos5250-dw-mshc";
  368. reg = <0x12230000 0x1000>;
  369. interrupts = <0 78 0>;
  370. #address-cells = <1>;
  371. #size-cells = <0>;
  372. clocks = <&clock 283>, <&clock 142>;
  373. clock-names = "biu", "ciu";
  374. };
  375. i2s0: i2s@03830000 {
  376. compatible = "samsung,s5pv210-i2s";
  377. status = "disabled";
  378. reg = <0x03830000 0x100>;
  379. dmas = <&pdma0 10
  380. &pdma0 9
  381. &pdma0 8>;
  382. dma-names = "tx", "rx", "tx-sec";
  383. clocks = <&clock_audss EXYNOS_I2S_BUS>,
  384. <&clock_audss EXYNOS_I2S_BUS>,
  385. <&clock_audss EXYNOS_SCLK_I2S>;
  386. clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
  387. samsung,idma-addr = <0x03000000>;
  388. pinctrl-names = "default";
  389. pinctrl-0 = <&i2s0_bus>;
  390. };
  391. i2s1: i2s@12D60000 {
  392. compatible = "samsung,s3c6410-i2s";
  393. status = "disabled";
  394. reg = <0x12D60000 0x100>;
  395. dmas = <&pdma1 12
  396. &pdma1 11>;
  397. dma-names = "tx", "rx";
  398. clocks = <&clock 307>, <&clock 157>;
  399. clock-names = "iis", "i2s_opclk0";
  400. pinctrl-names = "default";
  401. pinctrl-0 = <&i2s1_bus>;
  402. };
  403. i2s2: i2s@12D70000 {
  404. compatible = "samsung,s3c6410-i2s";
  405. status = "disabled";
  406. reg = <0x12D70000 0x100>;
  407. dmas = <&pdma0 12
  408. &pdma0 11>;
  409. dma-names = "tx", "rx";
  410. clocks = <&clock 308>, <&clock 158>;
  411. clock-names = "iis", "i2s_opclk0";
  412. pinctrl-names = "default";
  413. pinctrl-0 = <&i2s2_bus>;
  414. };
  415. usb@12000000 {
  416. compatible = "samsung,exynos5250-dwusb3";
  417. clocks = <&clock 286>;
  418. clock-names = "usbdrd30";
  419. #address-cells = <1>;
  420. #size-cells = <1>;
  421. ranges;
  422. dwc3 {
  423. compatible = "synopsys,dwc3";
  424. reg = <0x12000000 0x10000>;
  425. interrupts = <0 72 0>;
  426. usb-phy = <&usb2_phy &usb3_phy>;
  427. };
  428. };
  429. usb3_phy: usbphy@12100000 {
  430. compatible = "samsung,exynos5250-usb3phy";
  431. reg = <0x12100000 0x100>;
  432. clocks = <&clock 1>, <&clock 286>;
  433. clock-names = "ext_xtal", "usbdrd30";
  434. #address-cells = <1>;
  435. #size-cells = <1>;
  436. ranges;
  437. usbphy-sys {
  438. reg = <0x10040704 0x8>;
  439. };
  440. };
  441. usb@12110000 {
  442. compatible = "samsung,exynos4210-ehci";
  443. reg = <0x12110000 0x100>;
  444. interrupts = <0 71 0>;
  445. clocks = <&clock 285>;
  446. clock-names = "usbhost";
  447. };
  448. usb@12120000 {
  449. compatible = "samsung,exynos4210-ohci";
  450. reg = <0x12120000 0x100>;
  451. interrupts = <0 71 0>;
  452. clocks = <&clock 285>;
  453. clock-names = "usbhost";
  454. };
  455. usb2_phy: usbphy@12130000 {
  456. compatible = "samsung,exynos5250-usb2phy";
  457. reg = <0x12130000 0x100>;
  458. clocks = <&clock 1>, <&clock 285>;
  459. clock-names = "ext_xtal", "usbhost";
  460. #address-cells = <1>;
  461. #size-cells = <1>;
  462. ranges;
  463. usbphy-sys {
  464. reg = <0x10040704 0x8>,
  465. <0x10050230 0x4>;
  466. };
  467. };
  468. amba {
  469. #address-cells = <1>;
  470. #size-cells = <1>;
  471. compatible = "arm,amba-bus";
  472. interrupt-parent = <&gic>;
  473. ranges;
  474. pdma0: pdma@121A0000 {
  475. compatible = "arm,pl330", "arm,primecell";
  476. reg = <0x121A0000 0x1000>;
  477. interrupts = <0 34 0>;
  478. clocks = <&clock 275>;
  479. clock-names = "apb_pclk";
  480. #dma-cells = <1>;
  481. #dma-channels = <8>;
  482. #dma-requests = <32>;
  483. };
  484. pdma1: pdma@121B0000 {
  485. compatible = "arm,pl330", "arm,primecell";
  486. reg = <0x121B0000 0x1000>;
  487. interrupts = <0 35 0>;
  488. clocks = <&clock 276>;
  489. clock-names = "apb_pclk";
  490. #dma-cells = <1>;
  491. #dma-channels = <8>;
  492. #dma-requests = <32>;
  493. };
  494. mdma0: mdma@10800000 {
  495. compatible = "arm,pl330", "arm,primecell";
  496. reg = <0x10800000 0x1000>;
  497. interrupts = <0 33 0>;
  498. clocks = <&clock 271>;
  499. clock-names = "apb_pclk";
  500. #dma-cells = <1>;
  501. #dma-channels = <8>;
  502. #dma-requests = <1>;
  503. };
  504. mdma1: mdma@11C10000 {
  505. compatible = "arm,pl330", "arm,primecell";
  506. reg = <0x11C10000 0x1000>;
  507. interrupts = <0 124 0>;
  508. clocks = <&clock 271>;
  509. clock-names = "apb_pclk";
  510. #dma-cells = <1>;
  511. #dma-channels = <8>;
  512. #dma-requests = <1>;
  513. };
  514. };
  515. gsc_0: gsc@13e00000 {
  516. compatible = "samsung,exynos5-gsc";
  517. reg = <0x13e00000 0x1000>;
  518. interrupts = <0 85 0>;
  519. samsung,power-domain = <&pd_gsc>;
  520. clocks = <&clock 256>;
  521. clock-names = "gscl";
  522. };
  523. gsc_1: gsc@13e10000 {
  524. compatible = "samsung,exynos5-gsc";
  525. reg = <0x13e10000 0x1000>;
  526. interrupts = <0 86 0>;
  527. samsung,power-domain = <&pd_gsc>;
  528. clocks = <&clock 257>;
  529. clock-names = "gscl";
  530. };
  531. gsc_2: gsc@13e20000 {
  532. compatible = "samsung,exynos5-gsc";
  533. reg = <0x13e20000 0x1000>;
  534. interrupts = <0 87 0>;
  535. samsung,power-domain = <&pd_gsc>;
  536. clocks = <&clock 258>;
  537. clock-names = "gscl";
  538. };
  539. gsc_3: gsc@13e30000 {
  540. compatible = "samsung,exynos5-gsc";
  541. reg = <0x13e30000 0x1000>;
  542. interrupts = <0 88 0>;
  543. samsung,power-domain = <&pd_gsc>;
  544. clocks = <&clock 259>;
  545. clock-names = "gscl";
  546. };
  547. hdmi {
  548. compatible = "samsung,exynos4212-hdmi";
  549. reg = <0x14530000 0x70000>;
  550. interrupts = <0 95 0>;
  551. clocks = <&clock 344>, <&clock 136>, <&clock 137>,
  552. <&clock 159>, <&clock 1024>;
  553. clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
  554. "sclk_hdmiphy", "mout_hdmi";
  555. };
  556. mixer {
  557. compatible = "samsung,exynos5250-mixer";
  558. reg = <0x14450000 0x10000>;
  559. interrupts = <0 94 0>;
  560. clocks = <&clock 343>, <&clock 136>;
  561. clock-names = "mixer", "sclk_hdmi";
  562. };
  563. dp_phy: video-phy@10040720 {
  564. compatible = "samsung,exynos5250-dp-video-phy";
  565. reg = <0x10040720 4>;
  566. #phy-cells = <0>;
  567. };
  568. dp-controller@145B0000 {
  569. clocks = <&clock 342>;
  570. clock-names = "dp";
  571. phys = <&dp_phy>;
  572. phy-names = "dp";
  573. };
  574. fimd@14400000 {
  575. clocks = <&clock 133>, <&clock 339>;
  576. clock-names = "sclk_fimd", "fimd";
  577. };
  578. adc: adc@12D10000 {
  579. compatible = "samsung,exynos-adc-v1";
  580. reg = <0x12D10000 0x100>, <0x10040718 0x4>;
  581. interrupts = <0 106 0>;
  582. clocks = <&clock 303>;
  583. clock-names = "adc";
  584. #io-channel-cells = <1>;
  585. io-channel-ranges;
  586. status = "disabled";
  587. };
  588. };