irq.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * Copyright (C) 2011-12 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/irqdomain.h>
  13. #include <linux/irqchip.h>
  14. #include "../../drivers/irqchip/irqchip.h"
  15. #include <asm/sections.h>
  16. #include <asm/irq.h>
  17. #include <asm/mach_desc.h>
  18. /*
  19. * Early Hardware specific Interrupt setup
  20. * -Called very early (start_kernel -> setup_arch -> setup_processor)
  21. * -Platform Independent (must for any ARC700)
  22. * -Needed for each CPU (hence not foldable into init_IRQ)
  23. *
  24. * what it does ?
  25. * -Disable all IRQs (on CPU side)
  26. * -Optionally, setup the High priority Interrupts as Level 2 IRQs
  27. */
  28. void arc_init_IRQ(void)
  29. {
  30. int level_mask = 0;
  31. /* Disable all IRQs: enable them as devices request */
  32. write_aux_reg(AUX_IENABLE, 0);
  33. /* setup any high priority Interrupts (Level2 in ARCompact jargon) */
  34. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ3_LV2) << 3;
  35. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ5_LV2) << 5;
  36. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ6_LV2) << 6;
  37. /*
  38. * Write to register, even if no LV2 IRQs configured to reset it
  39. * in case bootloader had mucked with it
  40. */
  41. write_aux_reg(AUX_IRQ_LEV, level_mask);
  42. if (level_mask)
  43. pr_info("Level-2 interrupts bitset %x\n", level_mask);
  44. }
  45. /*
  46. * ARC700 core includes a simple on-chip intc supporting
  47. * -per IRQ enable/disable
  48. * -2 levels of interrupts (high/low)
  49. * -all interrupts being level triggered
  50. *
  51. * To reduce platform code, we assume all IRQs directly hooked-up into intc.
  52. * Platforms with external intc, hence cascaded IRQs, are free to over-ride
  53. * below, per IRQ.
  54. */
  55. static void arc_mask_irq(struct irq_data *data)
  56. {
  57. arch_mask_irq(data->irq);
  58. }
  59. static void arc_unmask_irq(struct irq_data *data)
  60. {
  61. arch_unmask_irq(data->irq);
  62. }
  63. static struct irq_chip onchip_intc = {
  64. .name = "ARC In-core Intc",
  65. .irq_mask = arc_mask_irq,
  66. .irq_unmask = arc_unmask_irq,
  67. };
  68. static int arc_intc_domain_map(struct irq_domain *d, unsigned int irq,
  69. irq_hw_number_t hw)
  70. {
  71. if (irq == TIMER0_IRQ)
  72. irq_set_chip_and_handler(irq, &onchip_intc, handle_percpu_irq);
  73. else
  74. irq_set_chip_and_handler(irq, &onchip_intc, handle_level_irq);
  75. return 0;
  76. }
  77. static const struct irq_domain_ops arc_intc_domain_ops = {
  78. .xlate = irq_domain_xlate_onecell,
  79. .map = arc_intc_domain_map,
  80. };
  81. static struct irq_domain *root_domain;
  82. static int __init
  83. init_onchip_IRQ(struct device_node *intc, struct device_node *parent)
  84. {
  85. if (parent)
  86. panic("DeviceTree incore intc not a root irq controller\n");
  87. root_domain = irq_domain_add_legacy(intc, NR_CPU_IRQS, 0, 0,
  88. &arc_intc_domain_ops, NULL);
  89. if (!root_domain)
  90. panic("root irq domain not avail\n");
  91. /* with this we don't need to export root_domain */
  92. irq_set_default_host(root_domain);
  93. return 0;
  94. }
  95. IRQCHIP_DECLARE(arc_intc, "snps,arc700-intc", init_onchip_IRQ);
  96. /*
  97. * Late Interrupt system init called from start_kernel for Boot CPU only
  98. *
  99. * Since slab must already be initialized, platforms can start doing any
  100. * needed request_irq( )s
  101. */
  102. void __init init_IRQ(void)
  103. {
  104. /* Any external intc can be setup here */
  105. if (machine_desc->init_irq)
  106. machine_desc->init_irq();
  107. /* process the entire interrupt tree in one go */
  108. irqchip_init();
  109. #ifdef CONFIG_SMP
  110. /* Master CPU can initialize it's side of IPI */
  111. if (machine_desc->init_smp)
  112. machine_desc->init_smp(smp_processor_id());
  113. #endif
  114. }
  115. /*
  116. * "C" Entry point for any ARC ISR, called from low level vector handler
  117. * @irq is the vector number read from ICAUSE reg of on-chip intc
  118. */
  119. void arch_do_IRQ(unsigned int irq, struct pt_regs *regs)
  120. {
  121. struct pt_regs *old_regs = set_irq_regs(regs);
  122. irq_enter();
  123. generic_handle_irq(irq);
  124. irq_exit();
  125. set_irq_regs(old_regs);
  126. }
  127. int get_hw_config_num_irq(void)
  128. {
  129. uint32_t val = read_aux_reg(ARC_REG_VECBASE_BCR);
  130. switch (val & 0x03) {
  131. case 0:
  132. return 16;
  133. case 1:
  134. return 32;
  135. case 2:
  136. return 8;
  137. default:
  138. return 0;
  139. }
  140. return 0;
  141. }
  142. /*
  143. * arch_local_irq_enable - Enable interrupts.
  144. *
  145. * 1. Explicitly called to re-enable interrupts
  146. * 2. Implicitly called from spin_unlock_irq, write_unlock_irq etc
  147. * which maybe in hard ISR itself
  148. *
  149. * Semantics of this function change depending on where it is called from:
  150. *
  151. * -If called from hard-ISR, it must not invert interrupt priorities
  152. * e.g. suppose TIMER is high priority (Level 2) IRQ
  153. * Time hard-ISR, timer_interrupt( ) calls spin_unlock_irq several times.
  154. * Here local_irq_enable( ) shd not re-enable lower priority interrupts
  155. * -If called from soft-ISR, it must re-enable all interrupts
  156. * soft ISR are low prioity jobs which can be very slow, thus all IRQs
  157. * must be enabled while they run.
  158. * Now hardware context wise we may still be in L2 ISR (not done rtie)
  159. * still we must re-enable both L1 and L2 IRQs
  160. * Another twist is prev scenario with flow being
  161. * L1 ISR ==> interrupted by L2 ISR ==> L2 soft ISR
  162. * here we must not re-enable Ll as prev Ll Interrupt's h/w context will get
  163. * over-written (this is deficiency in ARC700 Interrupt mechanism)
  164. */
  165. #ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS /* Complex version for 2 IRQ levels */
  166. void arch_local_irq_enable(void)
  167. {
  168. unsigned long flags;
  169. flags = arch_local_save_flags();
  170. /* Allow both L1 and L2 at the onset */
  171. flags |= (STATUS_E1_MASK | STATUS_E2_MASK);
  172. /* Called from hard ISR (between irq_enter and irq_exit) */
  173. if (in_irq()) {
  174. /* If in L2 ISR, don't re-enable any further IRQs as this can
  175. * cause IRQ priorities to get upside down. e.g. it could allow
  176. * L1 be taken while in L2 hard ISR which is wrong not only in
  177. * theory, it can also cause the dreaded L1-L2-L1 scenario
  178. */
  179. if (flags & STATUS_A2_MASK)
  180. flags &= ~(STATUS_E1_MASK | STATUS_E2_MASK);
  181. /* Even if in L1 ISR, allowe Higher prio L2 IRQs */
  182. else if (flags & STATUS_A1_MASK)
  183. flags &= ~(STATUS_E1_MASK);
  184. }
  185. /* called from soft IRQ, ideally we want to re-enable all levels */
  186. else if (in_softirq()) {
  187. /* However if this is case of L1 interrupted by L2,
  188. * re-enabling both may cause whaco L1-L2-L1 scenario
  189. * because ARC700 allows level 1 to interrupt an active L2 ISR
  190. * Thus we disable both
  191. * However some code, executing in soft ISR wants some IRQs
  192. * to be enabled so we re-enable L2 only
  193. *
  194. * How do we determine L1 intr by L2
  195. * -A2 is set (means in L2 ISR)
  196. * -E1 is set in this ISR's pt_regs->status32 which is
  197. * saved copy of status32_l2 when l2 ISR happened
  198. */
  199. struct pt_regs *pt = get_irq_regs();
  200. if ((flags & STATUS_A2_MASK) && pt &&
  201. (pt->status32 & STATUS_A1_MASK)) {
  202. /*flags &= ~(STATUS_E1_MASK | STATUS_E2_MASK); */
  203. flags &= ~(STATUS_E1_MASK);
  204. }
  205. }
  206. arch_local_irq_restore(flags);
  207. }
  208. #else /* ! CONFIG_ARC_COMPACT_IRQ_LEVELS */
  209. /*
  210. * Simpler version for only 1 level of interrupt
  211. * Here we only Worry about Level 1 Bits
  212. */
  213. void arch_local_irq_enable(void)
  214. {
  215. unsigned long flags;
  216. /*
  217. * ARC IDE Drivers tries to re-enable interrupts from hard-isr
  218. * context which is simply wrong
  219. */
  220. if (in_irq()) {
  221. WARN_ONCE(1, "IRQ enabled from hard-isr");
  222. return;
  223. }
  224. flags = arch_local_save_flags();
  225. flags |= (STATUS_E1_MASK | STATUS_E2_MASK);
  226. arch_local_irq_restore(flags);
  227. }
  228. #endif
  229. EXPORT_SYMBOL(arch_local_irq_enable);