gpio.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  104. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  105. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  106. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  107. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  108. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  109. /*
  110. * omap34xx specific GPIO registers
  111. */
  112. #define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
  113. #define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
  114. #define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
  115. #define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
  116. #define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
  117. #define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
  118. struct gpio_bank {
  119. void __iomem *base;
  120. u16 irq;
  121. u16 virtual_irq_start;
  122. int method;
  123. u32 reserved_map;
  124. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  125. u32 suspend_wakeup;
  126. u32 saved_wakeup;
  127. #endif
  128. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  129. u32 non_wakeup_gpios;
  130. u32 enabled_non_wakeup_gpios;
  131. u32 saved_datain;
  132. u32 saved_fallingdetect;
  133. u32 saved_risingdetect;
  134. #endif
  135. spinlock_t lock;
  136. };
  137. #define METHOD_MPUIO 0
  138. #define METHOD_GPIO_1510 1
  139. #define METHOD_GPIO_1610 2
  140. #define METHOD_GPIO_730 3
  141. #define METHOD_GPIO_24XX 4
  142. #ifdef CONFIG_ARCH_OMAP16XX
  143. static struct gpio_bank gpio_bank_1610[5] = {
  144. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  145. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  146. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  147. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  148. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  149. };
  150. #endif
  151. #ifdef CONFIG_ARCH_OMAP15XX
  152. static struct gpio_bank gpio_bank_1510[2] = {
  153. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  154. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  155. };
  156. #endif
  157. #ifdef CONFIG_ARCH_OMAP730
  158. static struct gpio_bank gpio_bank_730[7] = {
  159. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  160. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  161. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  162. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  163. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  164. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  165. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  166. };
  167. #endif
  168. #ifdef CONFIG_ARCH_OMAP24XX
  169. static struct gpio_bank gpio_bank_242x[4] = {
  170. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  171. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  172. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  173. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  174. };
  175. static struct gpio_bank gpio_bank_243x[5] = {
  176. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  177. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  178. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  179. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  180. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  181. };
  182. #endif
  183. #ifdef CONFIG_ARCH_OMAP34XX
  184. static struct gpio_bank gpio_bank_34xx[6] = {
  185. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  186. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  187. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  188. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  189. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  191. };
  192. #endif
  193. static struct gpio_bank *gpio_bank;
  194. static int gpio_bank_count;
  195. static inline struct gpio_bank *get_gpio_bank(int gpio)
  196. {
  197. #ifdef CONFIG_ARCH_OMAP15XX
  198. if (cpu_is_omap15xx()) {
  199. if (OMAP_GPIO_IS_MPUIO(gpio))
  200. return &gpio_bank[0];
  201. return &gpio_bank[1];
  202. }
  203. #endif
  204. #if defined(CONFIG_ARCH_OMAP16XX)
  205. if (cpu_is_omap16xx()) {
  206. if (OMAP_GPIO_IS_MPUIO(gpio))
  207. return &gpio_bank[0];
  208. return &gpio_bank[1 + (gpio >> 4)];
  209. }
  210. #endif
  211. #ifdef CONFIG_ARCH_OMAP730
  212. if (cpu_is_omap730()) {
  213. if (OMAP_GPIO_IS_MPUIO(gpio))
  214. return &gpio_bank[0];
  215. return &gpio_bank[1 + (gpio >> 5)];
  216. }
  217. #endif
  218. #ifdef CONFIG_ARCH_OMAP24XX
  219. if (cpu_is_omap24xx())
  220. return &gpio_bank[gpio >> 5];
  221. #endif
  222. #ifdef CONFIG_ARCH_OMAP34XX
  223. if (cpu_is_omap34xx())
  224. return &gpio_bank[gpio >> 5];
  225. #endif
  226. }
  227. static inline int get_gpio_index(int gpio)
  228. {
  229. #ifdef CONFIG_ARCH_OMAP730
  230. if (cpu_is_omap730())
  231. return gpio & 0x1f;
  232. #endif
  233. #ifdef CONFIG_ARCH_OMAP24XX
  234. if (cpu_is_omap24xx())
  235. return gpio & 0x1f;
  236. #endif
  237. #ifdef CONFIG_ARCH_OMAP34XX
  238. if (cpu_is_omap34xx())
  239. return gpio & 0x1f;
  240. #endif
  241. return gpio & 0x0f;
  242. }
  243. static inline int gpio_valid(int gpio)
  244. {
  245. if (gpio < 0)
  246. return -1;
  247. #ifndef CONFIG_ARCH_OMAP24XX
  248. if (OMAP_GPIO_IS_MPUIO(gpio)) {
  249. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  250. return -1;
  251. return 0;
  252. }
  253. #endif
  254. #ifdef CONFIG_ARCH_OMAP15XX
  255. if (cpu_is_omap15xx() && gpio < 16)
  256. return 0;
  257. #endif
  258. #if defined(CONFIG_ARCH_OMAP16XX)
  259. if ((cpu_is_omap16xx()) && gpio < 64)
  260. return 0;
  261. #endif
  262. #ifdef CONFIG_ARCH_OMAP730
  263. if (cpu_is_omap730() && gpio < 192)
  264. return 0;
  265. #endif
  266. #ifdef CONFIG_ARCH_OMAP24XX
  267. if (cpu_is_omap24xx() && gpio < 128)
  268. return 0;
  269. #endif
  270. #ifdef CONFIG_ARCH_OMAP34XX
  271. if (cpu_is_omap34xx() && gpio < 160)
  272. return 0;
  273. #endif
  274. return -1;
  275. }
  276. static int check_gpio(int gpio)
  277. {
  278. if (unlikely(gpio_valid(gpio)) < 0) {
  279. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  280. dump_stack();
  281. return -1;
  282. }
  283. return 0;
  284. }
  285. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  286. {
  287. void __iomem *reg = bank->base;
  288. u32 l;
  289. switch (bank->method) {
  290. #ifdef CONFIG_ARCH_OMAP1
  291. case METHOD_MPUIO:
  292. reg += OMAP_MPUIO_IO_CNTL;
  293. break;
  294. #endif
  295. #ifdef CONFIG_ARCH_OMAP15XX
  296. case METHOD_GPIO_1510:
  297. reg += OMAP1510_GPIO_DIR_CONTROL;
  298. break;
  299. #endif
  300. #ifdef CONFIG_ARCH_OMAP16XX
  301. case METHOD_GPIO_1610:
  302. reg += OMAP1610_GPIO_DIRECTION;
  303. break;
  304. #endif
  305. #ifdef CONFIG_ARCH_OMAP730
  306. case METHOD_GPIO_730:
  307. reg += OMAP730_GPIO_DIR_CONTROL;
  308. break;
  309. #endif
  310. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  311. case METHOD_GPIO_24XX:
  312. reg += OMAP24XX_GPIO_OE;
  313. break;
  314. #endif
  315. default:
  316. WARN_ON(1);
  317. return;
  318. }
  319. l = __raw_readl(reg);
  320. if (is_input)
  321. l |= 1 << gpio;
  322. else
  323. l &= ~(1 << gpio);
  324. __raw_writel(l, reg);
  325. }
  326. void omap_set_gpio_direction(int gpio, int is_input)
  327. {
  328. struct gpio_bank *bank;
  329. if (check_gpio(gpio) < 0)
  330. return;
  331. bank = get_gpio_bank(gpio);
  332. spin_lock(&bank->lock);
  333. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  334. spin_unlock(&bank->lock);
  335. }
  336. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  337. {
  338. void __iomem *reg = bank->base;
  339. u32 l = 0;
  340. switch (bank->method) {
  341. #ifdef CONFIG_ARCH_OMAP1
  342. case METHOD_MPUIO:
  343. reg += OMAP_MPUIO_OUTPUT;
  344. l = __raw_readl(reg);
  345. if (enable)
  346. l |= 1 << gpio;
  347. else
  348. l &= ~(1 << gpio);
  349. break;
  350. #endif
  351. #ifdef CONFIG_ARCH_OMAP15XX
  352. case METHOD_GPIO_1510:
  353. reg += OMAP1510_GPIO_DATA_OUTPUT;
  354. l = __raw_readl(reg);
  355. if (enable)
  356. l |= 1 << gpio;
  357. else
  358. l &= ~(1 << gpio);
  359. break;
  360. #endif
  361. #ifdef CONFIG_ARCH_OMAP16XX
  362. case METHOD_GPIO_1610:
  363. if (enable)
  364. reg += OMAP1610_GPIO_SET_DATAOUT;
  365. else
  366. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  367. l = 1 << gpio;
  368. break;
  369. #endif
  370. #ifdef CONFIG_ARCH_OMAP730
  371. case METHOD_GPIO_730:
  372. reg += OMAP730_GPIO_DATA_OUTPUT;
  373. l = __raw_readl(reg);
  374. if (enable)
  375. l |= 1 << gpio;
  376. else
  377. l &= ~(1 << gpio);
  378. break;
  379. #endif
  380. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  381. case METHOD_GPIO_24XX:
  382. if (enable)
  383. reg += OMAP24XX_GPIO_SETDATAOUT;
  384. else
  385. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  386. l = 1 << gpio;
  387. break;
  388. #endif
  389. default:
  390. WARN_ON(1);
  391. return;
  392. }
  393. __raw_writel(l, reg);
  394. }
  395. void omap_set_gpio_dataout(int gpio, int enable)
  396. {
  397. struct gpio_bank *bank;
  398. if (check_gpio(gpio) < 0)
  399. return;
  400. bank = get_gpio_bank(gpio);
  401. spin_lock(&bank->lock);
  402. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  403. spin_unlock(&bank->lock);
  404. }
  405. int omap_get_gpio_datain(int gpio)
  406. {
  407. struct gpio_bank *bank;
  408. void __iomem *reg;
  409. if (check_gpio(gpio) < 0)
  410. return -EINVAL;
  411. bank = get_gpio_bank(gpio);
  412. reg = bank->base;
  413. switch (bank->method) {
  414. #ifdef CONFIG_ARCH_OMAP1
  415. case METHOD_MPUIO:
  416. reg += OMAP_MPUIO_INPUT_LATCH;
  417. break;
  418. #endif
  419. #ifdef CONFIG_ARCH_OMAP15XX
  420. case METHOD_GPIO_1510:
  421. reg += OMAP1510_GPIO_DATA_INPUT;
  422. break;
  423. #endif
  424. #ifdef CONFIG_ARCH_OMAP16XX
  425. case METHOD_GPIO_1610:
  426. reg += OMAP1610_GPIO_DATAIN;
  427. break;
  428. #endif
  429. #ifdef CONFIG_ARCH_OMAP730
  430. case METHOD_GPIO_730:
  431. reg += OMAP730_GPIO_DATA_INPUT;
  432. break;
  433. #endif
  434. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  435. case METHOD_GPIO_24XX:
  436. reg += OMAP24XX_GPIO_DATAIN;
  437. break;
  438. #endif
  439. default:
  440. return -EINVAL;
  441. }
  442. return (__raw_readl(reg)
  443. & (1 << get_gpio_index(gpio))) != 0;
  444. }
  445. #define MOD_REG_BIT(reg, bit_mask, set) \
  446. do { \
  447. int l = __raw_readl(base + reg); \
  448. if (set) l |= bit_mask; \
  449. else l &= ~bit_mask; \
  450. __raw_writel(l, base + reg); \
  451. } while(0)
  452. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  453. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  454. {
  455. void __iomem *base = bank->base;
  456. u32 gpio_bit = 1 << gpio;
  457. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  458. trigger & __IRQT_LOWLVL);
  459. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  460. trigger & __IRQT_HIGHLVL);
  461. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  462. trigger & __IRQT_RISEDGE);
  463. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  464. trigger & __IRQT_FALEDGE);
  465. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  466. if (trigger != 0)
  467. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_SETWKUENA);
  468. else
  469. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_CLEARWKUENA);
  470. } else {
  471. if (trigger != 0)
  472. bank->enabled_non_wakeup_gpios |= gpio_bit;
  473. else
  474. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  475. }
  476. /* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
  477. * triggering requested. */
  478. }
  479. #endif
  480. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  481. {
  482. void __iomem *reg = bank->base;
  483. u32 l = 0;
  484. switch (bank->method) {
  485. #ifdef CONFIG_ARCH_OMAP1
  486. case METHOD_MPUIO:
  487. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  488. l = __raw_readl(reg);
  489. if (trigger & __IRQT_RISEDGE)
  490. l |= 1 << gpio;
  491. else if (trigger & __IRQT_FALEDGE)
  492. l &= ~(1 << gpio);
  493. else
  494. goto bad;
  495. break;
  496. #endif
  497. #ifdef CONFIG_ARCH_OMAP15XX
  498. case METHOD_GPIO_1510:
  499. reg += OMAP1510_GPIO_INT_CONTROL;
  500. l = __raw_readl(reg);
  501. if (trigger & __IRQT_RISEDGE)
  502. l |= 1 << gpio;
  503. else if (trigger & __IRQT_FALEDGE)
  504. l &= ~(1 << gpio);
  505. else
  506. goto bad;
  507. break;
  508. #endif
  509. #ifdef CONFIG_ARCH_OMAP16XX
  510. case METHOD_GPIO_1610:
  511. if (gpio & 0x08)
  512. reg += OMAP1610_GPIO_EDGE_CTRL2;
  513. else
  514. reg += OMAP1610_GPIO_EDGE_CTRL1;
  515. gpio &= 0x07;
  516. l = __raw_readl(reg);
  517. l &= ~(3 << (gpio << 1));
  518. if (trigger & __IRQT_RISEDGE)
  519. l |= 2 << (gpio << 1);
  520. if (trigger & __IRQT_FALEDGE)
  521. l |= 1 << (gpio << 1);
  522. if (trigger)
  523. /* Enable wake-up during idle for dynamic tick */
  524. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  525. else
  526. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  527. break;
  528. #endif
  529. #ifdef CONFIG_ARCH_OMAP730
  530. case METHOD_GPIO_730:
  531. reg += OMAP730_GPIO_INT_CONTROL;
  532. l = __raw_readl(reg);
  533. if (trigger & __IRQT_RISEDGE)
  534. l |= 1 << gpio;
  535. else if (trigger & __IRQT_FALEDGE)
  536. l &= ~(1 << gpio);
  537. else
  538. goto bad;
  539. break;
  540. #endif
  541. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  542. case METHOD_GPIO_24XX:
  543. set_24xx_gpio_triggering(bank, gpio, trigger);
  544. break;
  545. #endif
  546. default:
  547. goto bad;
  548. }
  549. __raw_writel(l, reg);
  550. return 0;
  551. bad:
  552. return -EINVAL;
  553. }
  554. static int gpio_irq_type(unsigned irq, unsigned type)
  555. {
  556. struct gpio_bank *bank;
  557. unsigned gpio;
  558. int retval;
  559. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  560. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  561. else
  562. gpio = irq - IH_GPIO_BASE;
  563. if (check_gpio(gpio) < 0)
  564. return -EINVAL;
  565. if (type & ~IRQ_TYPE_SENSE_MASK)
  566. return -EINVAL;
  567. /* OMAP1 allows only only edge triggering */
  568. if (!cpu_class_is_omap2()
  569. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  570. return -EINVAL;
  571. bank = get_irq_chip_data(irq);
  572. spin_lock(&bank->lock);
  573. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  574. if (retval == 0) {
  575. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  576. irq_desc[irq].status |= type;
  577. }
  578. spin_unlock(&bank->lock);
  579. return retval;
  580. }
  581. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  582. {
  583. void __iomem *reg = bank->base;
  584. switch (bank->method) {
  585. #ifdef CONFIG_ARCH_OMAP1
  586. case METHOD_MPUIO:
  587. /* MPUIO irqstatus is reset by reading the status register,
  588. * so do nothing here */
  589. return;
  590. #endif
  591. #ifdef CONFIG_ARCH_OMAP15XX
  592. case METHOD_GPIO_1510:
  593. reg += OMAP1510_GPIO_INT_STATUS;
  594. break;
  595. #endif
  596. #ifdef CONFIG_ARCH_OMAP16XX
  597. case METHOD_GPIO_1610:
  598. reg += OMAP1610_GPIO_IRQSTATUS1;
  599. break;
  600. #endif
  601. #ifdef CONFIG_ARCH_OMAP730
  602. case METHOD_GPIO_730:
  603. reg += OMAP730_GPIO_INT_STATUS;
  604. break;
  605. #endif
  606. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  607. case METHOD_GPIO_24XX:
  608. reg += OMAP24XX_GPIO_IRQSTATUS1;
  609. break;
  610. #endif
  611. default:
  612. WARN_ON(1);
  613. return;
  614. }
  615. __raw_writel(gpio_mask, reg);
  616. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  617. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  618. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  619. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  620. #endif
  621. }
  622. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  623. {
  624. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  625. }
  626. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  627. {
  628. void __iomem *reg = bank->base;
  629. int inv = 0;
  630. u32 l;
  631. u32 mask;
  632. switch (bank->method) {
  633. #ifdef CONFIG_ARCH_OMAP1
  634. case METHOD_MPUIO:
  635. reg += OMAP_MPUIO_GPIO_MASKIT;
  636. mask = 0xffff;
  637. inv = 1;
  638. break;
  639. #endif
  640. #ifdef CONFIG_ARCH_OMAP15XX
  641. case METHOD_GPIO_1510:
  642. reg += OMAP1510_GPIO_INT_MASK;
  643. mask = 0xffff;
  644. inv = 1;
  645. break;
  646. #endif
  647. #ifdef CONFIG_ARCH_OMAP16XX
  648. case METHOD_GPIO_1610:
  649. reg += OMAP1610_GPIO_IRQENABLE1;
  650. mask = 0xffff;
  651. break;
  652. #endif
  653. #ifdef CONFIG_ARCH_OMAP730
  654. case METHOD_GPIO_730:
  655. reg += OMAP730_GPIO_INT_MASK;
  656. mask = 0xffffffff;
  657. inv = 1;
  658. break;
  659. #endif
  660. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  661. case METHOD_GPIO_24XX:
  662. reg += OMAP24XX_GPIO_IRQENABLE1;
  663. mask = 0xffffffff;
  664. break;
  665. #endif
  666. default:
  667. WARN_ON(1);
  668. return 0;
  669. }
  670. l = __raw_readl(reg);
  671. if (inv)
  672. l = ~l;
  673. l &= mask;
  674. return l;
  675. }
  676. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  677. {
  678. void __iomem *reg = bank->base;
  679. u32 l;
  680. switch (bank->method) {
  681. #ifdef CONFIG_ARCH_OMAP1
  682. case METHOD_MPUIO:
  683. reg += OMAP_MPUIO_GPIO_MASKIT;
  684. l = __raw_readl(reg);
  685. if (enable)
  686. l &= ~(gpio_mask);
  687. else
  688. l |= gpio_mask;
  689. break;
  690. #endif
  691. #ifdef CONFIG_ARCH_OMAP15XX
  692. case METHOD_GPIO_1510:
  693. reg += OMAP1510_GPIO_INT_MASK;
  694. l = __raw_readl(reg);
  695. if (enable)
  696. l &= ~(gpio_mask);
  697. else
  698. l |= gpio_mask;
  699. break;
  700. #endif
  701. #ifdef CONFIG_ARCH_OMAP16XX
  702. case METHOD_GPIO_1610:
  703. if (enable)
  704. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  705. else
  706. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  707. l = gpio_mask;
  708. break;
  709. #endif
  710. #ifdef CONFIG_ARCH_OMAP730
  711. case METHOD_GPIO_730:
  712. reg += OMAP730_GPIO_INT_MASK;
  713. l = __raw_readl(reg);
  714. if (enable)
  715. l &= ~(gpio_mask);
  716. else
  717. l |= gpio_mask;
  718. break;
  719. #endif
  720. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  721. case METHOD_GPIO_24XX:
  722. if (enable)
  723. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  724. else
  725. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  726. l = gpio_mask;
  727. break;
  728. #endif
  729. default:
  730. WARN_ON(1);
  731. return;
  732. }
  733. __raw_writel(l, reg);
  734. }
  735. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  736. {
  737. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  738. }
  739. /*
  740. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  741. * 1510 does not seem to have a wake-up register. If JTAG is connected
  742. * to the target, system will wake up always on GPIO events. While
  743. * system is running all registered GPIO interrupts need to have wake-up
  744. * enabled. When system is suspended, only selected GPIO interrupts need
  745. * to have wake-up enabled.
  746. */
  747. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  748. {
  749. switch (bank->method) {
  750. #ifdef CONFIG_ARCH_OMAP16XX
  751. case METHOD_MPUIO:
  752. case METHOD_GPIO_1610:
  753. spin_lock(&bank->lock);
  754. if (enable) {
  755. bank->suspend_wakeup |= (1 << gpio);
  756. enable_irq_wake(bank->irq);
  757. } else {
  758. disable_irq_wake(bank->irq);
  759. bank->suspend_wakeup &= ~(1 << gpio);
  760. }
  761. spin_unlock(&bank->lock);
  762. return 0;
  763. #endif
  764. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  765. case METHOD_GPIO_24XX:
  766. if (bank->non_wakeup_gpios & (1 << gpio)) {
  767. printk(KERN_ERR "Unable to modify wakeup on "
  768. "non-wakeup GPIO%d\n",
  769. (bank - gpio_bank) * 32 + gpio);
  770. return -EINVAL;
  771. }
  772. spin_lock(&bank->lock);
  773. if (enable) {
  774. bank->suspend_wakeup |= (1 << gpio);
  775. enable_irq_wake(bank->irq);
  776. } else {
  777. disable_irq_wake(bank->irq);
  778. bank->suspend_wakeup &= ~(1 << gpio);
  779. }
  780. spin_unlock(&bank->lock);
  781. return 0;
  782. #endif
  783. default:
  784. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  785. bank->method);
  786. return -EINVAL;
  787. }
  788. }
  789. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  790. {
  791. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  792. _set_gpio_irqenable(bank, gpio, 0);
  793. _clear_gpio_irqstatus(bank, gpio);
  794. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  795. }
  796. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  797. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  798. {
  799. unsigned int gpio = irq - IH_GPIO_BASE;
  800. struct gpio_bank *bank;
  801. int retval;
  802. if (check_gpio(gpio) < 0)
  803. return -ENODEV;
  804. bank = get_irq_chip_data(irq);
  805. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  806. return retval;
  807. }
  808. int omap_request_gpio(int gpio)
  809. {
  810. struct gpio_bank *bank;
  811. if (check_gpio(gpio) < 0)
  812. return -EINVAL;
  813. bank = get_gpio_bank(gpio);
  814. spin_lock(&bank->lock);
  815. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  816. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  817. dump_stack();
  818. spin_unlock(&bank->lock);
  819. return -1;
  820. }
  821. bank->reserved_map |= (1 << get_gpio_index(gpio));
  822. /* Set trigger to none. You need to enable the desired trigger with
  823. * request_irq() or set_irq_type().
  824. */
  825. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  826. #ifdef CONFIG_ARCH_OMAP15XX
  827. if (bank->method == METHOD_GPIO_1510) {
  828. void __iomem *reg;
  829. /* Claim the pin for MPU */
  830. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  831. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  832. }
  833. #endif
  834. spin_unlock(&bank->lock);
  835. return 0;
  836. }
  837. void omap_free_gpio(int gpio)
  838. {
  839. struct gpio_bank *bank;
  840. if (check_gpio(gpio) < 0)
  841. return;
  842. bank = get_gpio_bank(gpio);
  843. spin_lock(&bank->lock);
  844. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  845. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  846. dump_stack();
  847. spin_unlock(&bank->lock);
  848. return;
  849. }
  850. #ifdef CONFIG_ARCH_OMAP16XX
  851. if (bank->method == METHOD_GPIO_1610) {
  852. /* Disable wake-up during idle for dynamic tick */
  853. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  854. __raw_writel(1 << get_gpio_index(gpio), reg);
  855. }
  856. #endif
  857. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  858. if (bank->method == METHOD_GPIO_24XX) {
  859. /* Disable wake-up during idle for dynamic tick */
  860. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  861. __raw_writel(1 << get_gpio_index(gpio), reg);
  862. }
  863. #endif
  864. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  865. _reset_gpio(bank, gpio);
  866. spin_unlock(&bank->lock);
  867. }
  868. /*
  869. * We need to unmask the GPIO bank interrupt as soon as possible to
  870. * avoid missing GPIO interrupts for other lines in the bank.
  871. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  872. * in the bank to avoid missing nested interrupts for a GPIO line.
  873. * If we wait to unmask individual GPIO lines in the bank after the
  874. * line's interrupt handler has been run, we may miss some nested
  875. * interrupts.
  876. */
  877. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  878. {
  879. void __iomem *isr_reg = NULL;
  880. u32 isr;
  881. unsigned int gpio_irq;
  882. struct gpio_bank *bank;
  883. u32 retrigger = 0;
  884. int unmasked = 0;
  885. desc->chip->ack(irq);
  886. bank = get_irq_data(irq);
  887. #ifdef CONFIG_ARCH_OMAP1
  888. if (bank->method == METHOD_MPUIO)
  889. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  890. #endif
  891. #ifdef CONFIG_ARCH_OMAP15XX
  892. if (bank->method == METHOD_GPIO_1510)
  893. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  894. #endif
  895. #if defined(CONFIG_ARCH_OMAP16XX)
  896. if (bank->method == METHOD_GPIO_1610)
  897. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  898. #endif
  899. #ifdef CONFIG_ARCH_OMAP730
  900. if (bank->method == METHOD_GPIO_730)
  901. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  902. #endif
  903. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  904. if (bank->method == METHOD_GPIO_24XX)
  905. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  906. #endif
  907. while(1) {
  908. u32 isr_saved, level_mask = 0;
  909. u32 enabled;
  910. enabled = _get_gpio_irqbank_mask(bank);
  911. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  912. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  913. isr &= 0x0000ffff;
  914. if (cpu_class_is_omap2()) {
  915. level_mask =
  916. __raw_readl(bank->base +
  917. OMAP24XX_GPIO_LEVELDETECT0) |
  918. __raw_readl(bank->base +
  919. OMAP24XX_GPIO_LEVELDETECT1);
  920. level_mask &= enabled;
  921. }
  922. /* clear edge sensitive interrupts before handler(s) are
  923. called so that we don't miss any interrupt occurred while
  924. executing them */
  925. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  926. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  927. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  928. /* if there is only edge sensitive GPIO pin interrupts
  929. configured, we could unmask GPIO bank interrupt immediately */
  930. if (!level_mask && !unmasked) {
  931. unmasked = 1;
  932. desc->chip->unmask(irq);
  933. }
  934. isr |= retrigger;
  935. retrigger = 0;
  936. if (!isr)
  937. break;
  938. gpio_irq = bank->virtual_irq_start;
  939. for (; isr != 0; isr >>= 1, gpio_irq++) {
  940. struct irq_desc *d;
  941. int irq_mask;
  942. if (!(isr & 1))
  943. continue;
  944. d = irq_desc + gpio_irq;
  945. /* Don't run the handler if it's already running
  946. * or was disabled lazely.
  947. */
  948. if (unlikely((d->depth ||
  949. (d->status & IRQ_INPROGRESS)))) {
  950. irq_mask = 1 <<
  951. (gpio_irq - bank->virtual_irq_start);
  952. /* The unmasking will be done by
  953. * enable_irq in case it is disabled or
  954. * after returning from the handler if
  955. * it's already running.
  956. */
  957. _enable_gpio_irqbank(bank, irq_mask, 0);
  958. if (!d->depth) {
  959. /* Level triggered interrupts
  960. * won't ever be reentered
  961. */
  962. BUG_ON(level_mask & irq_mask);
  963. d->status |= IRQ_PENDING;
  964. }
  965. continue;
  966. }
  967. desc_handle_irq(gpio_irq, d);
  968. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  969. irq_mask = 1 <<
  970. (gpio_irq - bank->virtual_irq_start);
  971. d->status &= ~IRQ_PENDING;
  972. _enable_gpio_irqbank(bank, irq_mask, 1);
  973. retrigger |= irq_mask;
  974. }
  975. }
  976. if (cpu_class_is_omap2()) {
  977. /* clear level sensitive interrupts after handler(s) */
  978. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  979. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  980. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  981. }
  982. }
  983. /* if bank has any level sensitive GPIO pin interrupt
  984. configured, we must unmask the bank interrupt only after
  985. handler(s) are executed in order to avoid spurious bank
  986. interrupt */
  987. if (!unmasked)
  988. desc->chip->unmask(irq);
  989. }
  990. static void gpio_irq_shutdown(unsigned int irq)
  991. {
  992. unsigned int gpio = irq - IH_GPIO_BASE;
  993. struct gpio_bank *bank = get_irq_chip_data(irq);
  994. _reset_gpio(bank, gpio);
  995. }
  996. static void gpio_ack_irq(unsigned int irq)
  997. {
  998. unsigned int gpio = irq - IH_GPIO_BASE;
  999. struct gpio_bank *bank = get_irq_chip_data(irq);
  1000. _clear_gpio_irqstatus(bank, gpio);
  1001. }
  1002. static void gpio_mask_irq(unsigned int irq)
  1003. {
  1004. unsigned int gpio = irq - IH_GPIO_BASE;
  1005. struct gpio_bank *bank = get_irq_chip_data(irq);
  1006. _set_gpio_irqenable(bank, gpio, 0);
  1007. }
  1008. static void gpio_unmask_irq(unsigned int irq)
  1009. {
  1010. unsigned int gpio = irq - IH_GPIO_BASE;
  1011. unsigned int gpio_idx = get_gpio_index(gpio);
  1012. struct gpio_bank *bank = get_irq_chip_data(irq);
  1013. _set_gpio_irqenable(bank, gpio_idx, 1);
  1014. }
  1015. static struct irq_chip gpio_irq_chip = {
  1016. .name = "GPIO",
  1017. .shutdown = gpio_irq_shutdown,
  1018. .ack = gpio_ack_irq,
  1019. .mask = gpio_mask_irq,
  1020. .unmask = gpio_unmask_irq,
  1021. .set_type = gpio_irq_type,
  1022. .set_wake = gpio_wake_enable,
  1023. };
  1024. /*---------------------------------------------------------------------*/
  1025. #ifdef CONFIG_ARCH_OMAP1
  1026. /* MPUIO uses the always-on 32k clock */
  1027. static void mpuio_ack_irq(unsigned int irq)
  1028. {
  1029. /* The ISR is reset automatically, so do nothing here. */
  1030. }
  1031. static void mpuio_mask_irq(unsigned int irq)
  1032. {
  1033. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1034. struct gpio_bank *bank = get_irq_chip_data(irq);
  1035. _set_gpio_irqenable(bank, gpio, 0);
  1036. }
  1037. static void mpuio_unmask_irq(unsigned int irq)
  1038. {
  1039. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1040. struct gpio_bank *bank = get_irq_chip_data(irq);
  1041. _set_gpio_irqenable(bank, gpio, 1);
  1042. }
  1043. static struct irq_chip mpuio_irq_chip = {
  1044. .name = "MPUIO",
  1045. .ack = mpuio_ack_irq,
  1046. .mask = mpuio_mask_irq,
  1047. .unmask = mpuio_unmask_irq,
  1048. .set_type = gpio_irq_type,
  1049. #ifdef CONFIG_ARCH_OMAP16XX
  1050. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1051. .set_wake = gpio_wake_enable,
  1052. #endif
  1053. };
  1054. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1055. #ifdef CONFIG_ARCH_OMAP16XX
  1056. #include <linux/platform_device.h>
  1057. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1058. {
  1059. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1060. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1061. spin_lock(&bank->lock);
  1062. bank->saved_wakeup = __raw_readl(mask_reg);
  1063. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1064. spin_unlock(&bank->lock);
  1065. return 0;
  1066. }
  1067. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1068. {
  1069. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1070. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1071. spin_lock(&bank->lock);
  1072. __raw_writel(bank->saved_wakeup, mask_reg);
  1073. spin_unlock(&bank->lock);
  1074. return 0;
  1075. }
  1076. /* use platform_driver for this, now that there's no longer any
  1077. * point to sys_device (other than not disturbing old code).
  1078. */
  1079. static struct platform_driver omap_mpuio_driver = {
  1080. .suspend_late = omap_mpuio_suspend_late,
  1081. .resume_early = omap_mpuio_resume_early,
  1082. .driver = {
  1083. .name = "mpuio",
  1084. },
  1085. };
  1086. static struct platform_device omap_mpuio_device = {
  1087. .name = "mpuio",
  1088. .id = -1,
  1089. .dev = {
  1090. .driver = &omap_mpuio_driver.driver,
  1091. }
  1092. /* could list the /proc/iomem resources */
  1093. };
  1094. static inline void mpuio_init(void)
  1095. {
  1096. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1097. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1098. (void) platform_device_register(&omap_mpuio_device);
  1099. }
  1100. #else
  1101. static inline void mpuio_init(void) {}
  1102. #endif /* 16xx */
  1103. #else
  1104. extern struct irq_chip mpuio_irq_chip;
  1105. #define bank_is_mpuio(bank) 0
  1106. static inline void mpuio_init(void) {}
  1107. #endif
  1108. /*---------------------------------------------------------------------*/
  1109. static int initialized;
  1110. #if !defined(CONFIG_ARCH_OMAP3)
  1111. static struct clk * gpio_ick;
  1112. #endif
  1113. #if defined(CONFIG_ARCH_OMAP2)
  1114. static struct clk * gpio_fck;
  1115. #endif
  1116. #if defined(CONFIG_ARCH_OMAP2430)
  1117. static struct clk * gpio5_ick;
  1118. static struct clk * gpio5_fck;
  1119. #endif
  1120. #if defined(CONFIG_ARCH_OMAP3)
  1121. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1122. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1123. #endif
  1124. static int __init _omap_gpio_init(void)
  1125. {
  1126. int i;
  1127. struct gpio_bank *bank;
  1128. #if defined(CONFIG_ARCH_OMAP3)
  1129. char clk_name[11];
  1130. #endif
  1131. initialized = 1;
  1132. #if defined(CONFIG_ARCH_OMAP1)
  1133. if (cpu_is_omap15xx()) {
  1134. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1135. if (IS_ERR(gpio_ick))
  1136. printk("Could not get arm_gpio_ck\n");
  1137. else
  1138. clk_enable(gpio_ick);
  1139. }
  1140. #endif
  1141. #if defined(CONFIG_ARCH_OMAP2)
  1142. if (cpu_class_is_omap2()) {
  1143. gpio_ick = clk_get(NULL, "gpios_ick");
  1144. if (IS_ERR(gpio_ick))
  1145. printk("Could not get gpios_ick\n");
  1146. else
  1147. clk_enable(gpio_ick);
  1148. gpio_fck = clk_get(NULL, "gpios_fck");
  1149. if (IS_ERR(gpio_fck))
  1150. printk("Could not get gpios_fck\n");
  1151. else
  1152. clk_enable(gpio_fck);
  1153. /*
  1154. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1155. */
  1156. #if defined(CONFIG_ARCH_OMAP2430)
  1157. if (cpu_is_omap2430()) {
  1158. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1159. if (IS_ERR(gpio5_ick))
  1160. printk("Could not get gpio5_ick\n");
  1161. else
  1162. clk_enable(gpio5_ick);
  1163. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1164. if (IS_ERR(gpio5_fck))
  1165. printk("Could not get gpio5_fck\n");
  1166. else
  1167. clk_enable(gpio5_fck);
  1168. }
  1169. #endif
  1170. }
  1171. #endif
  1172. #if defined(CONFIG_ARCH_OMAP3)
  1173. if (cpu_is_omap34xx()) {
  1174. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1175. sprintf(clk_name, "gpio%d_ick", i + 1);
  1176. gpio_iclks[i] = clk_get(NULL, clk_name);
  1177. if (IS_ERR(gpio_iclks[i]))
  1178. printk(KERN_ERR "Could not get %s\n", clk_name);
  1179. else
  1180. clk_enable(gpio_iclks[i]);
  1181. sprintf(clk_name, "gpio%d_fck", i + 1);
  1182. gpio_fclks[i] = clk_get(NULL, clk_name);
  1183. if (IS_ERR(gpio_fclks[i]))
  1184. printk(KERN_ERR "Could not get %s\n", clk_name);
  1185. else
  1186. clk_enable(gpio_fclks[i]);
  1187. }
  1188. }
  1189. #endif
  1190. #ifdef CONFIG_ARCH_OMAP15XX
  1191. if (cpu_is_omap15xx()) {
  1192. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1193. gpio_bank_count = 2;
  1194. gpio_bank = gpio_bank_1510;
  1195. }
  1196. #endif
  1197. #if defined(CONFIG_ARCH_OMAP16XX)
  1198. if (cpu_is_omap16xx()) {
  1199. u32 rev;
  1200. gpio_bank_count = 5;
  1201. gpio_bank = gpio_bank_1610;
  1202. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1203. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1204. (rev >> 4) & 0x0f, rev & 0x0f);
  1205. }
  1206. #endif
  1207. #ifdef CONFIG_ARCH_OMAP730
  1208. if (cpu_is_omap730()) {
  1209. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1210. gpio_bank_count = 7;
  1211. gpio_bank = gpio_bank_730;
  1212. }
  1213. #endif
  1214. #ifdef CONFIG_ARCH_OMAP24XX
  1215. if (cpu_is_omap242x()) {
  1216. int rev;
  1217. gpio_bank_count = 4;
  1218. gpio_bank = gpio_bank_242x;
  1219. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1220. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1221. (rev >> 4) & 0x0f, rev & 0x0f);
  1222. }
  1223. if (cpu_is_omap243x()) {
  1224. int rev;
  1225. gpio_bank_count = 5;
  1226. gpio_bank = gpio_bank_243x;
  1227. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1228. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1229. (rev >> 4) & 0x0f, rev & 0x0f);
  1230. }
  1231. #endif
  1232. #ifdef CONFIG_ARCH_OMAP34XX
  1233. if (cpu_is_omap34xx()) {
  1234. int rev;
  1235. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1236. gpio_bank = gpio_bank_34xx;
  1237. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1238. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1239. (rev >> 4) & 0x0f, rev & 0x0f);
  1240. }
  1241. #endif
  1242. for (i = 0; i < gpio_bank_count; i++) {
  1243. int j, gpio_count = 16;
  1244. bank = &gpio_bank[i];
  1245. bank->reserved_map = 0;
  1246. bank->base = IO_ADDRESS(bank->base);
  1247. spin_lock_init(&bank->lock);
  1248. if (bank_is_mpuio(bank))
  1249. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1250. #ifdef CONFIG_ARCH_OMAP15XX
  1251. if (bank->method == METHOD_GPIO_1510) {
  1252. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1253. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1254. }
  1255. #endif
  1256. #if defined(CONFIG_ARCH_OMAP16XX)
  1257. if (bank->method == METHOD_GPIO_1610) {
  1258. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1259. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1260. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1261. }
  1262. #endif
  1263. #ifdef CONFIG_ARCH_OMAP730
  1264. if (bank->method == METHOD_GPIO_730) {
  1265. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1266. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1267. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1268. }
  1269. #endif
  1270. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1271. if (bank->method == METHOD_GPIO_24XX) {
  1272. static const u32 non_wakeup_gpios[] = {
  1273. 0xe203ffc0, 0x08700040
  1274. };
  1275. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1276. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1277. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1278. /* Initialize interface clock ungated, module enabled */
  1279. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1280. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1281. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1282. gpio_count = 32;
  1283. }
  1284. #endif
  1285. for (j = bank->virtual_irq_start;
  1286. j < bank->virtual_irq_start + gpio_count; j++) {
  1287. set_irq_chip_data(j, bank);
  1288. if (bank_is_mpuio(bank))
  1289. set_irq_chip(j, &mpuio_irq_chip);
  1290. else
  1291. set_irq_chip(j, &gpio_irq_chip);
  1292. set_irq_handler(j, handle_simple_irq);
  1293. set_irq_flags(j, IRQF_VALID);
  1294. }
  1295. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1296. set_irq_data(bank->irq, bank);
  1297. }
  1298. /* Enable system clock for GPIO module.
  1299. * The CAM_CLK_CTRL *is* really the right place. */
  1300. if (cpu_is_omap16xx())
  1301. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1302. #if defined(CONFIG_ARCH_OMAP24XX)
  1303. /* Enable autoidle for the OCP interface */
  1304. if (cpu_is_omap24xx())
  1305. omap_writel(1 << 0, 0x48019010);
  1306. #elif defined(CONFIG_ARCH_OMAP34XX)
  1307. if (cpu_is_omap34xx())
  1308. omap_writel(1 << 0, 0x48306814);
  1309. #endif
  1310. return 0;
  1311. }
  1312. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1313. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1314. {
  1315. int i;
  1316. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1317. return 0;
  1318. for (i = 0; i < gpio_bank_count; i++) {
  1319. struct gpio_bank *bank = &gpio_bank[i];
  1320. void __iomem *wake_status;
  1321. void __iomem *wake_clear;
  1322. void __iomem *wake_set;
  1323. switch (bank->method) {
  1324. #ifdef CONFIG_ARCH_OMAP16XX
  1325. case METHOD_GPIO_1610:
  1326. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1327. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1328. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1329. break;
  1330. #endif
  1331. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1332. case METHOD_GPIO_24XX:
  1333. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1334. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1335. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1336. break;
  1337. #endif
  1338. default:
  1339. continue;
  1340. }
  1341. spin_lock(&bank->lock);
  1342. bank->saved_wakeup = __raw_readl(wake_status);
  1343. __raw_writel(0xffffffff, wake_clear);
  1344. __raw_writel(bank->suspend_wakeup, wake_set);
  1345. spin_unlock(&bank->lock);
  1346. }
  1347. return 0;
  1348. }
  1349. static int omap_gpio_resume(struct sys_device *dev)
  1350. {
  1351. int i;
  1352. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1353. return 0;
  1354. for (i = 0; i < gpio_bank_count; i++) {
  1355. struct gpio_bank *bank = &gpio_bank[i];
  1356. void __iomem *wake_clear;
  1357. void __iomem *wake_set;
  1358. switch (bank->method) {
  1359. #ifdef CONFIG_ARCH_OMAP16XX
  1360. case METHOD_GPIO_1610:
  1361. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1362. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1363. break;
  1364. #endif
  1365. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1366. case METHOD_GPIO_24XX:
  1367. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1368. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1369. break;
  1370. #endif
  1371. default:
  1372. continue;
  1373. }
  1374. spin_lock(&bank->lock);
  1375. __raw_writel(0xffffffff, wake_clear);
  1376. __raw_writel(bank->saved_wakeup, wake_set);
  1377. spin_unlock(&bank->lock);
  1378. }
  1379. return 0;
  1380. }
  1381. static struct sysdev_class omap_gpio_sysclass = {
  1382. .name = "gpio",
  1383. .suspend = omap_gpio_suspend,
  1384. .resume = omap_gpio_resume,
  1385. };
  1386. static struct sys_device omap_gpio_device = {
  1387. .id = 0,
  1388. .cls = &omap_gpio_sysclass,
  1389. };
  1390. #endif
  1391. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1392. static int workaround_enabled;
  1393. void omap2_gpio_prepare_for_retention(void)
  1394. {
  1395. int i, c = 0;
  1396. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1397. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1398. for (i = 0; i < gpio_bank_count; i++) {
  1399. struct gpio_bank *bank = &gpio_bank[i];
  1400. u32 l1, l2;
  1401. if (!(bank->enabled_non_wakeup_gpios))
  1402. continue;
  1403. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1404. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1405. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1406. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1407. #endif
  1408. bank->saved_fallingdetect = l1;
  1409. bank->saved_risingdetect = l2;
  1410. l1 &= ~bank->enabled_non_wakeup_gpios;
  1411. l2 &= ~bank->enabled_non_wakeup_gpios;
  1412. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1413. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1414. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1415. #endif
  1416. c++;
  1417. }
  1418. if (!c) {
  1419. workaround_enabled = 0;
  1420. return;
  1421. }
  1422. workaround_enabled = 1;
  1423. }
  1424. void omap2_gpio_resume_after_retention(void)
  1425. {
  1426. int i;
  1427. if (!workaround_enabled)
  1428. return;
  1429. for (i = 0; i < gpio_bank_count; i++) {
  1430. struct gpio_bank *bank = &gpio_bank[i];
  1431. u32 l;
  1432. if (!(bank->enabled_non_wakeup_gpios))
  1433. continue;
  1434. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1435. __raw_writel(bank->saved_fallingdetect,
  1436. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1437. __raw_writel(bank->saved_risingdetect,
  1438. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1439. #endif
  1440. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1441. * state. If so, generate an IRQ by software. This is
  1442. * horribly racy, but it's the best we can do to work around
  1443. * this silicon bug. */
  1444. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1445. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1446. #endif
  1447. l ^= bank->saved_datain;
  1448. l &= bank->non_wakeup_gpios;
  1449. if (l) {
  1450. u32 old0, old1;
  1451. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1452. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1453. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1454. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1455. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1456. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1457. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1458. #endif
  1459. }
  1460. }
  1461. }
  1462. #endif
  1463. /*
  1464. * This may get called early from board specific init
  1465. * for boards that have interrupts routed via FPGA.
  1466. */
  1467. int __init omap_gpio_init(void)
  1468. {
  1469. if (!initialized)
  1470. return _omap_gpio_init();
  1471. else
  1472. return 0;
  1473. }
  1474. static int __init omap_gpio_sysinit(void)
  1475. {
  1476. int ret = 0;
  1477. if (!initialized)
  1478. ret = _omap_gpio_init();
  1479. mpuio_init();
  1480. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1481. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1482. if (ret == 0) {
  1483. ret = sysdev_class_register(&omap_gpio_sysclass);
  1484. if (ret == 0)
  1485. ret = sysdev_register(&omap_gpio_device);
  1486. }
  1487. }
  1488. #endif
  1489. return ret;
  1490. }
  1491. EXPORT_SYMBOL(omap_request_gpio);
  1492. EXPORT_SYMBOL(omap_free_gpio);
  1493. EXPORT_SYMBOL(omap_set_gpio_direction);
  1494. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1495. EXPORT_SYMBOL(omap_get_gpio_datain);
  1496. arch_initcall(omap_gpio_sysinit);
  1497. #ifdef CONFIG_DEBUG_FS
  1498. #include <linux/debugfs.h>
  1499. #include <linux/seq_file.h>
  1500. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1501. {
  1502. void __iomem *reg = bank->base;
  1503. switch (bank->method) {
  1504. case METHOD_MPUIO:
  1505. reg += OMAP_MPUIO_IO_CNTL;
  1506. break;
  1507. case METHOD_GPIO_1510:
  1508. reg += OMAP1510_GPIO_DIR_CONTROL;
  1509. break;
  1510. case METHOD_GPIO_1610:
  1511. reg += OMAP1610_GPIO_DIRECTION;
  1512. break;
  1513. case METHOD_GPIO_730:
  1514. reg += OMAP730_GPIO_DIR_CONTROL;
  1515. break;
  1516. case METHOD_GPIO_24XX:
  1517. reg += OMAP24XX_GPIO_OE;
  1518. break;
  1519. }
  1520. return __raw_readl(reg) & mask;
  1521. }
  1522. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1523. {
  1524. unsigned i, j, gpio;
  1525. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1526. struct gpio_bank *bank = gpio_bank + i;
  1527. unsigned bankwidth = 16;
  1528. u32 mask = 1;
  1529. if (bank_is_mpuio(bank))
  1530. gpio = OMAP_MPUIO(0);
  1531. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1532. bankwidth = 32;
  1533. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1534. unsigned irq, value, is_in, irqstat;
  1535. if (!(bank->reserved_map & mask))
  1536. continue;
  1537. irq = bank->virtual_irq_start + j;
  1538. value = omap_get_gpio_datain(gpio);
  1539. is_in = gpio_is_input(bank, mask);
  1540. if (bank_is_mpuio(bank))
  1541. seq_printf(s, "MPUIO %2d: ", j);
  1542. else
  1543. seq_printf(s, "GPIO %3d: ", gpio);
  1544. seq_printf(s, "%s %s",
  1545. is_in ? "in " : "out",
  1546. value ? "hi" : "lo");
  1547. irqstat = irq_desc[irq].status;
  1548. if (is_in && ((bank->suspend_wakeup & mask)
  1549. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1550. char *trigger = NULL;
  1551. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1552. case IRQ_TYPE_EDGE_FALLING:
  1553. trigger = "falling";
  1554. break;
  1555. case IRQ_TYPE_EDGE_RISING:
  1556. trigger = "rising";
  1557. break;
  1558. case IRQ_TYPE_EDGE_BOTH:
  1559. trigger = "bothedge";
  1560. break;
  1561. case IRQ_TYPE_LEVEL_LOW:
  1562. trigger = "low";
  1563. break;
  1564. case IRQ_TYPE_LEVEL_HIGH:
  1565. trigger = "high";
  1566. break;
  1567. case IRQ_TYPE_NONE:
  1568. trigger = "(unspecified)";
  1569. break;
  1570. }
  1571. seq_printf(s, ", irq-%d %s%s",
  1572. irq, trigger,
  1573. (bank->suspend_wakeup & mask)
  1574. ? " wakeup" : "");
  1575. }
  1576. seq_printf(s, "\n");
  1577. }
  1578. if (bank_is_mpuio(bank)) {
  1579. seq_printf(s, "\n");
  1580. gpio = 0;
  1581. }
  1582. }
  1583. return 0;
  1584. }
  1585. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1586. {
  1587. return single_open(file, dbg_gpio_show, &inode->i_private);
  1588. }
  1589. static const struct file_operations debug_fops = {
  1590. .open = dbg_gpio_open,
  1591. .read = seq_read,
  1592. .llseek = seq_lseek,
  1593. .release = single_release,
  1594. };
  1595. static int __init omap_gpio_debuginit(void)
  1596. {
  1597. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1598. NULL, NULL, &debug_fops);
  1599. return 0;
  1600. }
  1601. late_initcall(omap_gpio_debuginit);
  1602. #endif