pch_gbe_main.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.00"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. #define PCH_GBE_ETH_ALEN 6
  71. /* This defines the bits that are set in the Interrupt Mask
  72. * Set/Read Register. Each bit is documented below:
  73. * o RXT0 = Receiver Timer Interrupt (ring 0)
  74. * o TXDW = Transmit Descriptor Written Back
  75. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  76. * o RXSEQ = Receive Sequence Error
  77. * o LSC = Link Status Change
  78. */
  79. #define PCH_GBE_INT_ENABLE_MASK ( \
  80. PCH_GBE_INT_RX_DMA_CMPLT | \
  81. PCH_GBE_INT_RX_DSC_EMP | \
  82. PCH_GBE_INT_RX_FIFO_ERR | \
  83. PCH_GBE_INT_WOL_DET | \
  84. PCH_GBE_INT_TX_CMPLT \
  85. )
  86. #define PCH_GBE_INT_DISABLE_ALL 0
  87. #ifdef CONFIG_PCH_PTP
  88. /* Macros for ieee1588 */
  89. /* 0x40 Time Synchronization Channel Control Register Bits */
  90. #define MASTER_MODE (1<<0)
  91. #define SLAVE_MODE (0<<0)
  92. #define V2_MODE (1<<31)
  93. #define CAP_MODE0 (0<<16)
  94. #define CAP_MODE2 (1<<17)
  95. /* 0x44 Time Synchronization Channel Event Register Bits */
  96. #define TX_SNAPSHOT_LOCKED (1<<0)
  97. #define RX_SNAPSHOT_LOCKED (1<<1)
  98. #endif
  99. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  100. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  101. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  102. int data);
  103. #ifdef CONFIG_PCH_PTP
  104. static struct sock_filter ptp_filter[] = {
  105. PTP_FILTER
  106. };
  107. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  108. {
  109. u8 *data = skb->data;
  110. unsigned int offset;
  111. u16 *hi, *id;
  112. u32 lo;
  113. if ((sk_run_filter(skb, ptp_filter) != PTP_CLASS_V2_IPV4) &&
  114. (sk_run_filter(skb, ptp_filter) != PTP_CLASS_V1_IPV4)) {
  115. return 0;
  116. }
  117. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  118. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  119. return 0;
  120. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  121. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  122. memcpy(&lo, &hi[1], sizeof(lo));
  123. return (uid_hi == *hi &&
  124. uid_lo == lo &&
  125. seqid == *id);
  126. }
  127. static void pch_rx_timestamp(
  128. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  129. {
  130. struct skb_shared_hwtstamps *shhwtstamps;
  131. struct pci_dev *pdev;
  132. u64 ns;
  133. u32 hi, lo, val;
  134. u16 uid, seq;
  135. if (!adapter->hwts_rx_en)
  136. return;
  137. /* Get ieee1588's dev information */
  138. pdev = adapter->ptp_pdev;
  139. val = pch_ch_event_read(pdev);
  140. if (!(val & RX_SNAPSHOT_LOCKED))
  141. return;
  142. lo = pch_src_uuid_lo_read(pdev);
  143. hi = pch_src_uuid_hi_read(pdev);
  144. uid = hi & 0xffff;
  145. seq = (hi >> 16) & 0xffff;
  146. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  147. goto out;
  148. ns = pch_rx_snap_read(pdev);
  149. shhwtstamps = skb_hwtstamps(skb);
  150. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  151. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  152. out:
  153. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  154. }
  155. static void pch_tx_timestamp(
  156. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  157. {
  158. struct skb_shared_hwtstamps shhwtstamps;
  159. struct pci_dev *pdev;
  160. struct skb_shared_info *shtx;
  161. u64 ns;
  162. u32 cnt, val;
  163. shtx = skb_shinfo(skb);
  164. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  165. return;
  166. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  167. /* Get ieee1588's dev information */
  168. pdev = adapter->ptp_pdev;
  169. /*
  170. * This really stinks, but we have to poll for the Tx time stamp.
  171. * Usually, the time stamp is ready after 4 to 6 microseconds.
  172. */
  173. for (cnt = 0; cnt < 100; cnt++) {
  174. val = pch_ch_event_read(pdev);
  175. if (val & TX_SNAPSHOT_LOCKED)
  176. break;
  177. udelay(1);
  178. }
  179. if (!(val & TX_SNAPSHOT_LOCKED)) {
  180. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  181. return;
  182. }
  183. ns = pch_tx_snap_read(pdev);
  184. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  185. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  186. skb_tstamp_tx(skb, &shhwtstamps);
  187. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  188. }
  189. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  190. {
  191. struct hwtstamp_config cfg;
  192. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  193. struct pci_dev *pdev;
  194. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  195. return -EFAULT;
  196. if (cfg.flags) /* reserved for future extensions */
  197. return -EINVAL;
  198. /* Get ieee1588's dev information */
  199. pdev = adapter->ptp_pdev;
  200. switch (cfg.tx_type) {
  201. case HWTSTAMP_TX_OFF:
  202. adapter->hwts_tx_en = 0;
  203. break;
  204. case HWTSTAMP_TX_ON:
  205. adapter->hwts_tx_en = 1;
  206. break;
  207. default:
  208. return -ERANGE;
  209. }
  210. switch (cfg.rx_filter) {
  211. case HWTSTAMP_FILTER_NONE:
  212. adapter->hwts_rx_en = 0;
  213. break;
  214. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  215. adapter->hwts_rx_en = 0;
  216. pch_ch_control_write(pdev, (SLAVE_MODE | CAP_MODE0));
  217. break;
  218. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  219. adapter->hwts_rx_en = 1;
  220. pch_ch_control_write(pdev, (MASTER_MODE | CAP_MODE0));
  221. break;
  222. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  223. adapter->hwts_rx_en = 1;
  224. pch_ch_control_write(pdev, (V2_MODE | CAP_MODE2));
  225. break;
  226. default:
  227. return -ERANGE;
  228. }
  229. /* Clear out any old time stamps. */
  230. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  231. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  232. }
  233. #endif
  234. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  235. {
  236. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  237. }
  238. /**
  239. * pch_gbe_mac_read_mac_addr - Read MAC address
  240. * @hw: Pointer to the HW structure
  241. * Returns
  242. * 0: Successful.
  243. */
  244. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  245. {
  246. u32 adr1a, adr1b;
  247. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  248. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  249. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  250. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  251. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  252. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  253. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  254. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  255. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  256. return 0;
  257. }
  258. /**
  259. * pch_gbe_wait_clr_bit - Wait to clear a bit
  260. * @reg: Pointer of register
  261. * @busy: Busy bit
  262. */
  263. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  264. {
  265. u32 tmp;
  266. /* wait busy */
  267. tmp = 1000;
  268. while ((ioread32(reg) & bit) && --tmp)
  269. cpu_relax();
  270. if (!tmp)
  271. pr_err("Error: busy bit is not cleared\n");
  272. }
  273. /**
  274. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  275. * @reg: Pointer of register
  276. * @busy: Busy bit
  277. */
  278. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  279. {
  280. u32 tmp;
  281. int ret = -1;
  282. /* wait busy */
  283. tmp = 20;
  284. while ((ioread32(reg) & bit) && --tmp)
  285. udelay(5);
  286. if (!tmp)
  287. pr_err("Error: busy bit is not cleared\n");
  288. else
  289. ret = 0;
  290. return ret;
  291. }
  292. /**
  293. * pch_gbe_mac_mar_set - Set MAC address register
  294. * @hw: Pointer to the HW structure
  295. * @addr: Pointer to the MAC address
  296. * @index: MAC address array register
  297. */
  298. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  299. {
  300. u32 mar_low, mar_high, adrmask;
  301. pr_debug("index : 0x%x\n", index);
  302. /*
  303. * HW expects these in little endian so we reverse the byte order
  304. * from network order (big endian) to little endian
  305. */
  306. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  307. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  308. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  309. /* Stop the MAC Address of index. */
  310. adrmask = ioread32(&hw->reg->ADDR_MASK);
  311. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  312. /* wait busy */
  313. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  314. /* Set the MAC address to the MAC address 1A/1B register */
  315. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  316. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  317. /* Start the MAC address of index */
  318. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  319. /* wait busy */
  320. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  321. }
  322. /**
  323. * pch_gbe_mac_reset_hw - Reset hardware
  324. * @hw: Pointer to the HW structure
  325. */
  326. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  327. {
  328. /* Read the MAC address. and store to the private data */
  329. pch_gbe_mac_read_mac_addr(hw);
  330. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  331. #ifdef PCH_GBE_MAC_IFOP_RGMII
  332. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  333. #endif
  334. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  335. /* Setup the receive address */
  336. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  337. return;
  338. }
  339. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  340. {
  341. /* Read the MAC address. and store to the private data */
  342. pch_gbe_mac_read_mac_addr(hw);
  343. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  344. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  345. /* Setup the MAC address */
  346. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  347. return;
  348. }
  349. /**
  350. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  351. * @hw: Pointer to the HW structure
  352. * @mar_count: Receive address registers
  353. */
  354. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  355. {
  356. u32 i;
  357. /* Setup the receive address */
  358. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  359. /* Zero out the other receive addresses */
  360. for (i = 1; i < mar_count; i++) {
  361. iowrite32(0, &hw->reg->mac_adr[i].high);
  362. iowrite32(0, &hw->reg->mac_adr[i].low);
  363. }
  364. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  365. /* wait busy */
  366. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  367. }
  368. /**
  369. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  370. * @hw: Pointer to the HW structure
  371. * @mc_addr_list: Array of multicast addresses to program
  372. * @mc_addr_count: Number of multicast addresses to program
  373. * @mar_used_count: The first MAC Address register free to program
  374. * @mar_total_num: Total number of supported MAC Address Registers
  375. */
  376. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  377. u8 *mc_addr_list, u32 mc_addr_count,
  378. u32 mar_used_count, u32 mar_total_num)
  379. {
  380. u32 i, adrmask;
  381. /* Load the first set of multicast addresses into the exact
  382. * filters (RAR). If there are not enough to fill the RAR
  383. * array, clear the filters.
  384. */
  385. for (i = mar_used_count; i < mar_total_num; i++) {
  386. if (mc_addr_count) {
  387. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  388. mc_addr_count--;
  389. mc_addr_list += PCH_GBE_ETH_ALEN;
  390. } else {
  391. /* Clear MAC address mask */
  392. adrmask = ioread32(&hw->reg->ADDR_MASK);
  393. iowrite32((adrmask | (0x0001 << i)),
  394. &hw->reg->ADDR_MASK);
  395. /* wait busy */
  396. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  397. /* Clear MAC address */
  398. iowrite32(0, &hw->reg->mac_adr[i].high);
  399. iowrite32(0, &hw->reg->mac_adr[i].low);
  400. }
  401. }
  402. }
  403. /**
  404. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  405. * @hw: Pointer to the HW structure
  406. * Returns
  407. * 0: Successful.
  408. * Negative value: Failed.
  409. */
  410. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  411. {
  412. struct pch_gbe_mac_info *mac = &hw->mac;
  413. u32 rx_fctrl;
  414. pr_debug("mac->fc = %u\n", mac->fc);
  415. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  416. switch (mac->fc) {
  417. case PCH_GBE_FC_NONE:
  418. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  419. mac->tx_fc_enable = false;
  420. break;
  421. case PCH_GBE_FC_RX_PAUSE:
  422. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  423. mac->tx_fc_enable = false;
  424. break;
  425. case PCH_GBE_FC_TX_PAUSE:
  426. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  427. mac->tx_fc_enable = true;
  428. break;
  429. case PCH_GBE_FC_FULL:
  430. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  431. mac->tx_fc_enable = true;
  432. break;
  433. default:
  434. pr_err("Flow control param set incorrectly\n");
  435. return -EINVAL;
  436. }
  437. if (mac->link_duplex == DUPLEX_HALF)
  438. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  439. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  440. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  441. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  442. return 0;
  443. }
  444. /**
  445. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  446. * @hw: Pointer to the HW structure
  447. * @wu_evt: Wake up event
  448. */
  449. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  450. {
  451. u32 addr_mask;
  452. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  453. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  454. if (wu_evt) {
  455. /* Set Wake-On-Lan address mask */
  456. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  457. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  458. /* wait busy */
  459. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  460. iowrite32(0, &hw->reg->WOL_ST);
  461. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  462. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  463. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  464. } else {
  465. iowrite32(0, &hw->reg->WOL_CTRL);
  466. iowrite32(0, &hw->reg->WOL_ST);
  467. }
  468. return;
  469. }
  470. /**
  471. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  472. * @hw: Pointer to the HW structure
  473. * @addr: Address of PHY
  474. * @dir: Operetion. (Write or Read)
  475. * @reg: Access register of PHY
  476. * @data: Write data.
  477. *
  478. * Returns: Read date.
  479. */
  480. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  481. u16 data)
  482. {
  483. u32 data_out = 0;
  484. unsigned int i;
  485. unsigned long flags;
  486. spin_lock_irqsave(&hw->miim_lock, flags);
  487. for (i = 100; i; --i) {
  488. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  489. break;
  490. udelay(20);
  491. }
  492. if (i == 0) {
  493. pr_err("pch-gbe.miim won't go Ready\n");
  494. spin_unlock_irqrestore(&hw->miim_lock, flags);
  495. return 0; /* No way to indicate timeout error */
  496. }
  497. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  498. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  499. dir | data), &hw->reg->MIIM);
  500. for (i = 0; i < 100; i++) {
  501. udelay(20);
  502. data_out = ioread32(&hw->reg->MIIM);
  503. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  504. break;
  505. }
  506. spin_unlock_irqrestore(&hw->miim_lock, flags);
  507. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  508. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  509. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  510. return (u16) data_out;
  511. }
  512. /**
  513. * pch_gbe_mac_set_pause_packet - Set pause packet
  514. * @hw: Pointer to the HW structure
  515. */
  516. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  517. {
  518. unsigned long tmp2, tmp3;
  519. /* Set Pause packet */
  520. tmp2 = hw->mac.addr[1];
  521. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  522. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  523. tmp3 = hw->mac.addr[5];
  524. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  525. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  526. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  527. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  528. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  529. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  530. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  531. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  532. /* Transmit Pause Packet */
  533. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  534. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  535. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  536. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  537. ioread32(&hw->reg->PAUSE_PKT5));
  538. return;
  539. }
  540. /**
  541. * pch_gbe_alloc_queues - Allocate memory for all rings
  542. * @adapter: Board private structure to initialize
  543. * Returns
  544. * 0: Successfully
  545. * Negative value: Failed
  546. */
  547. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  548. {
  549. int size;
  550. size = (int)sizeof(struct pch_gbe_tx_ring);
  551. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  552. if (!adapter->tx_ring)
  553. return -ENOMEM;
  554. size = (int)sizeof(struct pch_gbe_rx_ring);
  555. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  556. if (!adapter->rx_ring) {
  557. kfree(adapter->tx_ring);
  558. return -ENOMEM;
  559. }
  560. return 0;
  561. }
  562. /**
  563. * pch_gbe_init_stats - Initialize status
  564. * @adapter: Board private structure to initialize
  565. */
  566. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  567. {
  568. memset(&adapter->stats, 0, sizeof(adapter->stats));
  569. return;
  570. }
  571. /**
  572. * pch_gbe_init_phy - Initialize PHY
  573. * @adapter: Board private structure to initialize
  574. * Returns
  575. * 0: Successfully
  576. * Negative value: Failed
  577. */
  578. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  579. {
  580. struct net_device *netdev = adapter->netdev;
  581. u32 addr;
  582. u16 bmcr, stat;
  583. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  584. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  585. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  586. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  587. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  588. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  589. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  590. break;
  591. }
  592. adapter->hw.phy.addr = adapter->mii.phy_id;
  593. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  594. if (addr == 32)
  595. return -EAGAIN;
  596. /* Selected the phy and isolate the rest */
  597. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  598. if (addr != adapter->mii.phy_id) {
  599. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  600. BMCR_ISOLATE);
  601. } else {
  602. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  603. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  604. bmcr & ~BMCR_ISOLATE);
  605. }
  606. }
  607. /* MII setup */
  608. adapter->mii.phy_id_mask = 0x1F;
  609. adapter->mii.reg_num_mask = 0x1F;
  610. adapter->mii.dev = adapter->netdev;
  611. adapter->mii.mdio_read = pch_gbe_mdio_read;
  612. adapter->mii.mdio_write = pch_gbe_mdio_write;
  613. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  614. return 0;
  615. }
  616. /**
  617. * pch_gbe_mdio_read - The read function for mii
  618. * @netdev: Network interface device structure
  619. * @addr: Phy ID
  620. * @reg: Access location
  621. * Returns
  622. * 0: Successfully
  623. * Negative value: Failed
  624. */
  625. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  626. {
  627. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  628. struct pch_gbe_hw *hw = &adapter->hw;
  629. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  630. (u16) 0);
  631. }
  632. /**
  633. * pch_gbe_mdio_write - The write function for mii
  634. * @netdev: Network interface device structure
  635. * @addr: Phy ID (not used)
  636. * @reg: Access location
  637. * @data: Write data
  638. */
  639. static void pch_gbe_mdio_write(struct net_device *netdev,
  640. int addr, int reg, int data)
  641. {
  642. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  643. struct pch_gbe_hw *hw = &adapter->hw;
  644. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  645. }
  646. /**
  647. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  648. * @work: Pointer of board private structure
  649. */
  650. static void pch_gbe_reset_task(struct work_struct *work)
  651. {
  652. struct pch_gbe_adapter *adapter;
  653. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  654. rtnl_lock();
  655. pch_gbe_reinit_locked(adapter);
  656. rtnl_unlock();
  657. }
  658. /**
  659. * pch_gbe_reinit_locked- Re-initialization
  660. * @adapter: Board private structure
  661. */
  662. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  663. {
  664. pch_gbe_down(adapter);
  665. pch_gbe_up(adapter);
  666. }
  667. /**
  668. * pch_gbe_reset - Reset GbE
  669. * @adapter: Board private structure
  670. */
  671. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  672. {
  673. pch_gbe_mac_reset_hw(&adapter->hw);
  674. /* Setup the receive address. */
  675. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  676. if (pch_gbe_hal_init_hw(&adapter->hw))
  677. pr_err("Hardware Error\n");
  678. }
  679. /**
  680. * pch_gbe_free_irq - Free an interrupt
  681. * @adapter: Board private structure
  682. */
  683. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  684. {
  685. struct net_device *netdev = adapter->netdev;
  686. free_irq(adapter->pdev->irq, netdev);
  687. if (adapter->have_msi) {
  688. pci_disable_msi(adapter->pdev);
  689. pr_debug("call pci_disable_msi\n");
  690. }
  691. }
  692. /**
  693. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  694. * @adapter: Board private structure
  695. */
  696. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  697. {
  698. struct pch_gbe_hw *hw = &adapter->hw;
  699. atomic_inc(&adapter->irq_sem);
  700. iowrite32(0, &hw->reg->INT_EN);
  701. ioread32(&hw->reg->INT_ST);
  702. synchronize_irq(adapter->pdev->irq);
  703. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  704. }
  705. /**
  706. * pch_gbe_irq_enable - Enable default interrupt generation settings
  707. * @adapter: Board private structure
  708. */
  709. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  710. {
  711. struct pch_gbe_hw *hw = &adapter->hw;
  712. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  713. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  714. ioread32(&hw->reg->INT_ST);
  715. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  716. }
  717. /**
  718. * pch_gbe_setup_tctl - configure the Transmit control registers
  719. * @adapter: Board private structure
  720. */
  721. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  722. {
  723. struct pch_gbe_hw *hw = &adapter->hw;
  724. u32 tx_mode, tcpip;
  725. tx_mode = PCH_GBE_TM_LONG_PKT |
  726. PCH_GBE_TM_ST_AND_FD |
  727. PCH_GBE_TM_SHORT_PKT |
  728. PCH_GBE_TM_TH_TX_STRT_8 |
  729. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  730. iowrite32(tx_mode, &hw->reg->TX_MODE);
  731. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  732. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  733. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  734. return;
  735. }
  736. /**
  737. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  738. * @adapter: Board private structure
  739. */
  740. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  741. {
  742. struct pch_gbe_hw *hw = &adapter->hw;
  743. u32 tdba, tdlen, dctrl;
  744. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  745. (unsigned long long)adapter->tx_ring->dma,
  746. adapter->tx_ring->size);
  747. /* Setup the HW Tx Head and Tail descriptor pointers */
  748. tdba = adapter->tx_ring->dma;
  749. tdlen = adapter->tx_ring->size - 0x10;
  750. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  751. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  752. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  753. /* Enables Transmission DMA */
  754. dctrl = ioread32(&hw->reg->DMA_CTRL);
  755. dctrl |= PCH_GBE_TX_DMA_EN;
  756. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  757. }
  758. /**
  759. * pch_gbe_setup_rctl - Configure the receive control registers
  760. * @adapter: Board private structure
  761. */
  762. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  763. {
  764. struct pch_gbe_hw *hw = &adapter->hw;
  765. u32 rx_mode, tcpip;
  766. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  767. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  768. iowrite32(rx_mode, &hw->reg->RX_MODE);
  769. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  770. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  771. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  772. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  773. return;
  774. }
  775. /**
  776. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  777. * @adapter: Board private structure
  778. */
  779. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  780. {
  781. struct pch_gbe_hw *hw = &adapter->hw;
  782. u32 rdba, rdlen, rctl, rxdma;
  783. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  784. (unsigned long long)adapter->rx_ring->dma,
  785. adapter->rx_ring->size);
  786. pch_gbe_mac_force_mac_fc(hw);
  787. /* Disables Receive MAC */
  788. rctl = ioread32(&hw->reg->MAC_RX_EN);
  789. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  790. /* Disables Receive DMA */
  791. rxdma = ioread32(&hw->reg->DMA_CTRL);
  792. rxdma &= ~PCH_GBE_RX_DMA_EN;
  793. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  794. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  795. ioread32(&hw->reg->MAC_RX_EN),
  796. ioread32(&hw->reg->DMA_CTRL));
  797. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  798. * the Base and Length of the Rx Descriptor Ring */
  799. rdba = adapter->rx_ring->dma;
  800. rdlen = adapter->rx_ring->size - 0x10;
  801. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  802. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  803. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  804. }
  805. /**
  806. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  807. * @adapter: Board private structure
  808. * @buffer_info: Buffer information structure
  809. */
  810. static void pch_gbe_unmap_and_free_tx_resource(
  811. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  812. {
  813. if (buffer_info->mapped) {
  814. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  815. buffer_info->length, DMA_TO_DEVICE);
  816. buffer_info->mapped = false;
  817. }
  818. if (buffer_info->skb) {
  819. dev_kfree_skb_any(buffer_info->skb);
  820. buffer_info->skb = NULL;
  821. }
  822. }
  823. /**
  824. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  825. * @adapter: Board private structure
  826. * @buffer_info: Buffer information structure
  827. */
  828. static void pch_gbe_unmap_and_free_rx_resource(
  829. struct pch_gbe_adapter *adapter,
  830. struct pch_gbe_buffer *buffer_info)
  831. {
  832. if (buffer_info->mapped) {
  833. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  834. buffer_info->length, DMA_FROM_DEVICE);
  835. buffer_info->mapped = false;
  836. }
  837. if (buffer_info->skb) {
  838. dev_kfree_skb_any(buffer_info->skb);
  839. buffer_info->skb = NULL;
  840. }
  841. }
  842. /**
  843. * pch_gbe_clean_tx_ring - Free Tx Buffers
  844. * @adapter: Board private structure
  845. * @tx_ring: Ring to be cleaned
  846. */
  847. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  848. struct pch_gbe_tx_ring *tx_ring)
  849. {
  850. struct pch_gbe_hw *hw = &adapter->hw;
  851. struct pch_gbe_buffer *buffer_info;
  852. unsigned long size;
  853. unsigned int i;
  854. /* Free all the Tx ring sk_buffs */
  855. for (i = 0; i < tx_ring->count; i++) {
  856. buffer_info = &tx_ring->buffer_info[i];
  857. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  858. }
  859. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  860. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  861. memset(tx_ring->buffer_info, 0, size);
  862. /* Zero out the descriptor ring */
  863. memset(tx_ring->desc, 0, tx_ring->size);
  864. tx_ring->next_to_use = 0;
  865. tx_ring->next_to_clean = 0;
  866. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  867. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  868. }
  869. /**
  870. * pch_gbe_clean_rx_ring - Free Rx Buffers
  871. * @adapter: Board private structure
  872. * @rx_ring: Ring to free buffers from
  873. */
  874. static void
  875. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  876. struct pch_gbe_rx_ring *rx_ring)
  877. {
  878. struct pch_gbe_hw *hw = &adapter->hw;
  879. struct pch_gbe_buffer *buffer_info;
  880. unsigned long size;
  881. unsigned int i;
  882. /* Free all the Rx ring sk_buffs */
  883. for (i = 0; i < rx_ring->count; i++) {
  884. buffer_info = &rx_ring->buffer_info[i];
  885. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  886. }
  887. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  888. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  889. memset(rx_ring->buffer_info, 0, size);
  890. /* Zero out the descriptor ring */
  891. memset(rx_ring->desc, 0, rx_ring->size);
  892. rx_ring->next_to_clean = 0;
  893. rx_ring->next_to_use = 0;
  894. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  895. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  896. }
  897. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  898. u16 duplex)
  899. {
  900. struct pch_gbe_hw *hw = &adapter->hw;
  901. unsigned long rgmii = 0;
  902. /* Set the RGMII control. */
  903. #ifdef PCH_GBE_MAC_IFOP_RGMII
  904. switch (speed) {
  905. case SPEED_10:
  906. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  907. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  908. break;
  909. case SPEED_100:
  910. rgmii = (PCH_GBE_RGMII_RATE_25M |
  911. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  912. break;
  913. case SPEED_1000:
  914. rgmii = (PCH_GBE_RGMII_RATE_125M |
  915. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  916. break;
  917. }
  918. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  919. #else /* GMII */
  920. rgmii = 0;
  921. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  922. #endif
  923. }
  924. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  925. u16 duplex)
  926. {
  927. struct net_device *netdev = adapter->netdev;
  928. struct pch_gbe_hw *hw = &adapter->hw;
  929. unsigned long mode = 0;
  930. /* Set the communication mode */
  931. switch (speed) {
  932. case SPEED_10:
  933. mode = PCH_GBE_MODE_MII_ETHER;
  934. netdev->tx_queue_len = 10;
  935. break;
  936. case SPEED_100:
  937. mode = PCH_GBE_MODE_MII_ETHER;
  938. netdev->tx_queue_len = 100;
  939. break;
  940. case SPEED_1000:
  941. mode = PCH_GBE_MODE_GMII_ETHER;
  942. break;
  943. }
  944. if (duplex == DUPLEX_FULL)
  945. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  946. else
  947. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  948. iowrite32(mode, &hw->reg->MODE);
  949. }
  950. /**
  951. * pch_gbe_watchdog - Watchdog process
  952. * @data: Board private structure
  953. */
  954. static void pch_gbe_watchdog(unsigned long data)
  955. {
  956. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  957. struct net_device *netdev = adapter->netdev;
  958. struct pch_gbe_hw *hw = &adapter->hw;
  959. pr_debug("right now = %ld\n", jiffies);
  960. pch_gbe_update_stats(adapter);
  961. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  962. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  963. netdev->tx_queue_len = adapter->tx_queue_len;
  964. /* mii library handles link maintenance tasks */
  965. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  966. pr_err("ethtool get setting Error\n");
  967. mod_timer(&adapter->watchdog_timer,
  968. round_jiffies(jiffies +
  969. PCH_GBE_WATCHDOG_PERIOD));
  970. return;
  971. }
  972. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  973. hw->mac.link_duplex = cmd.duplex;
  974. /* Set the RGMII control. */
  975. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  976. hw->mac.link_duplex);
  977. /* Set the communication mode */
  978. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  979. hw->mac.link_duplex);
  980. netdev_dbg(netdev,
  981. "Link is Up %d Mbps %s-Duplex\n",
  982. hw->mac.link_speed,
  983. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  984. netif_carrier_on(netdev);
  985. netif_wake_queue(netdev);
  986. } else if ((!mii_link_ok(&adapter->mii)) &&
  987. (netif_carrier_ok(netdev))) {
  988. netdev_dbg(netdev, "NIC Link is Down\n");
  989. hw->mac.link_speed = SPEED_10;
  990. hw->mac.link_duplex = DUPLEX_HALF;
  991. netif_carrier_off(netdev);
  992. netif_stop_queue(netdev);
  993. }
  994. mod_timer(&adapter->watchdog_timer,
  995. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  996. }
  997. /**
  998. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  999. * @adapter: Board private structure
  1000. * @tx_ring: Tx descriptor ring structure
  1001. * @skb: Sockt buffer structure
  1002. */
  1003. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1004. struct pch_gbe_tx_ring *tx_ring,
  1005. struct sk_buff *skb)
  1006. {
  1007. struct pch_gbe_hw *hw = &adapter->hw;
  1008. struct pch_gbe_tx_desc *tx_desc;
  1009. struct pch_gbe_buffer *buffer_info;
  1010. struct sk_buff *tmp_skb;
  1011. unsigned int frame_ctrl;
  1012. unsigned int ring_num;
  1013. unsigned long flags;
  1014. /*-- Set frame control --*/
  1015. frame_ctrl = 0;
  1016. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1017. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1018. if (skb->ip_summed == CHECKSUM_NONE)
  1019. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1020. /* Performs checksum processing */
  1021. /*
  1022. * It is because the hardware accelerator does not support a checksum,
  1023. * when the received data size is less than 64 bytes.
  1024. */
  1025. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1026. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1027. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1028. if (skb->protocol == htons(ETH_P_IP)) {
  1029. struct iphdr *iph = ip_hdr(skb);
  1030. unsigned int offset;
  1031. iph->check = 0;
  1032. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  1033. offset = skb_transport_offset(skb);
  1034. if (iph->protocol == IPPROTO_TCP) {
  1035. skb->csum = 0;
  1036. tcp_hdr(skb)->check = 0;
  1037. skb->csum = skb_checksum(skb, offset,
  1038. skb->len - offset, 0);
  1039. tcp_hdr(skb)->check =
  1040. csum_tcpudp_magic(iph->saddr,
  1041. iph->daddr,
  1042. skb->len - offset,
  1043. IPPROTO_TCP,
  1044. skb->csum);
  1045. } else if (iph->protocol == IPPROTO_UDP) {
  1046. skb->csum = 0;
  1047. udp_hdr(skb)->check = 0;
  1048. skb->csum =
  1049. skb_checksum(skb, offset,
  1050. skb->len - offset, 0);
  1051. udp_hdr(skb)->check =
  1052. csum_tcpudp_magic(iph->saddr,
  1053. iph->daddr,
  1054. skb->len - offset,
  1055. IPPROTO_UDP,
  1056. skb->csum);
  1057. }
  1058. }
  1059. }
  1060. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  1061. ring_num = tx_ring->next_to_use;
  1062. if (unlikely((ring_num + 1) == tx_ring->count))
  1063. tx_ring->next_to_use = 0;
  1064. else
  1065. tx_ring->next_to_use = ring_num + 1;
  1066. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1067. buffer_info = &tx_ring->buffer_info[ring_num];
  1068. tmp_skb = buffer_info->skb;
  1069. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1070. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1071. tmp_skb->data[ETH_HLEN] = 0x00;
  1072. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1073. tmp_skb->len = skb->len;
  1074. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1075. (skb->len - ETH_HLEN));
  1076. /*-- Set Buffer information --*/
  1077. buffer_info->length = tmp_skb->len;
  1078. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1079. buffer_info->length,
  1080. DMA_TO_DEVICE);
  1081. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1082. pr_err("TX DMA map failed\n");
  1083. buffer_info->dma = 0;
  1084. buffer_info->time_stamp = 0;
  1085. tx_ring->next_to_use = ring_num;
  1086. return;
  1087. }
  1088. buffer_info->mapped = true;
  1089. buffer_info->time_stamp = jiffies;
  1090. /*-- Set Tx descriptor --*/
  1091. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1092. tx_desc->buffer_addr = (buffer_info->dma);
  1093. tx_desc->length = (tmp_skb->len);
  1094. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1095. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1096. tx_desc->gbec_status = (DSC_INIT16);
  1097. if (unlikely(++ring_num == tx_ring->count))
  1098. ring_num = 0;
  1099. /* Update software pointer of TX descriptor */
  1100. iowrite32(tx_ring->dma +
  1101. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1102. &hw->reg->TX_DSC_SW_P);
  1103. #ifdef CONFIG_PCH_PTP
  1104. pch_tx_timestamp(adapter, skb);
  1105. #endif
  1106. dev_kfree_skb_any(skb);
  1107. }
  1108. /**
  1109. * pch_gbe_update_stats - Update the board statistics counters
  1110. * @adapter: Board private structure
  1111. */
  1112. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1113. {
  1114. struct net_device *netdev = adapter->netdev;
  1115. struct pci_dev *pdev = adapter->pdev;
  1116. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1117. unsigned long flags;
  1118. /*
  1119. * Prevent stats update while adapter is being reset, or if the pci
  1120. * connection is down.
  1121. */
  1122. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1123. return;
  1124. spin_lock_irqsave(&adapter->stats_lock, flags);
  1125. /* Update device status "adapter->stats" */
  1126. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1127. stats->tx_errors = stats->tx_length_errors +
  1128. stats->tx_aborted_errors +
  1129. stats->tx_carrier_errors + stats->tx_timeout_count;
  1130. /* Update network device status "adapter->net_stats" */
  1131. netdev->stats.rx_packets = stats->rx_packets;
  1132. netdev->stats.rx_bytes = stats->rx_bytes;
  1133. netdev->stats.rx_dropped = stats->rx_dropped;
  1134. netdev->stats.tx_packets = stats->tx_packets;
  1135. netdev->stats.tx_bytes = stats->tx_bytes;
  1136. netdev->stats.tx_dropped = stats->tx_dropped;
  1137. /* Fill out the OS statistics structure */
  1138. netdev->stats.multicast = stats->multicast;
  1139. netdev->stats.collisions = stats->collisions;
  1140. /* Rx Errors */
  1141. netdev->stats.rx_errors = stats->rx_errors;
  1142. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1143. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1144. /* Tx Errors */
  1145. netdev->stats.tx_errors = stats->tx_errors;
  1146. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1147. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1148. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1149. }
  1150. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1151. {
  1152. struct pch_gbe_hw *hw = &adapter->hw;
  1153. u32 rxdma;
  1154. u16 value;
  1155. int ret;
  1156. /* Disable Receive DMA */
  1157. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1158. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1159. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1160. /* Wait Rx DMA BUS is IDLE */
  1161. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1162. if (ret) {
  1163. /* Disable Bus master */
  1164. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1165. value &= ~PCI_COMMAND_MASTER;
  1166. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1167. /* Stop Receive */
  1168. pch_gbe_mac_reset_rx(hw);
  1169. /* Enable Bus master */
  1170. value |= PCI_COMMAND_MASTER;
  1171. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1172. } else {
  1173. /* Stop Receive */
  1174. pch_gbe_mac_reset_rx(hw);
  1175. }
  1176. }
  1177. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1178. {
  1179. u32 rxdma;
  1180. /* Enables Receive DMA */
  1181. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1182. rxdma |= PCH_GBE_RX_DMA_EN;
  1183. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1184. /* Enables Receive */
  1185. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1186. return;
  1187. }
  1188. /**
  1189. * pch_gbe_intr - Interrupt Handler
  1190. * @irq: Interrupt number
  1191. * @data: Pointer to a network interface device structure
  1192. * Returns
  1193. * - IRQ_HANDLED: Our interrupt
  1194. * - IRQ_NONE: Not our interrupt
  1195. */
  1196. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1197. {
  1198. struct net_device *netdev = data;
  1199. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1200. struct pch_gbe_hw *hw = &adapter->hw;
  1201. u32 int_st;
  1202. u32 int_en;
  1203. /* Check request status */
  1204. int_st = ioread32(&hw->reg->INT_ST);
  1205. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1206. /* When request status is no interruption factor */
  1207. if (unlikely(!int_st))
  1208. return IRQ_NONE; /* Not our interrupt. End processing. */
  1209. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1210. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1211. adapter->stats.intr_rx_frame_err_count++;
  1212. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1213. if (!adapter->rx_stop_flag) {
  1214. adapter->stats.intr_rx_fifo_err_count++;
  1215. pr_debug("Rx fifo over run\n");
  1216. adapter->rx_stop_flag = true;
  1217. int_en = ioread32(&hw->reg->INT_EN);
  1218. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1219. &hw->reg->INT_EN);
  1220. pch_gbe_stop_receive(adapter);
  1221. int_st |= ioread32(&hw->reg->INT_ST);
  1222. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1223. }
  1224. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1225. adapter->stats.intr_rx_dma_err_count++;
  1226. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1227. adapter->stats.intr_tx_fifo_err_count++;
  1228. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1229. adapter->stats.intr_tx_dma_err_count++;
  1230. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1231. adapter->stats.intr_tcpip_err_count++;
  1232. /* When Rx descriptor is empty */
  1233. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1234. adapter->stats.intr_rx_dsc_empty_count++;
  1235. pr_debug("Rx descriptor is empty\n");
  1236. int_en = ioread32(&hw->reg->INT_EN);
  1237. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1238. if (hw->mac.tx_fc_enable) {
  1239. /* Set Pause packet */
  1240. pch_gbe_mac_set_pause_packet(hw);
  1241. }
  1242. }
  1243. /* When request status is Receive interruption */
  1244. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1245. (adapter->rx_stop_flag)) {
  1246. if (likely(napi_schedule_prep(&adapter->napi))) {
  1247. /* Enable only Rx Descriptor empty */
  1248. atomic_inc(&adapter->irq_sem);
  1249. int_en = ioread32(&hw->reg->INT_EN);
  1250. int_en &=
  1251. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1252. iowrite32(int_en, &hw->reg->INT_EN);
  1253. /* Start polling for NAPI */
  1254. __napi_schedule(&adapter->napi);
  1255. }
  1256. }
  1257. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1258. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1259. return IRQ_HANDLED;
  1260. }
  1261. /**
  1262. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1263. * @adapter: Board private structure
  1264. * @rx_ring: Rx descriptor ring
  1265. * @cleaned_count: Cleaned count
  1266. */
  1267. static void
  1268. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1269. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1270. {
  1271. struct net_device *netdev = adapter->netdev;
  1272. struct pci_dev *pdev = adapter->pdev;
  1273. struct pch_gbe_hw *hw = &adapter->hw;
  1274. struct pch_gbe_rx_desc *rx_desc;
  1275. struct pch_gbe_buffer *buffer_info;
  1276. struct sk_buff *skb;
  1277. unsigned int i;
  1278. unsigned int bufsz;
  1279. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1280. i = rx_ring->next_to_use;
  1281. while ((cleaned_count--)) {
  1282. buffer_info = &rx_ring->buffer_info[i];
  1283. skb = netdev_alloc_skb(netdev, bufsz);
  1284. if (unlikely(!skb)) {
  1285. /* Better luck next round */
  1286. adapter->stats.rx_alloc_buff_failed++;
  1287. break;
  1288. }
  1289. /* align */
  1290. skb_reserve(skb, NET_IP_ALIGN);
  1291. buffer_info->skb = skb;
  1292. buffer_info->dma = dma_map_single(&pdev->dev,
  1293. buffer_info->rx_buffer,
  1294. buffer_info->length,
  1295. DMA_FROM_DEVICE);
  1296. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1297. dev_kfree_skb(skb);
  1298. buffer_info->skb = NULL;
  1299. buffer_info->dma = 0;
  1300. adapter->stats.rx_alloc_buff_failed++;
  1301. break; /* while !buffer_info->skb */
  1302. }
  1303. buffer_info->mapped = true;
  1304. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1305. rx_desc->buffer_addr = (buffer_info->dma);
  1306. rx_desc->gbec_status = DSC_INIT16;
  1307. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1308. i, (unsigned long long)buffer_info->dma,
  1309. buffer_info->length);
  1310. if (unlikely(++i == rx_ring->count))
  1311. i = 0;
  1312. }
  1313. if (likely(rx_ring->next_to_use != i)) {
  1314. rx_ring->next_to_use = i;
  1315. if (unlikely(i-- == 0))
  1316. i = (rx_ring->count - 1);
  1317. iowrite32(rx_ring->dma +
  1318. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1319. &hw->reg->RX_DSC_SW_P);
  1320. }
  1321. return;
  1322. }
  1323. static int
  1324. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1325. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1326. {
  1327. struct pci_dev *pdev = adapter->pdev;
  1328. struct pch_gbe_buffer *buffer_info;
  1329. unsigned int i;
  1330. unsigned int bufsz;
  1331. unsigned int size;
  1332. bufsz = adapter->rx_buffer_len;
  1333. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1334. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1335. &rx_ring->rx_buff_pool_logic,
  1336. GFP_KERNEL);
  1337. if (!rx_ring->rx_buff_pool) {
  1338. pr_err("Unable to allocate memory for the receive poll buffer\n");
  1339. return -ENOMEM;
  1340. }
  1341. memset(rx_ring->rx_buff_pool, 0, size);
  1342. rx_ring->rx_buff_pool_size = size;
  1343. for (i = 0; i < rx_ring->count; i++) {
  1344. buffer_info = &rx_ring->buffer_info[i];
  1345. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1346. buffer_info->length = bufsz;
  1347. }
  1348. return 0;
  1349. }
  1350. /**
  1351. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1352. * @adapter: Board private structure
  1353. * @tx_ring: Tx descriptor ring
  1354. */
  1355. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1356. struct pch_gbe_tx_ring *tx_ring)
  1357. {
  1358. struct pch_gbe_buffer *buffer_info;
  1359. struct sk_buff *skb;
  1360. unsigned int i;
  1361. unsigned int bufsz;
  1362. struct pch_gbe_tx_desc *tx_desc;
  1363. bufsz =
  1364. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1365. for (i = 0; i < tx_ring->count; i++) {
  1366. buffer_info = &tx_ring->buffer_info[i];
  1367. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1368. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1369. buffer_info->skb = skb;
  1370. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1371. tx_desc->gbec_status = (DSC_INIT16);
  1372. }
  1373. return;
  1374. }
  1375. /**
  1376. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1377. * @adapter: Board private structure
  1378. * @tx_ring: Tx descriptor ring
  1379. * Returns
  1380. * true: Cleaned the descriptor
  1381. * false: Not cleaned the descriptor
  1382. */
  1383. static bool
  1384. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1385. struct pch_gbe_tx_ring *tx_ring)
  1386. {
  1387. struct pch_gbe_tx_desc *tx_desc;
  1388. struct pch_gbe_buffer *buffer_info;
  1389. struct sk_buff *skb;
  1390. unsigned int i;
  1391. unsigned int cleaned_count = 0;
  1392. bool cleaned = true;
  1393. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1394. i = tx_ring->next_to_clean;
  1395. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1396. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1397. tx_desc->gbec_status, tx_desc->dma_status);
  1398. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1399. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1400. buffer_info = &tx_ring->buffer_info[i];
  1401. skb = buffer_info->skb;
  1402. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1403. adapter->stats.tx_aborted_errors++;
  1404. pr_err("Transfer Abort Error\n");
  1405. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1406. ) {
  1407. adapter->stats.tx_carrier_errors++;
  1408. pr_err("Transfer Carrier Sense Error\n");
  1409. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1410. ) {
  1411. adapter->stats.tx_aborted_errors++;
  1412. pr_err("Transfer Collision Abort Error\n");
  1413. } else if ((tx_desc->gbec_status &
  1414. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1415. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1416. adapter->stats.collisions++;
  1417. adapter->stats.tx_packets++;
  1418. adapter->stats.tx_bytes += skb->len;
  1419. pr_debug("Transfer Collision\n");
  1420. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1421. ) {
  1422. adapter->stats.tx_packets++;
  1423. adapter->stats.tx_bytes += skb->len;
  1424. }
  1425. if (buffer_info->mapped) {
  1426. pr_debug("unmap buffer_info->dma : %d\n", i);
  1427. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1428. buffer_info->length, DMA_TO_DEVICE);
  1429. buffer_info->mapped = false;
  1430. }
  1431. if (buffer_info->skb) {
  1432. pr_debug("trim buffer_info->skb : %d\n", i);
  1433. skb_trim(buffer_info->skb, 0);
  1434. }
  1435. tx_desc->gbec_status = DSC_INIT16;
  1436. if (unlikely(++i == tx_ring->count))
  1437. i = 0;
  1438. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1439. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1440. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1441. cleaned = false;
  1442. break;
  1443. }
  1444. }
  1445. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1446. cleaned_count);
  1447. /* Recover from running out of Tx resources in xmit_frame */
  1448. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1449. netif_wake_queue(adapter->netdev);
  1450. adapter->stats.tx_restart_count++;
  1451. pr_debug("Tx wake queue\n");
  1452. }
  1453. spin_lock(&adapter->tx_queue_lock);
  1454. tx_ring->next_to_clean = i;
  1455. spin_unlock(&adapter->tx_queue_lock);
  1456. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1457. return cleaned;
  1458. }
  1459. /**
  1460. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1461. * @adapter: Board private structure
  1462. * @rx_ring: Rx descriptor ring
  1463. * @work_done: Completed count
  1464. * @work_to_do: Request count
  1465. * Returns
  1466. * true: Cleaned the descriptor
  1467. * false: Not cleaned the descriptor
  1468. */
  1469. static bool
  1470. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1471. struct pch_gbe_rx_ring *rx_ring,
  1472. int *work_done, int work_to_do)
  1473. {
  1474. struct net_device *netdev = adapter->netdev;
  1475. struct pci_dev *pdev = adapter->pdev;
  1476. struct pch_gbe_buffer *buffer_info;
  1477. struct pch_gbe_rx_desc *rx_desc;
  1478. u32 length;
  1479. unsigned int i;
  1480. unsigned int cleaned_count = 0;
  1481. bool cleaned = false;
  1482. struct sk_buff *skb;
  1483. u8 dma_status;
  1484. u16 gbec_status;
  1485. u32 tcp_ip_status;
  1486. i = rx_ring->next_to_clean;
  1487. while (*work_done < work_to_do) {
  1488. /* Check Rx descriptor status */
  1489. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1490. if (rx_desc->gbec_status == DSC_INIT16)
  1491. break;
  1492. cleaned = true;
  1493. cleaned_count++;
  1494. dma_status = rx_desc->dma_status;
  1495. gbec_status = rx_desc->gbec_status;
  1496. tcp_ip_status = rx_desc->tcp_ip_status;
  1497. rx_desc->gbec_status = DSC_INIT16;
  1498. buffer_info = &rx_ring->buffer_info[i];
  1499. skb = buffer_info->skb;
  1500. buffer_info->skb = NULL;
  1501. /* unmap dma */
  1502. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1503. buffer_info->length, DMA_FROM_DEVICE);
  1504. buffer_info->mapped = false;
  1505. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1506. "TCP:0x%08x] BufInf = 0x%p\n",
  1507. i, dma_status, gbec_status, tcp_ip_status,
  1508. buffer_info);
  1509. /* Error check */
  1510. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1511. adapter->stats.rx_frame_errors++;
  1512. pr_err("Receive Not Octal Error\n");
  1513. } else if (unlikely(gbec_status &
  1514. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1515. adapter->stats.rx_frame_errors++;
  1516. pr_err("Receive Nibble Error\n");
  1517. } else if (unlikely(gbec_status &
  1518. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1519. adapter->stats.rx_crc_errors++;
  1520. pr_err("Receive CRC Error\n");
  1521. } else {
  1522. /* get receive length */
  1523. /* length convert[-3], length includes FCS length */
  1524. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1525. if (rx_desc->rx_words_eob & 0x02)
  1526. length = length - 4;
  1527. /*
  1528. * buffer_info->rx_buffer: [Header:14][payload]
  1529. * skb->data: [Reserve:2][Header:14][payload]
  1530. */
  1531. memcpy(skb->data, buffer_info->rx_buffer, length);
  1532. /* update status of driver */
  1533. adapter->stats.rx_bytes += length;
  1534. adapter->stats.rx_packets++;
  1535. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1536. adapter->stats.multicast++;
  1537. /* Write meta date of skb */
  1538. skb_put(skb, length);
  1539. #ifdef CONFIG_PCH_PTP
  1540. pch_rx_timestamp(adapter, skb);
  1541. #endif
  1542. skb->protocol = eth_type_trans(skb, netdev);
  1543. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1544. skb->ip_summed = CHECKSUM_NONE;
  1545. else
  1546. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1547. napi_gro_receive(&adapter->napi, skb);
  1548. (*work_done)++;
  1549. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1550. skb->ip_summed, length);
  1551. }
  1552. /* return some buffers to hardware, one at a time is too slow */
  1553. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1554. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1555. cleaned_count);
  1556. cleaned_count = 0;
  1557. }
  1558. if (++i == rx_ring->count)
  1559. i = 0;
  1560. }
  1561. rx_ring->next_to_clean = i;
  1562. if (cleaned_count)
  1563. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1564. return cleaned;
  1565. }
  1566. /**
  1567. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1568. * @adapter: Board private structure
  1569. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1570. * Returns
  1571. * 0: Successfully
  1572. * Negative value: Failed
  1573. */
  1574. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1575. struct pch_gbe_tx_ring *tx_ring)
  1576. {
  1577. struct pci_dev *pdev = adapter->pdev;
  1578. struct pch_gbe_tx_desc *tx_desc;
  1579. int size;
  1580. int desNo;
  1581. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1582. tx_ring->buffer_info = vzalloc(size);
  1583. if (!tx_ring->buffer_info)
  1584. return -ENOMEM;
  1585. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1586. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1587. &tx_ring->dma, GFP_KERNEL);
  1588. if (!tx_ring->desc) {
  1589. vfree(tx_ring->buffer_info);
  1590. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1591. return -ENOMEM;
  1592. }
  1593. memset(tx_ring->desc, 0, tx_ring->size);
  1594. tx_ring->next_to_use = 0;
  1595. tx_ring->next_to_clean = 0;
  1596. spin_lock_init(&tx_ring->tx_lock);
  1597. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1598. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1599. tx_desc->gbec_status = DSC_INIT16;
  1600. }
  1601. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1602. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1603. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1604. tx_ring->next_to_clean, tx_ring->next_to_use);
  1605. return 0;
  1606. }
  1607. /**
  1608. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1609. * @adapter: Board private structure
  1610. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1611. * Returns
  1612. * 0: Successfully
  1613. * Negative value: Failed
  1614. */
  1615. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1616. struct pch_gbe_rx_ring *rx_ring)
  1617. {
  1618. struct pci_dev *pdev = adapter->pdev;
  1619. struct pch_gbe_rx_desc *rx_desc;
  1620. int size;
  1621. int desNo;
  1622. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1623. rx_ring->buffer_info = vzalloc(size);
  1624. if (!rx_ring->buffer_info)
  1625. return -ENOMEM;
  1626. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1627. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1628. &rx_ring->dma, GFP_KERNEL);
  1629. if (!rx_ring->desc) {
  1630. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1631. vfree(rx_ring->buffer_info);
  1632. return -ENOMEM;
  1633. }
  1634. memset(rx_ring->desc, 0, rx_ring->size);
  1635. rx_ring->next_to_clean = 0;
  1636. rx_ring->next_to_use = 0;
  1637. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1638. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1639. rx_desc->gbec_status = DSC_INIT16;
  1640. }
  1641. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1642. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1643. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1644. rx_ring->next_to_clean, rx_ring->next_to_use);
  1645. return 0;
  1646. }
  1647. /**
  1648. * pch_gbe_free_tx_resources - Free Tx Resources
  1649. * @adapter: Board private structure
  1650. * @tx_ring: Tx descriptor ring for a specific queue
  1651. */
  1652. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1653. struct pch_gbe_tx_ring *tx_ring)
  1654. {
  1655. struct pci_dev *pdev = adapter->pdev;
  1656. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1657. vfree(tx_ring->buffer_info);
  1658. tx_ring->buffer_info = NULL;
  1659. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1660. tx_ring->desc = NULL;
  1661. }
  1662. /**
  1663. * pch_gbe_free_rx_resources - Free Rx Resources
  1664. * @adapter: Board private structure
  1665. * @rx_ring: Ring to clean the resources from
  1666. */
  1667. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1668. struct pch_gbe_rx_ring *rx_ring)
  1669. {
  1670. struct pci_dev *pdev = adapter->pdev;
  1671. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1672. vfree(rx_ring->buffer_info);
  1673. rx_ring->buffer_info = NULL;
  1674. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1675. rx_ring->desc = NULL;
  1676. }
  1677. /**
  1678. * pch_gbe_request_irq - Allocate an interrupt line
  1679. * @adapter: Board private structure
  1680. * Returns
  1681. * 0: Successfully
  1682. * Negative value: Failed
  1683. */
  1684. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1685. {
  1686. struct net_device *netdev = adapter->netdev;
  1687. int err;
  1688. int flags;
  1689. flags = IRQF_SHARED;
  1690. adapter->have_msi = false;
  1691. err = pci_enable_msi(adapter->pdev);
  1692. pr_debug("call pci_enable_msi\n");
  1693. if (err) {
  1694. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1695. } else {
  1696. flags = 0;
  1697. adapter->have_msi = true;
  1698. }
  1699. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1700. flags, netdev->name, netdev);
  1701. if (err)
  1702. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1703. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1704. adapter->have_msi, flags, err);
  1705. return err;
  1706. }
  1707. static void pch_gbe_set_multi(struct net_device *netdev);
  1708. /**
  1709. * pch_gbe_up - Up GbE network device
  1710. * @adapter: Board private structure
  1711. * Returns
  1712. * 0: Successfully
  1713. * Negative value: Failed
  1714. */
  1715. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1716. {
  1717. struct net_device *netdev = adapter->netdev;
  1718. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1719. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1720. int err;
  1721. /* Ensure we have a valid MAC */
  1722. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1723. pr_err("Error: Invalid MAC address\n");
  1724. return -EINVAL;
  1725. }
  1726. /* hardware has been reset, we need to reload some things */
  1727. pch_gbe_set_multi(netdev);
  1728. pch_gbe_setup_tctl(adapter);
  1729. pch_gbe_configure_tx(adapter);
  1730. pch_gbe_setup_rctl(adapter);
  1731. pch_gbe_configure_rx(adapter);
  1732. err = pch_gbe_request_irq(adapter);
  1733. if (err) {
  1734. pr_err("Error: can't bring device up\n");
  1735. return err;
  1736. }
  1737. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1738. if (err) {
  1739. pr_err("Error: can't bring device up\n");
  1740. return err;
  1741. }
  1742. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1743. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1744. adapter->tx_queue_len = netdev->tx_queue_len;
  1745. pch_gbe_start_receive(&adapter->hw);
  1746. mod_timer(&adapter->watchdog_timer, jiffies);
  1747. napi_enable(&adapter->napi);
  1748. pch_gbe_irq_enable(adapter);
  1749. netif_start_queue(adapter->netdev);
  1750. return 0;
  1751. }
  1752. /**
  1753. * pch_gbe_down - Down GbE network device
  1754. * @adapter: Board private structure
  1755. */
  1756. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1757. {
  1758. struct net_device *netdev = adapter->netdev;
  1759. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1760. /* signal that we're down so the interrupt handler does not
  1761. * reschedule our watchdog timer */
  1762. napi_disable(&adapter->napi);
  1763. atomic_set(&adapter->irq_sem, 0);
  1764. pch_gbe_irq_disable(adapter);
  1765. pch_gbe_free_irq(adapter);
  1766. del_timer_sync(&adapter->watchdog_timer);
  1767. netdev->tx_queue_len = adapter->tx_queue_len;
  1768. netif_carrier_off(netdev);
  1769. netif_stop_queue(netdev);
  1770. pch_gbe_reset(adapter);
  1771. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1772. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1773. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1774. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1775. rx_ring->rx_buff_pool_logic = 0;
  1776. rx_ring->rx_buff_pool_size = 0;
  1777. rx_ring->rx_buff_pool = NULL;
  1778. }
  1779. /**
  1780. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1781. * @adapter: Board private structure to initialize
  1782. * Returns
  1783. * 0: Successfully
  1784. * Negative value: Failed
  1785. */
  1786. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1787. {
  1788. struct pch_gbe_hw *hw = &adapter->hw;
  1789. struct net_device *netdev = adapter->netdev;
  1790. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1791. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1792. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1793. /* Initialize the hardware-specific values */
  1794. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1795. pr_err("Hardware Initialization Failure\n");
  1796. return -EIO;
  1797. }
  1798. if (pch_gbe_alloc_queues(adapter)) {
  1799. pr_err("Unable to allocate memory for queues\n");
  1800. return -ENOMEM;
  1801. }
  1802. spin_lock_init(&adapter->hw.miim_lock);
  1803. spin_lock_init(&adapter->tx_queue_lock);
  1804. spin_lock_init(&adapter->stats_lock);
  1805. spin_lock_init(&adapter->ethtool_lock);
  1806. atomic_set(&adapter->irq_sem, 0);
  1807. pch_gbe_irq_disable(adapter);
  1808. pch_gbe_init_stats(adapter);
  1809. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1810. (u32) adapter->rx_buffer_len,
  1811. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1812. return 0;
  1813. }
  1814. /**
  1815. * pch_gbe_open - Called when a network interface is made active
  1816. * @netdev: Network interface device structure
  1817. * Returns
  1818. * 0: Successfully
  1819. * Negative value: Failed
  1820. */
  1821. static int pch_gbe_open(struct net_device *netdev)
  1822. {
  1823. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1824. struct pch_gbe_hw *hw = &adapter->hw;
  1825. int err;
  1826. /* allocate transmit descriptors */
  1827. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1828. if (err)
  1829. goto err_setup_tx;
  1830. /* allocate receive descriptors */
  1831. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1832. if (err)
  1833. goto err_setup_rx;
  1834. pch_gbe_hal_power_up_phy(hw);
  1835. err = pch_gbe_up(adapter);
  1836. if (err)
  1837. goto err_up;
  1838. pr_debug("Success End\n");
  1839. return 0;
  1840. err_up:
  1841. if (!adapter->wake_up_evt)
  1842. pch_gbe_hal_power_down_phy(hw);
  1843. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1844. err_setup_rx:
  1845. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1846. err_setup_tx:
  1847. pch_gbe_reset(adapter);
  1848. pr_err("Error End\n");
  1849. return err;
  1850. }
  1851. /**
  1852. * pch_gbe_stop - Disables a network interface
  1853. * @netdev: Network interface device structure
  1854. * Returns
  1855. * 0: Successfully
  1856. */
  1857. static int pch_gbe_stop(struct net_device *netdev)
  1858. {
  1859. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1860. struct pch_gbe_hw *hw = &adapter->hw;
  1861. pch_gbe_down(adapter);
  1862. if (!adapter->wake_up_evt)
  1863. pch_gbe_hal_power_down_phy(hw);
  1864. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1865. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1866. return 0;
  1867. }
  1868. /**
  1869. * pch_gbe_xmit_frame - Packet transmitting start
  1870. * @skb: Socket buffer structure
  1871. * @netdev: Network interface device structure
  1872. * Returns
  1873. * - NETDEV_TX_OK: Normal end
  1874. * - NETDEV_TX_BUSY: Error end
  1875. */
  1876. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1877. {
  1878. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1879. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1880. unsigned long flags;
  1881. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1882. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1883. skb->len, adapter->hw.mac.max_frame_size);
  1884. dev_kfree_skb_any(skb);
  1885. adapter->stats.tx_length_errors++;
  1886. return NETDEV_TX_OK;
  1887. }
  1888. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1889. /* Collision - tell upper layer to requeue */
  1890. return NETDEV_TX_LOCKED;
  1891. }
  1892. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1893. netif_stop_queue(netdev);
  1894. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1895. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1896. tx_ring->next_to_use, tx_ring->next_to_clean);
  1897. return NETDEV_TX_BUSY;
  1898. }
  1899. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1900. /* CRC,ITAG no support */
  1901. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1902. return NETDEV_TX_OK;
  1903. }
  1904. /**
  1905. * pch_gbe_get_stats - Get System Network Statistics
  1906. * @netdev: Network interface device structure
  1907. * Returns: The current stats
  1908. */
  1909. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1910. {
  1911. /* only return the current stats */
  1912. return &netdev->stats;
  1913. }
  1914. /**
  1915. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1916. * @netdev: Network interface device structure
  1917. */
  1918. static void pch_gbe_set_multi(struct net_device *netdev)
  1919. {
  1920. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1921. struct pch_gbe_hw *hw = &adapter->hw;
  1922. struct netdev_hw_addr *ha;
  1923. u8 *mta_list;
  1924. u32 rctl;
  1925. int i;
  1926. int mc_count;
  1927. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1928. /* Check for Promiscuous and All Multicast modes */
  1929. rctl = ioread32(&hw->reg->RX_MODE);
  1930. mc_count = netdev_mc_count(netdev);
  1931. if ((netdev->flags & IFF_PROMISC)) {
  1932. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1933. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1934. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1935. /* all the multicasting receive permissions */
  1936. rctl |= PCH_GBE_ADD_FIL_EN;
  1937. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1938. } else {
  1939. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1940. /* all the multicasting receive permissions */
  1941. rctl |= PCH_GBE_ADD_FIL_EN;
  1942. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1943. } else {
  1944. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1945. }
  1946. }
  1947. iowrite32(rctl, &hw->reg->RX_MODE);
  1948. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1949. return;
  1950. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1951. if (!mta_list)
  1952. return;
  1953. /* The shared function expects a packed array of only addresses. */
  1954. i = 0;
  1955. netdev_for_each_mc_addr(ha, netdev) {
  1956. if (i == mc_count)
  1957. break;
  1958. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1959. }
  1960. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1961. PCH_GBE_MAR_ENTRIES);
  1962. kfree(mta_list);
  1963. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1964. ioread32(&hw->reg->RX_MODE), mc_count);
  1965. }
  1966. /**
  1967. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1968. * @netdev: Network interface device structure
  1969. * @addr: Pointer to an address structure
  1970. * Returns
  1971. * 0: Successfully
  1972. * -EADDRNOTAVAIL: Failed
  1973. */
  1974. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1975. {
  1976. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1977. struct sockaddr *skaddr = addr;
  1978. int ret_val;
  1979. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1980. ret_val = -EADDRNOTAVAIL;
  1981. } else {
  1982. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1983. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1984. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1985. ret_val = 0;
  1986. }
  1987. pr_debug("ret_val : 0x%08x\n", ret_val);
  1988. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1989. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1990. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1991. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1992. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1993. return ret_val;
  1994. }
  1995. /**
  1996. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1997. * @netdev: Network interface device structure
  1998. * @new_mtu: New value for maximum frame size
  1999. * Returns
  2000. * 0: Successfully
  2001. * -EINVAL: Failed
  2002. */
  2003. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2004. {
  2005. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2006. int max_frame;
  2007. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2008. int err;
  2009. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2010. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2011. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2012. pr_err("Invalid MTU setting\n");
  2013. return -EINVAL;
  2014. }
  2015. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2016. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2017. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2018. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2019. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2020. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2021. else
  2022. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2023. if (netif_running(netdev)) {
  2024. pch_gbe_down(adapter);
  2025. err = pch_gbe_up(adapter);
  2026. if (err) {
  2027. adapter->rx_buffer_len = old_rx_buffer_len;
  2028. pch_gbe_up(adapter);
  2029. return -ENOMEM;
  2030. } else {
  2031. netdev->mtu = new_mtu;
  2032. adapter->hw.mac.max_frame_size = max_frame;
  2033. }
  2034. } else {
  2035. pch_gbe_reset(adapter);
  2036. netdev->mtu = new_mtu;
  2037. adapter->hw.mac.max_frame_size = max_frame;
  2038. }
  2039. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2040. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2041. adapter->hw.mac.max_frame_size);
  2042. return 0;
  2043. }
  2044. /**
  2045. * pch_gbe_set_features - Reset device after features changed
  2046. * @netdev: Network interface device structure
  2047. * @features: New features
  2048. * Returns
  2049. * 0: HW state updated successfully
  2050. */
  2051. static int pch_gbe_set_features(struct net_device *netdev,
  2052. netdev_features_t features)
  2053. {
  2054. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2055. netdev_features_t changed = features ^ netdev->features;
  2056. if (!(changed & NETIF_F_RXCSUM))
  2057. return 0;
  2058. if (netif_running(netdev))
  2059. pch_gbe_reinit_locked(adapter);
  2060. else
  2061. pch_gbe_reset(adapter);
  2062. return 0;
  2063. }
  2064. /**
  2065. * pch_gbe_ioctl - Controls register through a MII interface
  2066. * @netdev: Network interface device structure
  2067. * @ifr: Pointer to ifr structure
  2068. * @cmd: Control command
  2069. * Returns
  2070. * 0: Successfully
  2071. * Negative value: Failed
  2072. */
  2073. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2074. {
  2075. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2076. pr_debug("cmd : 0x%04x\n", cmd);
  2077. #ifdef CONFIG_PCH_PTP
  2078. if (cmd == SIOCSHWTSTAMP)
  2079. return hwtstamp_ioctl(netdev, ifr, cmd);
  2080. #endif
  2081. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2082. }
  2083. /**
  2084. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2085. * @netdev: Network interface device structure
  2086. */
  2087. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2088. {
  2089. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2090. /* Do the reset outside of interrupt context */
  2091. adapter->stats.tx_timeout_count++;
  2092. schedule_work(&adapter->reset_task);
  2093. }
  2094. /**
  2095. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2096. * @napi: Pointer of polling device struct
  2097. * @budget: The maximum number of a packet
  2098. * Returns
  2099. * false: Exit the polling mode
  2100. * true: Continue the polling mode
  2101. */
  2102. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2103. {
  2104. struct pch_gbe_adapter *adapter =
  2105. container_of(napi, struct pch_gbe_adapter, napi);
  2106. int work_done = 0;
  2107. bool poll_end_flag = false;
  2108. bool cleaned = false;
  2109. u32 int_en;
  2110. pr_debug("budget : %d\n", budget);
  2111. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2112. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2113. if (!cleaned)
  2114. work_done = budget;
  2115. /* If no Tx and not enough Rx work done,
  2116. * exit the polling mode
  2117. */
  2118. if (work_done < budget)
  2119. poll_end_flag = true;
  2120. if (poll_end_flag) {
  2121. napi_complete(napi);
  2122. if (adapter->rx_stop_flag) {
  2123. adapter->rx_stop_flag = false;
  2124. pch_gbe_start_receive(&adapter->hw);
  2125. }
  2126. pch_gbe_irq_enable(adapter);
  2127. } else
  2128. if (adapter->rx_stop_flag) {
  2129. adapter->rx_stop_flag = false;
  2130. pch_gbe_start_receive(&adapter->hw);
  2131. int_en = ioread32(&adapter->hw.reg->INT_EN);
  2132. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  2133. &adapter->hw.reg->INT_EN);
  2134. }
  2135. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2136. poll_end_flag, work_done, budget);
  2137. return work_done;
  2138. }
  2139. #ifdef CONFIG_NET_POLL_CONTROLLER
  2140. /**
  2141. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2142. * @netdev: Network interface device structure
  2143. */
  2144. static void pch_gbe_netpoll(struct net_device *netdev)
  2145. {
  2146. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2147. disable_irq(adapter->pdev->irq);
  2148. pch_gbe_intr(adapter->pdev->irq, netdev);
  2149. enable_irq(adapter->pdev->irq);
  2150. }
  2151. #endif
  2152. static const struct net_device_ops pch_gbe_netdev_ops = {
  2153. .ndo_open = pch_gbe_open,
  2154. .ndo_stop = pch_gbe_stop,
  2155. .ndo_start_xmit = pch_gbe_xmit_frame,
  2156. .ndo_get_stats = pch_gbe_get_stats,
  2157. .ndo_set_mac_address = pch_gbe_set_mac,
  2158. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2159. .ndo_change_mtu = pch_gbe_change_mtu,
  2160. .ndo_set_features = pch_gbe_set_features,
  2161. .ndo_do_ioctl = pch_gbe_ioctl,
  2162. .ndo_set_rx_mode = pch_gbe_set_multi,
  2163. #ifdef CONFIG_NET_POLL_CONTROLLER
  2164. .ndo_poll_controller = pch_gbe_netpoll,
  2165. #endif
  2166. };
  2167. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2168. pci_channel_state_t state)
  2169. {
  2170. struct net_device *netdev = pci_get_drvdata(pdev);
  2171. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2172. netif_device_detach(netdev);
  2173. if (netif_running(netdev))
  2174. pch_gbe_down(adapter);
  2175. pci_disable_device(pdev);
  2176. /* Request a slot slot reset. */
  2177. return PCI_ERS_RESULT_NEED_RESET;
  2178. }
  2179. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2180. {
  2181. struct net_device *netdev = pci_get_drvdata(pdev);
  2182. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2183. struct pch_gbe_hw *hw = &adapter->hw;
  2184. if (pci_enable_device(pdev)) {
  2185. pr_err("Cannot re-enable PCI device after reset\n");
  2186. return PCI_ERS_RESULT_DISCONNECT;
  2187. }
  2188. pci_set_master(pdev);
  2189. pci_enable_wake(pdev, PCI_D0, 0);
  2190. pch_gbe_hal_power_up_phy(hw);
  2191. pch_gbe_reset(adapter);
  2192. /* Clear wake up status */
  2193. pch_gbe_mac_set_wol_event(hw, 0);
  2194. return PCI_ERS_RESULT_RECOVERED;
  2195. }
  2196. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2197. {
  2198. struct net_device *netdev = pci_get_drvdata(pdev);
  2199. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2200. if (netif_running(netdev)) {
  2201. if (pch_gbe_up(adapter)) {
  2202. pr_debug("can't bring device back up after reset\n");
  2203. return;
  2204. }
  2205. }
  2206. netif_device_attach(netdev);
  2207. }
  2208. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2209. {
  2210. struct net_device *netdev = pci_get_drvdata(pdev);
  2211. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2212. struct pch_gbe_hw *hw = &adapter->hw;
  2213. u32 wufc = adapter->wake_up_evt;
  2214. int retval = 0;
  2215. netif_device_detach(netdev);
  2216. if (netif_running(netdev))
  2217. pch_gbe_down(adapter);
  2218. if (wufc) {
  2219. pch_gbe_set_multi(netdev);
  2220. pch_gbe_setup_rctl(adapter);
  2221. pch_gbe_configure_rx(adapter);
  2222. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2223. hw->mac.link_duplex);
  2224. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2225. hw->mac.link_duplex);
  2226. pch_gbe_mac_set_wol_event(hw, wufc);
  2227. pci_disable_device(pdev);
  2228. } else {
  2229. pch_gbe_hal_power_down_phy(hw);
  2230. pch_gbe_mac_set_wol_event(hw, wufc);
  2231. pci_disable_device(pdev);
  2232. }
  2233. return retval;
  2234. }
  2235. #ifdef CONFIG_PM
  2236. static int pch_gbe_suspend(struct device *device)
  2237. {
  2238. struct pci_dev *pdev = to_pci_dev(device);
  2239. return __pch_gbe_suspend(pdev);
  2240. }
  2241. static int pch_gbe_resume(struct device *device)
  2242. {
  2243. struct pci_dev *pdev = to_pci_dev(device);
  2244. struct net_device *netdev = pci_get_drvdata(pdev);
  2245. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2246. struct pch_gbe_hw *hw = &adapter->hw;
  2247. u32 err;
  2248. err = pci_enable_device(pdev);
  2249. if (err) {
  2250. pr_err("Cannot enable PCI device from suspend\n");
  2251. return err;
  2252. }
  2253. pci_set_master(pdev);
  2254. pch_gbe_hal_power_up_phy(hw);
  2255. pch_gbe_reset(adapter);
  2256. /* Clear wake on lan control and status */
  2257. pch_gbe_mac_set_wol_event(hw, 0);
  2258. if (netif_running(netdev))
  2259. pch_gbe_up(adapter);
  2260. netif_device_attach(netdev);
  2261. return 0;
  2262. }
  2263. #endif /* CONFIG_PM */
  2264. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2265. {
  2266. __pch_gbe_suspend(pdev);
  2267. if (system_state == SYSTEM_POWER_OFF) {
  2268. pci_wake_from_d3(pdev, true);
  2269. pci_set_power_state(pdev, PCI_D3hot);
  2270. }
  2271. }
  2272. static void pch_gbe_remove(struct pci_dev *pdev)
  2273. {
  2274. struct net_device *netdev = pci_get_drvdata(pdev);
  2275. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2276. cancel_work_sync(&adapter->reset_task);
  2277. unregister_netdev(netdev);
  2278. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2279. kfree(adapter->tx_ring);
  2280. kfree(adapter->rx_ring);
  2281. iounmap(adapter->hw.reg);
  2282. pci_release_regions(pdev);
  2283. free_netdev(netdev);
  2284. pci_disable_device(pdev);
  2285. }
  2286. static int pch_gbe_probe(struct pci_dev *pdev,
  2287. const struct pci_device_id *pci_id)
  2288. {
  2289. struct net_device *netdev;
  2290. struct pch_gbe_adapter *adapter;
  2291. int ret;
  2292. ret = pci_enable_device(pdev);
  2293. if (ret)
  2294. return ret;
  2295. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2296. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2297. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2298. if (ret) {
  2299. ret = pci_set_consistent_dma_mask(pdev,
  2300. DMA_BIT_MASK(32));
  2301. if (ret) {
  2302. dev_err(&pdev->dev, "ERR: No usable DMA "
  2303. "configuration, aborting\n");
  2304. goto err_disable_device;
  2305. }
  2306. }
  2307. }
  2308. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2309. if (ret) {
  2310. dev_err(&pdev->dev,
  2311. "ERR: Can't reserve PCI I/O and memory resources\n");
  2312. goto err_disable_device;
  2313. }
  2314. pci_set_master(pdev);
  2315. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2316. if (!netdev) {
  2317. ret = -ENOMEM;
  2318. goto err_release_pci;
  2319. }
  2320. SET_NETDEV_DEV(netdev, &pdev->dev);
  2321. pci_set_drvdata(pdev, netdev);
  2322. adapter = netdev_priv(netdev);
  2323. adapter->netdev = netdev;
  2324. adapter->pdev = pdev;
  2325. adapter->hw.back = adapter;
  2326. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2327. if (!adapter->hw.reg) {
  2328. ret = -EIO;
  2329. dev_err(&pdev->dev, "Can't ioremap\n");
  2330. goto err_free_netdev;
  2331. }
  2332. #ifdef CONFIG_PCH_PTP
  2333. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2334. PCI_DEVFN(12, 4));
  2335. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2336. pr_err("Bad ptp filter\n");
  2337. return -EINVAL;
  2338. }
  2339. #endif
  2340. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2341. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2342. netif_napi_add(netdev, &adapter->napi,
  2343. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2344. netdev->hw_features = NETIF_F_RXCSUM |
  2345. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2346. netdev->features = netdev->hw_features;
  2347. pch_gbe_set_ethtool_ops(netdev);
  2348. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2349. pch_gbe_mac_reset_hw(&adapter->hw);
  2350. /* setup the private structure */
  2351. ret = pch_gbe_sw_init(adapter);
  2352. if (ret)
  2353. goto err_iounmap;
  2354. /* Initialize PHY */
  2355. ret = pch_gbe_init_phy(adapter);
  2356. if (ret) {
  2357. dev_err(&pdev->dev, "PHY initialize error\n");
  2358. goto err_free_adapter;
  2359. }
  2360. pch_gbe_hal_get_bus_info(&adapter->hw);
  2361. /* Read the MAC address. and store to the private data */
  2362. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2363. if (ret) {
  2364. dev_err(&pdev->dev, "MAC address Read Error\n");
  2365. goto err_free_adapter;
  2366. }
  2367. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2368. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2369. /*
  2370. * If the MAC is invalid (or just missing), display a warning
  2371. * but do not abort setting up the device. pch_gbe_up will
  2372. * prevent the interface from being brought up until a valid MAC
  2373. * is set.
  2374. */
  2375. dev_err(&pdev->dev, "Invalid MAC address, "
  2376. "interface disabled.\n");
  2377. }
  2378. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2379. (unsigned long)adapter);
  2380. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2381. pch_gbe_check_options(adapter);
  2382. /* initialize the wol settings based on the eeprom settings */
  2383. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2384. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2385. /* reset the hardware with the new settings */
  2386. pch_gbe_reset(adapter);
  2387. ret = register_netdev(netdev);
  2388. if (ret)
  2389. goto err_free_adapter;
  2390. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2391. netif_carrier_off(netdev);
  2392. netif_stop_queue(netdev);
  2393. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2394. device_set_wakeup_enable(&pdev->dev, 1);
  2395. return 0;
  2396. err_free_adapter:
  2397. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2398. kfree(adapter->tx_ring);
  2399. kfree(adapter->rx_ring);
  2400. err_iounmap:
  2401. iounmap(adapter->hw.reg);
  2402. err_free_netdev:
  2403. free_netdev(netdev);
  2404. err_release_pci:
  2405. pci_release_regions(pdev);
  2406. err_disable_device:
  2407. pci_disable_device(pdev);
  2408. return ret;
  2409. }
  2410. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2411. {.vendor = PCI_VENDOR_ID_INTEL,
  2412. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2413. .subvendor = PCI_ANY_ID,
  2414. .subdevice = PCI_ANY_ID,
  2415. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2416. .class_mask = (0xFFFF00)
  2417. },
  2418. {.vendor = PCI_VENDOR_ID_ROHM,
  2419. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2420. .subvendor = PCI_ANY_ID,
  2421. .subdevice = PCI_ANY_ID,
  2422. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2423. .class_mask = (0xFFFF00)
  2424. },
  2425. {.vendor = PCI_VENDOR_ID_ROHM,
  2426. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2427. .subvendor = PCI_ANY_ID,
  2428. .subdevice = PCI_ANY_ID,
  2429. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2430. .class_mask = (0xFFFF00)
  2431. },
  2432. /* required last entry */
  2433. {0}
  2434. };
  2435. #ifdef CONFIG_PM
  2436. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2437. .suspend = pch_gbe_suspend,
  2438. .resume = pch_gbe_resume,
  2439. .freeze = pch_gbe_suspend,
  2440. .thaw = pch_gbe_resume,
  2441. .poweroff = pch_gbe_suspend,
  2442. .restore = pch_gbe_resume,
  2443. };
  2444. #endif
  2445. static struct pci_error_handlers pch_gbe_err_handler = {
  2446. .error_detected = pch_gbe_io_error_detected,
  2447. .slot_reset = pch_gbe_io_slot_reset,
  2448. .resume = pch_gbe_io_resume
  2449. };
  2450. static struct pci_driver pch_gbe_driver = {
  2451. .name = KBUILD_MODNAME,
  2452. .id_table = pch_gbe_pcidev_id,
  2453. .probe = pch_gbe_probe,
  2454. .remove = pch_gbe_remove,
  2455. #ifdef CONFIG_PM
  2456. .driver.pm = &pch_gbe_pm_ops,
  2457. #endif
  2458. .shutdown = pch_gbe_shutdown,
  2459. .err_handler = &pch_gbe_err_handler
  2460. };
  2461. static int __init pch_gbe_init_module(void)
  2462. {
  2463. int ret;
  2464. ret = pci_register_driver(&pch_gbe_driver);
  2465. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2466. if (copybreak == 0) {
  2467. pr_info("copybreak disabled\n");
  2468. } else {
  2469. pr_info("copybreak enabled for packets <= %u bytes\n",
  2470. copybreak);
  2471. }
  2472. }
  2473. return ret;
  2474. }
  2475. static void __exit pch_gbe_exit_module(void)
  2476. {
  2477. pci_unregister_driver(&pch_gbe_driver);
  2478. }
  2479. module_init(pch_gbe_init_module);
  2480. module_exit(pch_gbe_exit_module);
  2481. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2482. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2483. MODULE_LICENSE("GPL");
  2484. MODULE_VERSION(DRV_VERSION);
  2485. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2486. module_param(copybreak, uint, 0644);
  2487. MODULE_PARM_DESC(copybreak,
  2488. "Maximum size of packet that is copied to a new buffer on receive");
  2489. /* pch_gbe_main.c */