cpuidle44xx.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * OMAP4 CPU idle Routines
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  6. * Rajendra Nayak <rnayak@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/sched.h>
  13. #include <linux/cpuidle.h>
  14. #include <linux/cpu_pm.h>
  15. #include <linux/export.h>
  16. #include <asm/proc-fns.h>
  17. #include "common.h"
  18. #include "pm.h"
  19. #include "prm.h"
  20. #include "clockdomain.h"
  21. /* Machine specific information */
  22. struct omap4_idle_statedata {
  23. u32 cpu_state;
  24. u32 mpu_logic_state;
  25. u32 mpu_state;
  26. };
  27. static struct omap4_idle_statedata omap4_idle_data[] = {
  28. {
  29. .cpu_state = PWRDM_POWER_ON,
  30. .mpu_state = PWRDM_POWER_ON,
  31. .mpu_logic_state = PWRDM_POWER_RET,
  32. },
  33. {
  34. .cpu_state = PWRDM_POWER_OFF,
  35. .mpu_state = PWRDM_POWER_RET,
  36. .mpu_logic_state = PWRDM_POWER_RET,
  37. },
  38. {
  39. .cpu_state = PWRDM_POWER_OFF,
  40. .mpu_state = PWRDM_POWER_RET,
  41. .mpu_logic_state = PWRDM_POWER_OFF,
  42. },
  43. };
  44. static struct powerdomain *mpu_pd, *cpu_pd[NR_CPUS];
  45. static struct clockdomain *cpu_clkdm[NR_CPUS];
  46. static atomic_t abort_barrier;
  47. static bool cpu_done[NR_CPUS];
  48. /* Private functions */
  49. /**
  50. * omap4_enter_idle_coupled_[simple/coupled] - OMAP4 cpuidle entry functions
  51. * @dev: cpuidle device
  52. * @drv: cpuidle driver
  53. * @index: the index of state to be entered
  54. *
  55. * Called from the CPUidle framework to program the device to the
  56. * specified low power state selected by the governor.
  57. * Returns the amount of time spent in the low power state.
  58. */
  59. static int omap4_enter_idle_simple(struct cpuidle_device *dev,
  60. struct cpuidle_driver *drv,
  61. int index)
  62. {
  63. local_fiq_disable();
  64. omap_do_wfi();
  65. local_fiq_enable();
  66. return index;
  67. }
  68. static int omap4_enter_idle_coupled(struct cpuidle_device *dev,
  69. struct cpuidle_driver *drv,
  70. int index)
  71. {
  72. struct omap4_idle_statedata *cx = &omap4_idle_data[index];
  73. local_fiq_disable();
  74. /*
  75. * CPU0 has to wait and stay ON until CPU1 is OFF state.
  76. * This is necessary to honour hardware recommondation
  77. * of triggeing all the possible low power modes once CPU1 is
  78. * out of coherency and in OFF mode.
  79. */
  80. if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
  81. while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) {
  82. cpu_relax();
  83. /*
  84. * CPU1 could have already entered & exited idle
  85. * without hitting off because of a wakeup
  86. * or a failed attempt to hit off mode. Check for
  87. * that here, otherwise we could spin forever
  88. * waiting for CPU1 off.
  89. */
  90. if (cpu_done[1])
  91. goto fail;
  92. }
  93. }
  94. /*
  95. * Call idle CPU PM enter notifier chain so that
  96. * VFP and per CPU interrupt context is saved.
  97. */
  98. cpu_pm_enter();
  99. if (dev->cpu == 0) {
  100. pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
  101. omap_set_pwrdm_state(mpu_pd, cx->mpu_state);
  102. /*
  103. * Call idle CPU cluster PM enter notifier chain
  104. * to save GIC and wakeupgen context.
  105. */
  106. if ((cx->mpu_state == PWRDM_POWER_RET) &&
  107. (cx->mpu_logic_state == PWRDM_POWER_OFF))
  108. cpu_cluster_pm_enter();
  109. }
  110. omap4_enter_lowpower(dev->cpu, cx->cpu_state);
  111. cpu_done[dev->cpu] = true;
  112. /* Wakeup CPU1 only if it is not offlined */
  113. if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
  114. clkdm_wakeup(cpu_clkdm[1]);
  115. clkdm_allow_idle(cpu_clkdm[1]);
  116. }
  117. /*
  118. * Call idle CPU PM exit notifier chain to restore
  119. * VFP and per CPU IRQ context.
  120. */
  121. cpu_pm_exit();
  122. /*
  123. * Call idle CPU cluster PM exit notifier chain
  124. * to restore GIC and wakeupgen context.
  125. */
  126. if (omap4_mpuss_read_prev_context_state())
  127. cpu_cluster_pm_exit();
  128. fail:
  129. cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
  130. cpu_done[dev->cpu] = false;
  131. local_fiq_enable();
  132. return index;
  133. }
  134. static DEFINE_PER_CPU(struct cpuidle_device, omap4_idle_dev);
  135. static struct cpuidle_driver omap4_idle_driver = {
  136. .name = "omap4_idle",
  137. .owner = THIS_MODULE,
  138. .en_core_tk_irqen = 1,
  139. .states = {
  140. {
  141. /* C1 - CPU0 ON + CPU1 ON + MPU ON */
  142. .exit_latency = 2 + 2,
  143. .target_residency = 5,
  144. .flags = CPUIDLE_FLAG_TIME_VALID,
  145. .enter = omap4_enter_idle_simple,
  146. .name = "C1",
  147. .desc = "MPUSS ON"
  148. },
  149. {
  150. /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
  151. .exit_latency = 328 + 440,
  152. .target_residency = 960,
  153. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED |
  154. CPUIDLE_FLAG_TIMER_STOP,
  155. .enter = omap4_enter_idle_coupled,
  156. .name = "C2",
  157. .desc = "MPUSS CSWR",
  158. },
  159. {
  160. /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
  161. .exit_latency = 460 + 518,
  162. .target_residency = 1100,
  163. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED |
  164. CPUIDLE_FLAG_TIMER_STOP,
  165. .enter = omap4_enter_idle_coupled,
  166. .name = "C3",
  167. .desc = "MPUSS OSWR",
  168. },
  169. },
  170. .state_count = ARRAY_SIZE(omap4_idle_data),
  171. .safe_state_index = 0,
  172. };
  173. /* Public functions */
  174. /**
  175. * omap4_idle_init - Init routine for OMAP4 idle
  176. *
  177. * Registers the OMAP4 specific cpuidle driver to the cpuidle
  178. * framework with the valid set of states.
  179. */
  180. int __init omap4_idle_init(void)
  181. {
  182. struct cpuidle_device *dev;
  183. unsigned int cpu_id = 0;
  184. mpu_pd = pwrdm_lookup("mpu_pwrdm");
  185. cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm");
  186. cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm");
  187. if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1]))
  188. return -ENODEV;
  189. cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm");
  190. cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm");
  191. if (!cpu_clkdm[0] || !cpu_clkdm[1])
  192. return -ENODEV;
  193. for_each_cpu(cpu_id, cpu_online_mask) {
  194. dev = &per_cpu(omap4_idle_dev, cpu_id);
  195. dev->cpu = cpu_id;
  196. #ifdef CONFIG_ARCH_NEEDS_CPU_IDLE_COUPLED
  197. dev->coupled_cpus = *cpu_online_mask;
  198. #endif
  199. cpuidle_register_driver(&omap4_idle_driver);
  200. if (cpuidle_register_device(dev)) {
  201. pr_err("%s: CPUidle register failed\n", __func__);
  202. return -EIO;
  203. }
  204. }
  205. return 0;
  206. }