exceptions-64e.S 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. /* XXX This will ultimately add space for a special exception save
  28. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  29. * when taking special interrupts. For now we don't support that,
  30. * special interrupts from within a non-standard level will probably
  31. * blow you up
  32. */
  33. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  34. /* Exception prolog code for all exceptions */
  35. #define EXCEPTION_PROLOG(n, type, addition) \
  36. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  37. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  38. std r10,PACA_EX##type+EX_R10(r13); \
  39. std r11,PACA_EX##type+EX_R11(r13); \
  40. mfcr r10; /* save CR */ \
  41. addition; /* additional code for that exc. */ \
  42. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  43. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  44. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  45. type##_SET_KSTACK; /* get special stack if necessary */\
  46. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  47. beq 1f; /* branch around if supervisor */ \
  48. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  49. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  50. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  51. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  52. /* Exception type-specific macros */
  53. #define GEN_SET_KSTACK \
  54. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  55. #define SPRN_GEN_SRR0 SPRN_SRR0
  56. #define SPRN_GEN_SRR1 SPRN_SRR1
  57. #define GDBELL_SET_KSTACK GEN_SET_KSTACK
  58. #define SPRN_GDBELL_SRR0 SPRN_GSRR0
  59. #define SPRN_GDBELL_SRR1 SPRN_GSRR1
  60. #define CRIT_SET_KSTACK \
  61. ld r1,PACA_CRIT_STACK(r13); \
  62. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  63. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  64. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  65. #define DBG_SET_KSTACK \
  66. ld r1,PACA_DBG_STACK(r13); \
  67. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  68. #define SPRN_DBG_SRR0 SPRN_DSRR0
  69. #define SPRN_DBG_SRR1 SPRN_DSRR1
  70. #define MC_SET_KSTACK \
  71. ld r1,PACA_MC_STACK(r13); \
  72. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  73. #define SPRN_MC_SRR0 SPRN_MCSRR0
  74. #define SPRN_MC_SRR1 SPRN_MCSRR1
  75. #define NORMAL_EXCEPTION_PROLOG(n, addition) \
  76. EXCEPTION_PROLOG(n, GEN, addition##_GEN(n))
  77. #define CRIT_EXCEPTION_PROLOG(n, addition) \
  78. EXCEPTION_PROLOG(n, CRIT, addition##_CRIT(n))
  79. #define DBG_EXCEPTION_PROLOG(n, addition) \
  80. EXCEPTION_PROLOG(n, DBG, addition##_DBG(n))
  81. #define MC_EXCEPTION_PROLOG(n, addition) \
  82. EXCEPTION_PROLOG(n, MC, addition##_MC(n))
  83. #define GDBELL_EXCEPTION_PROLOG(n, addition) \
  84. EXCEPTION_PROLOG(n, GDBELL, addition##_GDBELL(n))
  85. /* Variants of the "addition" argument for the prolog
  86. */
  87. #define PROLOG_ADDITION_NONE_GEN(n)
  88. #define PROLOG_ADDITION_NONE_GDBELL(n)
  89. #define PROLOG_ADDITION_NONE_CRIT(n)
  90. #define PROLOG_ADDITION_NONE_DBG(n)
  91. #define PROLOG_ADDITION_NONE_MC(n)
  92. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  93. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  94. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  95. beq masked_interrupt_book3e_##n
  96. #define PROLOG_ADDITION_2REGS_GEN(n) \
  97. std r14,PACA_EXGEN+EX_R14(r13); \
  98. std r15,PACA_EXGEN+EX_R15(r13)
  99. #define PROLOG_ADDITION_1REG_GEN(n) \
  100. std r14,PACA_EXGEN+EX_R14(r13);
  101. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  102. std r14,PACA_EXCRIT+EX_R14(r13); \
  103. std r15,PACA_EXCRIT+EX_R15(r13)
  104. #define PROLOG_ADDITION_2REGS_DBG(n) \
  105. std r14,PACA_EXDBG+EX_R14(r13); \
  106. std r15,PACA_EXDBG+EX_R15(r13)
  107. #define PROLOG_ADDITION_2REGS_MC(n) \
  108. std r14,PACA_EXMC+EX_R14(r13); \
  109. std r15,PACA_EXMC+EX_R15(r13)
  110. /* Core exception code for all exceptions except TLB misses.
  111. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  112. */
  113. #define EXCEPTION_COMMON(n, excf, ints) \
  114. exc_##n##_common: \
  115. std r0,GPR0(r1); /* save r0 in stackframe */ \
  116. std r2,GPR2(r1); /* save r2 in stackframe */ \
  117. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  118. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  119. std r9,GPR9(r1); /* save r9 in stackframe */ \
  120. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  121. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  122. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  123. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  124. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  125. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  126. std r12,GPR12(r1); /* save r12 in stackframe */ \
  127. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  128. mflr r6; /* save LR in stackframe */ \
  129. mfctr r7; /* save CTR in stackframe */ \
  130. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  131. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  132. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  133. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  134. ld r12,exception_marker@toc(r2); \
  135. li r0,0; \
  136. std r3,GPR10(r1); /* save r10 to stackframe */ \
  137. std r4,GPR11(r1); /* save r11 to stackframe */ \
  138. std r5,GPR13(r1); /* save it to stackframe */ \
  139. std r6,_LINK(r1); \
  140. std r7,_CTR(r1); \
  141. std r8,_XER(r1); \
  142. li r3,(n)+1; /* indicate partial regs in trap */ \
  143. std r9,0(r1); /* store stack frame back link */ \
  144. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  145. std r9,GPR1(r1); /* store stack frame back link */ \
  146. std r11,SOFTE(r1); /* and save it to stackframe */ \
  147. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  148. std r3,_TRAP(r1); /* set trap number */ \
  149. std r0,RESULT(r1); /* clear regs->result */ \
  150. ints;
  151. /* Variants for the "ints" argument. This one does nothing when we want
  152. * to keep interrupts in their original state
  153. */
  154. #define INTS_KEEP
  155. /* This second version is meant for exceptions that don't immediately
  156. * hard-enable. We set a bit in paca->irq_happened to ensure that
  157. * a subsequent call to arch_local_irq_restore() will properly
  158. * hard-enable and avoid the fast-path
  159. */
  160. #define INTS_DISABLE SOFT_DISABLE_INTS(r3,r4)
  161. /* This is called by exceptions that used INTS_KEEP (that did not touch
  162. * irq indicators in the PACA). This will restore MSR:EE to it's previous
  163. * value
  164. *
  165. * XXX In the long run, we may want to open-code it in order to separate the
  166. * load from the wrtee, thus limiting the latency caused by the dependency
  167. * but at this point, I'll favor code clarity until we have a near to final
  168. * implementation
  169. */
  170. #define INTS_RESTORE_HARD \
  171. ld r11,_MSR(r1); \
  172. wrtee r11;
  173. /* XXX FIXME: Restore r14/r15 when necessary */
  174. #define BAD_STACK_TRAMPOLINE(n) \
  175. exc_##n##_bad_stack: \
  176. li r1,(n); /* get exception number */ \
  177. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  178. b bad_stack_book3e; /* bad stack error */
  179. /* WARNING: If you change the layout of this stub, make sure you chcek
  180. * the debug exception handler which handles single stepping
  181. * into exceptions from userspace, and the MM code in
  182. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  183. * and would need to be updated if that branch is moved
  184. */
  185. #define EXCEPTION_STUB(loc, label) \
  186. . = interrupt_base_book3e + loc; \
  187. nop; /* To make debug interrupts happy */ \
  188. b exc_##label##_book3e;
  189. #define ACK_NONE(r)
  190. #define ACK_DEC(r) \
  191. lis r,TSR_DIS@h; \
  192. mtspr SPRN_TSR,r
  193. #define ACK_FIT(r) \
  194. lis r,TSR_FIS@h; \
  195. mtspr SPRN_TSR,r
  196. /* Used by asynchronous interrupt that may happen in the idle loop.
  197. *
  198. * This check if the thread was in the idle loop, and if yes, returns
  199. * to the caller rather than the PC. This is to avoid a race if
  200. * interrupts happen before the wait instruction.
  201. */
  202. #define CHECK_NAPPING() \
  203. CURRENT_THREAD_INFO(r11, r1); \
  204. ld r10,TI_LOCAL_FLAGS(r11); \
  205. andi. r9,r10,_TLF_NAPPING; \
  206. beq+ 1f; \
  207. ld r8,_LINK(r1); \
  208. rlwinm r7,r10,0,~_TLF_NAPPING; \
  209. std r8,_NIP(r1); \
  210. std r7,TI_LOCAL_FLAGS(r11); \
  211. 1:
  212. #define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
  213. START_EXCEPTION(label); \
  214. NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
  215. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE) \
  216. ack(r8); \
  217. CHECK_NAPPING(); \
  218. addi r3,r1,STACK_FRAME_OVERHEAD; \
  219. bl hdlr; \
  220. b .ret_from_except_lite;
  221. /* This value is used to mark exception frames on the stack. */
  222. .section ".toc","aw"
  223. exception_marker:
  224. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  225. /*
  226. * And here we have the exception vectors !
  227. */
  228. .text
  229. .balign 0x1000
  230. .globl interrupt_base_book3e
  231. interrupt_base_book3e: /* fake trap */
  232. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  233. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  234. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  235. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  236. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  237. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  238. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  239. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  240. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  241. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  242. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  243. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  244. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  245. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  246. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  247. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  248. EXCEPTION_STUB(0x260, perfmon)
  249. EXCEPTION_STUB(0x280, doorbell)
  250. EXCEPTION_STUB(0x2a0, doorbell_crit)
  251. EXCEPTION_STUB(0x2c0, guest_doorbell)
  252. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  253. EXCEPTION_STUB(0x300, hypercall)
  254. EXCEPTION_STUB(0x320, ehpriv)
  255. .globl interrupt_end_book3e
  256. interrupt_end_book3e:
  257. /* Critical Input Interrupt */
  258. START_EXCEPTION(critical_input);
  259. CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
  260. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE)
  261. // bl special_reg_save_crit
  262. // CHECK_NAPPING();
  263. // addi r3,r1,STACK_FRAME_OVERHEAD
  264. // bl .critical_exception
  265. // b ret_from_crit_except
  266. b .
  267. /* Machine Check Interrupt */
  268. START_EXCEPTION(machine_check);
  269. MC_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
  270. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE)
  271. // bl special_reg_save_mc
  272. // addi r3,r1,STACK_FRAME_OVERHEAD
  273. // CHECK_NAPPING();
  274. // bl .machine_check_exception
  275. // b ret_from_mc_except
  276. b .
  277. /* Data Storage Interrupt */
  278. START_EXCEPTION(data_storage)
  279. NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
  280. mfspr r14,SPRN_DEAR
  281. mfspr r15,SPRN_ESR
  282. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_DISABLE)
  283. b storage_fault_common
  284. /* Instruction Storage Interrupt */
  285. START_EXCEPTION(instruction_storage);
  286. NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
  287. li r15,0
  288. mr r14,r10
  289. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_DISABLE)
  290. b storage_fault_common
  291. /* External Input Interrupt */
  292. MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
  293. /* Alignment */
  294. START_EXCEPTION(alignment);
  295. NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
  296. mfspr r14,SPRN_DEAR
  297. mfspr r15,SPRN_ESR
  298. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  299. b alignment_more /* no room, go out of line */
  300. /* Program Interrupt */
  301. START_EXCEPTION(program);
  302. NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
  303. mfspr r14,SPRN_ESR
  304. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE)
  305. std r14,_DSISR(r1)
  306. addi r3,r1,STACK_FRAME_OVERHEAD
  307. ld r14,PACA_EXGEN+EX_R14(r13)
  308. bl .save_nvgprs
  309. bl .program_check_exception
  310. b .ret_from_except
  311. /* Floating Point Unavailable Interrupt */
  312. START_EXCEPTION(fp_unavailable);
  313. NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
  314. /* we can probably do a shorter exception entry for that one... */
  315. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  316. ld r12,_MSR(r1)
  317. andi. r0,r12,MSR_PR;
  318. beq- 1f
  319. bl .load_up_fpu
  320. b fast_exception_return
  321. 1: INTS_DISABLE
  322. bl .save_nvgprs
  323. addi r3,r1,STACK_FRAME_OVERHEAD
  324. bl .kernel_fp_unavailable_exception
  325. b .ret_from_except
  326. /* Decrementer Interrupt */
  327. MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
  328. /* Fixed Interval Timer Interrupt */
  329. MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
  330. /* Watchdog Timer Interrupt */
  331. START_EXCEPTION(watchdog);
  332. CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
  333. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE)
  334. // bl special_reg_save_crit
  335. // CHECK_NAPPING();
  336. // addi r3,r1,STACK_FRAME_OVERHEAD
  337. // bl .unknown_exception
  338. // b ret_from_crit_except
  339. b .
  340. /* System Call Interrupt */
  341. START_EXCEPTION(system_call)
  342. mr r9,r13 /* keep a copy of userland r13 */
  343. mfspr r11,SPRN_SRR0 /* get return address */
  344. mfspr r12,SPRN_SRR1 /* get previous MSR */
  345. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  346. b system_call_common
  347. /* Auxiliary Processor Unavailable Interrupt */
  348. START_EXCEPTION(ap_unavailable);
  349. NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
  350. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_DISABLE)
  351. bl .save_nvgprs
  352. addi r3,r1,STACK_FRAME_OVERHEAD
  353. bl .unknown_exception
  354. b .ret_from_except
  355. /* Debug exception as a critical interrupt*/
  356. START_EXCEPTION(debug_crit);
  357. CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  358. /*
  359. * If there is a single step or branch-taken exception in an
  360. * exception entry sequence, it was probably meant to apply to
  361. * the code where the exception occurred (since exception entry
  362. * doesn't turn off DE automatically). We simulate the effect
  363. * of turning off DE on entry to an exception handler by turning
  364. * off DE in the CSRR1 value and clearing the debug status.
  365. */
  366. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  367. andis. r15,r14,DBSR_IC@h
  368. beq+ 1f
  369. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  370. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  371. cmpld cr0,r10,r14
  372. cmpld cr1,r10,r15
  373. blt+ cr0,1f
  374. bge+ cr1,1f
  375. /* here it looks like we got an inappropriate debug exception. */
  376. lis r14,DBSR_IC@h /* clear the IC event */
  377. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  378. mtspr SPRN_DBSR,r14
  379. mtspr SPRN_CSRR1,r11
  380. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  381. ld r1,PACA_EXCRIT+EX_R1(r13)
  382. ld r14,PACA_EXCRIT+EX_R14(r13)
  383. ld r15,PACA_EXCRIT+EX_R15(r13)
  384. mtcr r10
  385. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  386. ld r11,PACA_EXCRIT+EX_R11(r13)
  387. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  388. rfci
  389. /* Normal debug exception */
  390. /* XXX We only handle coming from userspace for now since we can't
  391. * quite save properly an interrupted kernel state yet
  392. */
  393. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  394. beq kernel_dbg_exc; /* if from kernel mode */
  395. /* Now we mash up things to make it look like we are coming on a
  396. * normal exception
  397. */
  398. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  399. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  400. mfspr r14,SPRN_DBSR
  401. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE)
  402. std r14,_DSISR(r1)
  403. addi r3,r1,STACK_FRAME_OVERHEAD
  404. mr r4,r14
  405. ld r14,PACA_EXCRIT+EX_R14(r13)
  406. ld r15,PACA_EXCRIT+EX_R15(r13)
  407. bl .save_nvgprs
  408. bl .DebugException
  409. b .ret_from_except
  410. kernel_dbg_exc:
  411. b . /* NYI */
  412. /* Debug exception as a debug interrupt*/
  413. START_EXCEPTION(debug_debug);
  414. DBG_EXCEPTION_PROLOG(0xd08, PROLOG_ADDITION_2REGS)
  415. /*
  416. * If there is a single step or branch-taken exception in an
  417. * exception entry sequence, it was probably meant to apply to
  418. * the code where the exception occurred (since exception entry
  419. * doesn't turn off DE automatically). We simulate the effect
  420. * of turning off DE on entry to an exception handler by turning
  421. * off DE in the DSRR1 value and clearing the debug status.
  422. */
  423. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  424. andis. r15,r14,DBSR_IC@h
  425. beq+ 1f
  426. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  427. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  428. cmpld cr0,r10,r14
  429. cmpld cr1,r10,r15
  430. blt+ cr0,1f
  431. bge+ cr1,1f
  432. /* here it looks like we got an inappropriate debug exception. */
  433. lis r14,DBSR_IC@h /* clear the IC event */
  434. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  435. mtspr SPRN_DBSR,r14
  436. mtspr SPRN_DSRR1,r11
  437. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  438. ld r1,PACA_EXDBG+EX_R1(r13)
  439. ld r14,PACA_EXDBG+EX_R14(r13)
  440. ld r15,PACA_EXDBG+EX_R15(r13)
  441. mtcr r10
  442. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  443. ld r11,PACA_EXDBG+EX_R11(r13)
  444. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  445. rfdi
  446. /* Normal debug exception */
  447. /* XXX We only handle coming from userspace for now since we can't
  448. * quite save properly an interrupted kernel state yet
  449. */
  450. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  451. beq kernel_dbg_exc; /* if from kernel mode */
  452. /* Now we mash up things to make it look like we are coming on a
  453. * normal exception
  454. */
  455. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  456. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  457. mfspr r14,SPRN_DBSR
  458. EXCEPTION_COMMON(0xd08, PACA_EXDBG, INTS_DISABLE)
  459. std r14,_DSISR(r1)
  460. addi r3,r1,STACK_FRAME_OVERHEAD
  461. mr r4,r14
  462. ld r14,PACA_EXDBG+EX_R14(r13)
  463. ld r15,PACA_EXDBG+EX_R15(r13)
  464. bl .save_nvgprs
  465. bl .DebugException
  466. b .ret_from_except
  467. START_EXCEPTION(perfmon);
  468. NORMAL_EXCEPTION_PROLOG(0x260, PROLOG_ADDITION_NONE)
  469. EXCEPTION_COMMON(0x260, PACA_EXGEN, INTS_DISABLE)
  470. addi r3,r1,STACK_FRAME_OVERHEAD
  471. bl .performance_monitor_exception
  472. b .ret_from_except_lite
  473. /* Doorbell interrupt */
  474. MASKABLE_EXCEPTION(0x280, doorbell, .doorbell_exception, ACK_NONE)
  475. /* Doorbell critical Interrupt */
  476. START_EXCEPTION(doorbell_crit);
  477. CRIT_EXCEPTION_PROLOG(0x2a0, PROLOG_ADDITION_NONE)
  478. // EXCEPTION_COMMON(0x2a0, PACA_EXCRIT, INTS_DISABLE)
  479. // bl special_reg_save_crit
  480. // CHECK_NAPPING();
  481. // addi r3,r1,STACK_FRAME_OVERHEAD
  482. // bl .doorbell_critical_exception
  483. // b ret_from_crit_except
  484. b .
  485. /*
  486. * Guest doorbell interrupt
  487. * This general exception use GSRRx save/restore registers
  488. */
  489. START_EXCEPTION(guest_doorbell);
  490. GDBELL_EXCEPTION_PROLOG(0x2c0, PROLOG_ADDITION_NONE)
  491. EXCEPTION_COMMON(0x2c0, PACA_EXGEN, INTS_KEEP)
  492. addi r3,r1,STACK_FRAME_OVERHEAD
  493. bl .save_nvgprs
  494. INTS_RESTORE_HARD
  495. bl .unknown_exception
  496. b .ret_from_except
  497. /* Guest Doorbell critical Interrupt */
  498. START_EXCEPTION(guest_doorbell_crit);
  499. CRIT_EXCEPTION_PROLOG(0x2e0, PROLOG_ADDITION_NONE)
  500. // EXCEPTION_COMMON(0x2e0, PACA_EXCRIT, INTS_DISABLE)
  501. // bl special_reg_save_crit
  502. // CHECK_NAPPING();
  503. // addi r3,r1,STACK_FRAME_OVERHEAD
  504. // bl .guest_doorbell_critical_exception
  505. // b ret_from_crit_except
  506. b .
  507. /* Hypervisor call */
  508. START_EXCEPTION(hypercall);
  509. NORMAL_EXCEPTION_PROLOG(0x310, PROLOG_ADDITION_NONE)
  510. EXCEPTION_COMMON(0x310, PACA_EXGEN, INTS_KEEP)
  511. addi r3,r1,STACK_FRAME_OVERHEAD
  512. bl .save_nvgprs
  513. INTS_RESTORE_HARD
  514. bl .unknown_exception
  515. b .ret_from_except
  516. /* Embedded Hypervisor priviledged */
  517. START_EXCEPTION(ehpriv);
  518. NORMAL_EXCEPTION_PROLOG(0x320, PROLOG_ADDITION_NONE)
  519. EXCEPTION_COMMON(0x320, PACA_EXGEN, INTS_KEEP)
  520. addi r3,r1,STACK_FRAME_OVERHEAD
  521. bl .save_nvgprs
  522. INTS_RESTORE_HARD
  523. bl .unknown_exception
  524. b .ret_from_except
  525. /*
  526. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  527. * accordingly and if the interrupt is level sensitive, we hard disable
  528. */
  529. masked_interrupt_book3e_0x500:
  530. /* XXX When adding support for EPR, use PACA_IRQ_EE_EDGE */
  531. li r11,PACA_IRQ_EE
  532. b masked_interrupt_book3e_full_mask
  533. masked_interrupt_book3e_0x900:
  534. ACK_DEC(r11);
  535. li r11,PACA_IRQ_DEC
  536. b masked_interrupt_book3e_no_mask
  537. masked_interrupt_book3e_0x980:
  538. ACK_FIT(r11);
  539. li r11,PACA_IRQ_DEC
  540. b masked_interrupt_book3e_no_mask
  541. masked_interrupt_book3e_0x280:
  542. masked_interrupt_book3e_0x2c0:
  543. li r11,PACA_IRQ_DBELL
  544. b masked_interrupt_book3e_no_mask
  545. masked_interrupt_book3e_no_mask:
  546. mtcr r10
  547. lbz r10,PACAIRQHAPPENED(r13)
  548. or r10,r10,r11
  549. stb r10,PACAIRQHAPPENED(r13)
  550. b 1f
  551. masked_interrupt_book3e_full_mask:
  552. mtcr r10
  553. lbz r10,PACAIRQHAPPENED(r13)
  554. or r10,r10,r11
  555. stb r10,PACAIRQHAPPENED(r13)
  556. mfspr r10,SPRN_SRR1
  557. rldicl r11,r10,48,1 /* clear MSR_EE */
  558. rotldi r10,r11,16
  559. mtspr SPRN_SRR1,r10
  560. 1: ld r10,PACA_EXGEN+EX_R10(r13);
  561. ld r11,PACA_EXGEN+EX_R11(r13);
  562. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  563. rfi
  564. b .
  565. /*
  566. * Called from arch_local_irq_enable when an interrupt needs
  567. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  568. * to indicate the kind of interrupt. MSR:EE is already off.
  569. * We generate a stackframe like if a real interrupt had happened.
  570. *
  571. * Note: While MSR:EE is off, we need to make sure that _MSR
  572. * in the generated frame has EE set to 1 or the exception
  573. * handler will not properly re-enable them.
  574. */
  575. _GLOBAL(__replay_interrupt)
  576. /* We are going to jump to the exception common code which
  577. * will retrieve various register values from the PACA which
  578. * we don't give a damn about.
  579. */
  580. mflr r10
  581. mfmsr r11
  582. mfcr r4
  583. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  584. std r1,PACA_EXGEN+EX_R1(r13);
  585. stw r4,PACA_EXGEN+EX_CR(r13);
  586. ori r11,r11,MSR_EE
  587. subi r1,r1,INT_FRAME_SIZE;
  588. cmpwi cr0,r3,0x500
  589. beq exc_0x500_common
  590. cmpwi cr0,r3,0x900
  591. beq exc_0x900_common
  592. cmpwi cr0,r3,0x280
  593. beq exc_0x280_common
  594. blr
  595. /*
  596. * This is called from 0x300 and 0x400 handlers after the prologs with
  597. * r14 and r15 containing the fault address and error code, with the
  598. * original values stashed away in the PACA
  599. */
  600. storage_fault_common:
  601. std r14,_DAR(r1)
  602. std r15,_DSISR(r1)
  603. addi r3,r1,STACK_FRAME_OVERHEAD
  604. mr r4,r14
  605. mr r5,r15
  606. ld r14,PACA_EXGEN+EX_R14(r13)
  607. ld r15,PACA_EXGEN+EX_R15(r13)
  608. bl .do_page_fault
  609. cmpdi r3,0
  610. bne- 1f
  611. b .ret_from_except_lite
  612. 1: bl .save_nvgprs
  613. mr r5,r3
  614. addi r3,r1,STACK_FRAME_OVERHEAD
  615. ld r4,_DAR(r1)
  616. bl .bad_page_fault
  617. b .ret_from_except
  618. /*
  619. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  620. * continues here.
  621. */
  622. alignment_more:
  623. std r14,_DAR(r1)
  624. std r15,_DSISR(r1)
  625. addi r3,r1,STACK_FRAME_OVERHEAD
  626. ld r14,PACA_EXGEN+EX_R14(r13)
  627. ld r15,PACA_EXGEN+EX_R15(r13)
  628. bl .save_nvgprs
  629. INTS_RESTORE_HARD
  630. bl .alignment_exception
  631. b .ret_from_except
  632. /*
  633. * We branch here from entry_64.S for the last stage of the exception
  634. * return code path. MSR:EE is expected to be off at that point
  635. */
  636. _GLOBAL(exception_return_book3e)
  637. b 1f
  638. /* This is the return from load_up_fpu fast path which could do with
  639. * less GPR restores in fact, but for now we have a single return path
  640. */
  641. .globl fast_exception_return
  642. fast_exception_return:
  643. wrteei 0
  644. 1: mr r0,r13
  645. ld r10,_MSR(r1)
  646. REST_4GPRS(2, r1)
  647. andi. r6,r10,MSR_PR
  648. REST_2GPRS(6, r1)
  649. beq 1f
  650. ACCOUNT_CPU_USER_EXIT(r10, r11)
  651. ld r0,GPR13(r1)
  652. 1: stdcx. r0,0,r1 /* to clear the reservation */
  653. ld r8,_CCR(r1)
  654. ld r9,_LINK(r1)
  655. ld r10,_CTR(r1)
  656. ld r11,_XER(r1)
  657. mtcr r8
  658. mtlr r9
  659. mtctr r10
  660. mtxer r11
  661. REST_2GPRS(8, r1)
  662. ld r10,GPR10(r1)
  663. ld r11,GPR11(r1)
  664. ld r12,GPR12(r1)
  665. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  666. std r10,PACA_EXGEN+EX_R10(r13);
  667. std r11,PACA_EXGEN+EX_R11(r13);
  668. ld r10,_NIP(r1)
  669. ld r11,_MSR(r1)
  670. ld r0,GPR0(r1)
  671. ld r1,GPR1(r1)
  672. mtspr SPRN_SRR0,r10
  673. mtspr SPRN_SRR1,r11
  674. ld r10,PACA_EXGEN+EX_R10(r13)
  675. ld r11,PACA_EXGEN+EX_R11(r13)
  676. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  677. rfi
  678. /*
  679. * Trampolines used when spotting a bad kernel stack pointer in
  680. * the exception entry code.
  681. *
  682. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  683. * index around, etc... to handle crit & mcheck
  684. */
  685. BAD_STACK_TRAMPOLINE(0x000)
  686. BAD_STACK_TRAMPOLINE(0x100)
  687. BAD_STACK_TRAMPOLINE(0x200)
  688. BAD_STACK_TRAMPOLINE(0x260)
  689. BAD_STACK_TRAMPOLINE(0x280)
  690. BAD_STACK_TRAMPOLINE(0x2a0)
  691. BAD_STACK_TRAMPOLINE(0x2c0)
  692. BAD_STACK_TRAMPOLINE(0x2e0)
  693. BAD_STACK_TRAMPOLINE(0x300)
  694. BAD_STACK_TRAMPOLINE(0x310)
  695. BAD_STACK_TRAMPOLINE(0x320)
  696. BAD_STACK_TRAMPOLINE(0x400)
  697. BAD_STACK_TRAMPOLINE(0x500)
  698. BAD_STACK_TRAMPOLINE(0x600)
  699. BAD_STACK_TRAMPOLINE(0x700)
  700. BAD_STACK_TRAMPOLINE(0x800)
  701. BAD_STACK_TRAMPOLINE(0x900)
  702. BAD_STACK_TRAMPOLINE(0x980)
  703. BAD_STACK_TRAMPOLINE(0x9f0)
  704. BAD_STACK_TRAMPOLINE(0xa00)
  705. BAD_STACK_TRAMPOLINE(0xb00)
  706. BAD_STACK_TRAMPOLINE(0xc00)
  707. BAD_STACK_TRAMPOLINE(0xd00)
  708. BAD_STACK_TRAMPOLINE(0xd08)
  709. BAD_STACK_TRAMPOLINE(0xe00)
  710. BAD_STACK_TRAMPOLINE(0xf00)
  711. BAD_STACK_TRAMPOLINE(0xf20)
  712. .globl bad_stack_book3e
  713. bad_stack_book3e:
  714. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  715. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  716. ld r1,PACAEMERGSP(r13)
  717. subi r1,r1,64+INT_FRAME_SIZE
  718. std r10,_NIP(r1)
  719. std r11,_MSR(r1)
  720. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  721. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  722. std r10,GPR1(r1)
  723. std r11,_CCR(r1)
  724. mfspr r10,SPRN_DEAR
  725. mfspr r11,SPRN_ESR
  726. std r10,_DAR(r1)
  727. std r11,_DSISR(r1)
  728. std r0,GPR0(r1); /* save r0 in stackframe */ \
  729. std r2,GPR2(r1); /* save r2 in stackframe */ \
  730. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  731. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  732. std r9,GPR9(r1); /* save r9 in stackframe */ \
  733. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  734. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  735. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  736. std r3,GPR10(r1); /* save r10 to stackframe */ \
  737. std r4,GPR11(r1); /* save r11 to stackframe */ \
  738. std r12,GPR12(r1); /* save r12 in stackframe */ \
  739. std r5,GPR13(r1); /* save it to stackframe */ \
  740. mflr r10
  741. mfctr r11
  742. mfxer r12
  743. std r10,_LINK(r1)
  744. std r11,_CTR(r1)
  745. std r12,_XER(r1)
  746. SAVE_10GPRS(14,r1)
  747. SAVE_8GPRS(24,r1)
  748. lhz r12,PACA_TRAP_SAVE(r13)
  749. std r12,_TRAP(r1)
  750. addi r11,r1,INT_FRAME_SIZE
  751. std r11,0(r1)
  752. li r12,0
  753. std r12,0(r11)
  754. ld r2,PACATOC(r13)
  755. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  756. bl .kernel_bad_stack
  757. b 1b
  758. /*
  759. * Setup the initial TLB for a core. This current implementation
  760. * assume that whatever we are running off will not conflict with
  761. * the new mapping at PAGE_OFFSET.
  762. */
  763. _GLOBAL(initial_tlb_book3e)
  764. /* Look for the first TLB with IPROT set */
  765. mfspr r4,SPRN_TLB0CFG
  766. andi. r3,r4,TLBnCFG_IPROT
  767. lis r3,MAS0_TLBSEL(0)@h
  768. bne found_iprot
  769. mfspr r4,SPRN_TLB1CFG
  770. andi. r3,r4,TLBnCFG_IPROT
  771. lis r3,MAS0_TLBSEL(1)@h
  772. bne found_iprot
  773. mfspr r4,SPRN_TLB2CFG
  774. andi. r3,r4,TLBnCFG_IPROT
  775. lis r3,MAS0_TLBSEL(2)@h
  776. bne found_iprot
  777. lis r3,MAS0_TLBSEL(3)@h
  778. mfspr r4,SPRN_TLB3CFG
  779. /* fall through */
  780. found_iprot:
  781. andi. r5,r4,TLBnCFG_HES
  782. bne have_hes
  783. mflr r8 /* save LR */
  784. /* 1. Find the index of the entry we're executing in
  785. *
  786. * r3 = MAS0_TLBSEL (for the iprot array)
  787. * r4 = SPRN_TLBnCFG
  788. */
  789. bl invstr /* Find our address */
  790. invstr: mflr r6 /* Make it accessible */
  791. mfmsr r7
  792. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  793. mfspr r7,SPRN_PID
  794. slwi r7,r7,16
  795. or r7,r7,r5
  796. mtspr SPRN_MAS6,r7
  797. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  798. mfspr r3,SPRN_MAS0
  799. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  800. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  801. oris r7,r7,MAS1_IPROT@h
  802. mtspr SPRN_MAS1,r7
  803. tlbwe
  804. /* 2. Invalidate all entries except the entry we're executing in
  805. *
  806. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  807. * r4 = SPRN_TLBnCFG
  808. * r5 = ESEL of entry we are running in
  809. */
  810. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  811. li r6,0 /* Set Entry counter to 0 */
  812. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  813. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  814. mtspr SPRN_MAS0,r7
  815. tlbre
  816. mfspr r7,SPRN_MAS1
  817. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  818. cmpw r5,r6
  819. beq skpinv /* Dont update the current execution TLB */
  820. mtspr SPRN_MAS1,r7
  821. tlbwe
  822. isync
  823. skpinv: addi r6,r6,1 /* Increment */
  824. cmpw r6,r4 /* Are we done? */
  825. bne 1b /* If not, repeat */
  826. /* Invalidate all TLBs */
  827. PPC_TLBILX_ALL(0,R0)
  828. sync
  829. isync
  830. /* 3. Setup a temp mapping and jump to it
  831. *
  832. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  833. * r5 = ESEL of entry we are running in
  834. */
  835. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  836. addi r7,r7,0x1
  837. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  838. mtspr SPRN_MAS0,r4
  839. tlbre
  840. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  841. mtspr SPRN_MAS0,r4
  842. mfspr r7,SPRN_MAS1
  843. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  844. mtspr SPRN_MAS1,r6
  845. tlbwe
  846. mfmsr r6
  847. xori r6,r6,MSR_IS
  848. mtspr SPRN_SRR1,r6
  849. bl 1f /* Find our address */
  850. 1: mflr r6
  851. addi r6,r6,(2f - 1b)
  852. mtspr SPRN_SRR0,r6
  853. rfi
  854. 2:
  855. /* 4. Clear out PIDs & Search info
  856. *
  857. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  858. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  859. * r5 = MAS3
  860. */
  861. li r6,0
  862. mtspr SPRN_MAS6,r6
  863. mtspr SPRN_PID,r6
  864. /* 5. Invalidate mapping we started in
  865. *
  866. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  867. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  868. * r5 = MAS3
  869. */
  870. mtspr SPRN_MAS0,r3
  871. tlbre
  872. mfspr r6,SPRN_MAS1
  873. rlwinm r6,r6,0,2,0 /* clear IPROT */
  874. mtspr SPRN_MAS1,r6
  875. tlbwe
  876. /* Invalidate TLB1 */
  877. PPC_TLBILX_ALL(0,R0)
  878. sync
  879. isync
  880. /* The mapping only needs to be cache-coherent on SMP */
  881. #ifdef CONFIG_SMP
  882. #define M_IF_SMP MAS2_M
  883. #else
  884. #define M_IF_SMP 0
  885. #endif
  886. /* 6. Setup KERNELBASE mapping in TLB[0]
  887. *
  888. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  889. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  890. * r5 = MAS3
  891. */
  892. rlwinm r3,r3,0,16,3 /* clear ESEL */
  893. mtspr SPRN_MAS0,r3
  894. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  895. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  896. mtspr SPRN_MAS1,r6
  897. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  898. mtspr SPRN_MAS2,r6
  899. rlwinm r5,r5,0,0,25
  900. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  901. mtspr SPRN_MAS3,r5
  902. li r5,-1
  903. rlwinm r5,r5,0,0,25
  904. tlbwe
  905. /* 7. Jump to KERNELBASE mapping
  906. *
  907. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  908. */
  909. /* Now we branch the new virtual address mapped by this entry */
  910. LOAD_REG_IMMEDIATE(r6,2f)
  911. lis r7,MSR_KERNEL@h
  912. ori r7,r7,MSR_KERNEL@l
  913. mtspr SPRN_SRR0,r6
  914. mtspr SPRN_SRR1,r7
  915. rfi /* start execution out of TLB1[0] entry */
  916. 2:
  917. /* 8. Clear out the temp mapping
  918. *
  919. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  920. */
  921. mtspr SPRN_MAS0,r4
  922. tlbre
  923. mfspr r5,SPRN_MAS1
  924. rlwinm r5,r5,0,2,0 /* clear IPROT */
  925. mtspr SPRN_MAS1,r5
  926. tlbwe
  927. /* Invalidate TLB1 */
  928. PPC_TLBILX_ALL(0,R0)
  929. sync
  930. isync
  931. /* We translate LR and return */
  932. tovirt(r8,r8)
  933. mtlr r8
  934. blr
  935. have_hes:
  936. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  937. * kernel linear mapping. We also set MAS8 once for all here though
  938. * that will have to be made dependent on whether we are running under
  939. * a hypervisor I suppose.
  940. */
  941. /* BEWARE, MAGIC
  942. * This code is called as an ordinary function on the boot CPU. But to
  943. * avoid duplication, this code is also used in SCOM bringup of
  944. * secondary CPUs. We read the code between the initial_tlb_code_start
  945. * and initial_tlb_code_end labels one instruction at a time and RAM it
  946. * into the new core via SCOM. That doesn't process branches, so there
  947. * must be none between those two labels. It also means if this code
  948. * ever takes any parameters, the SCOM code must also be updated to
  949. * provide them.
  950. */
  951. .globl a2_tlbinit_code_start
  952. a2_tlbinit_code_start:
  953. ori r11,r3,MAS0_WQ_ALLWAYS
  954. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  955. mtspr SPRN_MAS0,r11
  956. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  957. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  958. mtspr SPRN_MAS1,r3
  959. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  960. mtspr SPRN_MAS2,r3
  961. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  962. mtspr SPRN_MAS7_MAS3,r3
  963. li r3,0
  964. mtspr SPRN_MAS8,r3
  965. /* Write the TLB entry */
  966. tlbwe
  967. .globl a2_tlbinit_after_linear_map
  968. a2_tlbinit_after_linear_map:
  969. /* Now we branch the new virtual address mapped by this entry */
  970. LOAD_REG_IMMEDIATE(r3,1f)
  971. mtctr r3
  972. bctr
  973. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  974. * else (including IPROTed things left by firmware)
  975. * r4 = TLBnCFG
  976. * r3 = current address (more or less)
  977. */
  978. li r5,0
  979. mtspr SPRN_MAS6,r5
  980. tlbsx 0,r3
  981. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  982. rlwinm r10,r4,8,0xff
  983. addi r10,r10,-1 /* Get inner loop mask */
  984. li r3,1
  985. mfspr r5,SPRN_MAS1
  986. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  987. mfspr r6,SPRN_MAS2
  988. rldicr r6,r6,0,51 /* Extract EPN */
  989. mfspr r7,SPRN_MAS0
  990. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  991. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  992. 2: add r4,r3,r8
  993. and r4,r4,r10
  994. rlwimi r7,r4,16,MAS0_ESEL_MASK
  995. mtspr SPRN_MAS0,r7
  996. mtspr SPRN_MAS1,r5
  997. mtspr SPRN_MAS2,r6
  998. tlbwe
  999. addi r3,r3,1
  1000. and. r4,r3,r10
  1001. bne 3f
  1002. addis r6,r6,(1<<30)@h
  1003. 3:
  1004. cmpw r3,r9
  1005. blt 2b
  1006. .globl a2_tlbinit_after_iprot_flush
  1007. a2_tlbinit_after_iprot_flush:
  1008. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  1009. /* Now establish early debug mappings if applicable */
  1010. /* Restore the MAS0 we used for linear mapping load */
  1011. mtspr SPRN_MAS0,r11
  1012. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  1013. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  1014. mtspr SPRN_MAS1,r3
  1015. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  1016. mtspr SPRN_MAS2,r3
  1017. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  1018. mtspr SPRN_MAS7_MAS3,r3
  1019. /* re-use the MAS8 value from the linear mapping */
  1020. tlbwe
  1021. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  1022. PPC_TLBILX(0,0,R0)
  1023. sync
  1024. isync
  1025. .globl a2_tlbinit_code_end
  1026. a2_tlbinit_code_end:
  1027. /* We translate LR and return */
  1028. mflr r3
  1029. tovirt(r3,r3)
  1030. mtlr r3
  1031. blr
  1032. /*
  1033. * Main entry (boot CPU, thread 0)
  1034. *
  1035. * We enter here from head_64.S, possibly after the prom_init trampoline
  1036. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1037. * mode. Anything else is as it was left by the bootloader
  1038. *
  1039. * Initial requirements of this port:
  1040. *
  1041. * - Kernel loaded at 0 physical
  1042. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1043. * - MSR:IS & MSR:DS set to 0
  1044. *
  1045. * Note that some of the above requirements will be relaxed in the future
  1046. * as the kernel becomes smarter at dealing with different initial conditions
  1047. * but for now you have to be careful
  1048. */
  1049. _GLOBAL(start_initialization_book3e)
  1050. mflr r28
  1051. /* First, we need to setup some initial TLBs to map the kernel
  1052. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1053. * and always use AS 0, so we just set it up to match our link
  1054. * address and never use 0 based addresses.
  1055. */
  1056. bl .initial_tlb_book3e
  1057. /* Init global core bits */
  1058. bl .init_core_book3e
  1059. /* Init per-thread bits */
  1060. bl .init_thread_book3e
  1061. /* Return to common init code */
  1062. tovirt(r28,r28)
  1063. mtlr r28
  1064. blr
  1065. /*
  1066. * Secondary core/processor entry
  1067. *
  1068. * This is entered for thread 0 of a secondary core, all other threads
  1069. * are expected to be stopped. It's similar to start_initialization_book3e
  1070. * except that it's generally entered from the holding loop in head_64.S
  1071. * after CPUs have been gathered by Open Firmware.
  1072. *
  1073. * We assume we are in 32 bits mode running with whatever TLB entry was
  1074. * set for us by the firmware or POR engine.
  1075. */
  1076. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1077. li r4,1
  1078. b .generic_secondary_smp_init
  1079. _GLOBAL(book3e_secondary_core_init)
  1080. mflr r28
  1081. /* Do we need to setup initial TLB entry ? */
  1082. cmplwi r4,0
  1083. bne 2f
  1084. /* Setup TLB for this core */
  1085. bl .initial_tlb_book3e
  1086. /* We can return from the above running at a different
  1087. * address, so recalculate r2 (TOC)
  1088. */
  1089. bl .relative_toc
  1090. /* Init global core bits */
  1091. 2: bl .init_core_book3e
  1092. /* Init per-thread bits */
  1093. 3: bl .init_thread_book3e
  1094. /* Return to common init code at proper virtual address.
  1095. *
  1096. * Due to various previous assumptions, we know we entered this
  1097. * function at either the final PAGE_OFFSET mapping or using a
  1098. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1099. * here, we just ensure the return address has the right top bits.
  1100. *
  1101. * Note that if we ever want to be smarter about where we can be
  1102. * started from, we have to be careful that by the time we reach
  1103. * the code below we may already be running at a different location
  1104. * than the one we were called from since initial_tlb_book3e can
  1105. * have moved us already.
  1106. */
  1107. cmpdi cr0,r28,0
  1108. blt 1f
  1109. lis r3,PAGE_OFFSET@highest
  1110. sldi r3,r3,32
  1111. or r28,r28,r3
  1112. 1: mtlr r28
  1113. blr
  1114. _GLOBAL(book3e_secondary_thread_init)
  1115. mflr r28
  1116. b 3b
  1117. _STATIC(init_core_book3e)
  1118. /* Establish the interrupt vector base */
  1119. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1120. mtspr SPRN_IVPR,r3
  1121. sync
  1122. blr
  1123. _STATIC(init_thread_book3e)
  1124. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1125. mtspr SPRN_EPCR,r3
  1126. /* Make sure interrupts are off */
  1127. wrteei 0
  1128. /* disable all timers and clear out status */
  1129. li r3,0
  1130. mtspr SPRN_TCR,r3
  1131. mfspr r3,SPRN_TSR
  1132. mtspr SPRN_TSR,r3
  1133. blr
  1134. _GLOBAL(__setup_base_ivors)
  1135. SET_IVOR(0, 0x020) /* Critical Input */
  1136. SET_IVOR(1, 0x000) /* Machine Check */
  1137. SET_IVOR(2, 0x060) /* Data Storage */
  1138. SET_IVOR(3, 0x080) /* Instruction Storage */
  1139. SET_IVOR(4, 0x0a0) /* External Input */
  1140. SET_IVOR(5, 0x0c0) /* Alignment */
  1141. SET_IVOR(6, 0x0e0) /* Program */
  1142. SET_IVOR(7, 0x100) /* FP Unavailable */
  1143. SET_IVOR(8, 0x120) /* System Call */
  1144. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1145. SET_IVOR(10, 0x160) /* Decrementer */
  1146. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1147. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1148. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1149. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1150. SET_IVOR(15, 0x040) /* Debug */
  1151. sync
  1152. blr
  1153. _GLOBAL(setup_perfmon_ivor)
  1154. SET_IVOR(35, 0x260) /* Performance Monitor */
  1155. blr
  1156. _GLOBAL(setup_doorbell_ivors)
  1157. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1158. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1159. /* Check MMUCFG[LPIDSIZE] to determine if we have category E.HV */
  1160. mfspr r10,SPRN_MMUCFG
  1161. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1162. beqlr
  1163. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1164. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1165. blr
  1166. _GLOBAL(setup_ehv_ivors)
  1167. /*
  1168. * We may be running as a guest and lack E.HV even on a chip
  1169. * that normally has it.
  1170. */
  1171. mfspr r10,SPRN_MMUCFG
  1172. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1173. beqlr
  1174. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1175. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1176. blr