setup-bus.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * drivers/pci/setup-bus.c
  3. *
  4. * Extruded from code written by
  5. * Dave Rusling (david.rusling@reo.mts.dec.com)
  6. * David Mosberger (davidm@cs.arizona.edu)
  7. * David Miller (davem@redhat.com)
  8. *
  9. * Support routines for initializing a PCI subsystem.
  10. */
  11. /*
  12. * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  13. * PCI-PCI bridges cleanup, sorted resource allocation.
  14. * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  15. * Converted to allocation in 3 passes, which gives
  16. * tighter packing. Prefetchable range support.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/errno.h>
  23. #include <linux/ioport.h>
  24. #include <linux/cache.h>
  25. #include <linux/slab.h>
  26. #define DEBUG_CONFIG 1
  27. #if DEBUG_CONFIG
  28. #define DBG(x...) printk(x)
  29. #else
  30. #define DBG(x...)
  31. #endif
  32. static void pbus_assign_resources_sorted(struct pci_bus *bus)
  33. {
  34. struct pci_dev *dev;
  35. struct resource *res;
  36. struct resource_list head, *list, *tmp;
  37. int idx;
  38. head.next = NULL;
  39. list_for_each_entry(dev, &bus->devices, bus_list) {
  40. u16 class = dev->class >> 8;
  41. /* Don't touch classless devices or host bridges or ioapics. */
  42. if (class == PCI_CLASS_NOT_DEFINED ||
  43. class == PCI_CLASS_BRIDGE_HOST)
  44. continue;
  45. /* Don't touch ioapic devices already enabled by firmware */
  46. if (class == PCI_CLASS_SYSTEM_PIC) {
  47. u16 command;
  48. pci_read_config_word(dev, PCI_COMMAND, &command);
  49. if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
  50. continue;
  51. }
  52. pdev_sort_resources(dev, &head);
  53. }
  54. for (list = head.next; list;) {
  55. res = list->res;
  56. idx = res - &list->dev->resource[0];
  57. if (pci_assign_resource(list->dev, idx)) {
  58. /* FIXME: get rid of this */
  59. res->start = 0;
  60. res->end = 0;
  61. res->flags = 0;
  62. }
  63. tmp = list;
  64. list = list->next;
  65. kfree(tmp);
  66. }
  67. }
  68. void pci_setup_cardbus(struct pci_bus *bus)
  69. {
  70. struct pci_dev *bridge = bus->self;
  71. struct pci_bus_region region;
  72. printk("PCI: Bus %d, cardbus bridge: %s\n",
  73. bus->number, pci_name(bridge));
  74. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  75. if (bus->resource[0]->flags & IORESOURCE_IO) {
  76. /*
  77. * The IO resource is allocated a range twice as large as it
  78. * would normally need. This allows us to set both IO regs.
  79. */
  80. printk(KERN_INFO " IO window: 0x%08lx-0x%08lx\n",
  81. (unsigned long)region.start,
  82. (unsigned long)region.end);
  83. pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
  84. region.start);
  85. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
  86. region.end);
  87. }
  88. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  89. if (bus->resource[1]->flags & IORESOURCE_IO) {
  90. printk(KERN_INFO " IO window: 0x%08lx-0x%08lx\n",
  91. (unsigned long)region.start,
  92. (unsigned long)region.end);
  93. pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
  94. region.start);
  95. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
  96. region.end);
  97. }
  98. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  99. if (bus->resource[2]->flags & IORESOURCE_MEM) {
  100. printk(KERN_INFO " PREFETCH window: 0x%08lx-0x%08lx\n",
  101. (unsigned long)region.start,
  102. (unsigned long)region.end);
  103. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
  104. region.start);
  105. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
  106. region.end);
  107. }
  108. pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
  109. if (bus->resource[3]->flags & IORESOURCE_MEM) {
  110. printk(KERN_INFO " MEM window: 0x%08lx-0x%08lx\n",
  111. (unsigned long)region.start,
  112. (unsigned long)region.end);
  113. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
  114. region.start);
  115. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
  116. region.end);
  117. }
  118. }
  119. EXPORT_SYMBOL(pci_setup_cardbus);
  120. /* Initialize bridges with base/limit values we have collected.
  121. PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
  122. requires that if there is no I/O ports or memory behind the
  123. bridge, corresponding range must be turned off by writing base
  124. value greater than limit to the bridge's base/limit registers.
  125. Note: care must be taken when updating I/O base/limit registers
  126. of bridges which support 32-bit I/O. This update requires two
  127. config space writes, so it's quite possible that an I/O window of
  128. the bridge will have some undesirable address (e.g. 0) after the
  129. first write. Ditto 64-bit prefetchable MMIO. */
  130. static void __devinit
  131. pci_setup_bridge(struct pci_bus *bus)
  132. {
  133. struct pci_dev *bridge = bus->self;
  134. struct pci_bus_region region;
  135. u32 l, bu, lu, io_upper16;
  136. DBG(KERN_INFO "PCI: Bridge: %s\n", pci_name(bridge));
  137. /* Set up the top and bottom of the PCI I/O segment for this bus. */
  138. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  139. if (bus->resource[0]->flags & IORESOURCE_IO) {
  140. pci_read_config_dword(bridge, PCI_IO_BASE, &l);
  141. l &= 0xffff0000;
  142. l |= (region.start >> 8) & 0x00f0;
  143. l |= region.end & 0xf000;
  144. /* Set up upper 16 bits of I/O base/limit. */
  145. io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
  146. DBG(KERN_INFO " IO window: %04lx-%04lx\n",
  147. (unsigned long)region.start,
  148. (unsigned long)region.end);
  149. }
  150. else {
  151. /* Clear upper 16 bits of I/O base/limit. */
  152. io_upper16 = 0;
  153. l = 0x00f0;
  154. DBG(KERN_INFO " IO window: disabled.\n");
  155. }
  156. /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
  157. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
  158. /* Update lower 16 bits of I/O base/limit. */
  159. pci_write_config_dword(bridge, PCI_IO_BASE, l);
  160. /* Update upper 16 bits of I/O base/limit. */
  161. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
  162. /* Set up the top and bottom of the PCI Memory segment
  163. for this bus. */
  164. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  165. if (bus->resource[1]->flags & IORESOURCE_MEM) {
  166. l = (region.start >> 16) & 0xfff0;
  167. l |= region.end & 0xfff00000;
  168. DBG(KERN_INFO " MEM window: 0x%08lx-0x%08lx\n",
  169. (unsigned long)region.start,
  170. (unsigned long)region.end);
  171. }
  172. else {
  173. l = 0x0000fff0;
  174. DBG(KERN_INFO " MEM window: disabled.\n");
  175. }
  176. pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
  177. /* Clear out the upper 32 bits of PREF limit.
  178. If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
  179. disables PREF range, which is ok. */
  180. pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
  181. /* Set up PREF base/limit. */
  182. bu = lu = 0;
  183. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  184. if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
  185. l = (region.start >> 16) & 0xfff0;
  186. l |= region.end & 0xfff00000;
  187. bu = upper_32_bits(region.start);
  188. lu = upper_32_bits(region.end);
  189. DBG(KERN_INFO " PREFETCH window: 0x%016llx-0x%016llx\n",
  190. (unsigned long long)region.start,
  191. (unsigned long long)region.end);
  192. }
  193. else {
  194. l = 0x0000fff0;
  195. DBG(KERN_INFO " PREFETCH window: disabled.\n");
  196. }
  197. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
  198. /* Set the upper 32 bits of PREF base & limit. */
  199. pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
  200. pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
  201. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
  202. }
  203. /* Check whether the bridge supports optional I/O and
  204. prefetchable memory ranges. If not, the respective
  205. base/limit registers must be read-only and read as 0. */
  206. static void pci_bridge_check_ranges(struct pci_bus *bus)
  207. {
  208. u16 io;
  209. u32 pmem;
  210. struct pci_dev *bridge = bus->self;
  211. struct resource *b_res;
  212. b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  213. b_res[1].flags |= IORESOURCE_MEM;
  214. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  215. if (!io) {
  216. pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
  217. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  218. pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
  219. }
  220. if (io)
  221. b_res[0].flags |= IORESOURCE_IO;
  222. /* DECchip 21050 pass 2 errata: the bridge may miss an address
  223. disconnect boundary by one PCI data phase.
  224. Workaround: do not use prefetching on this device. */
  225. if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
  226. return;
  227. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  228. if (!pmem) {
  229. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
  230. 0xfff0fff0);
  231. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  232. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
  233. }
  234. if (pmem)
  235. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  236. }
  237. /* Helper function for sizing routines: find first available
  238. bus resource of a given type. Note: we intentionally skip
  239. the bus resources which have already been assigned (that is,
  240. have non-NULL parent resource). */
  241. static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
  242. {
  243. int i;
  244. struct resource *r;
  245. unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
  246. IORESOURCE_PREFETCH;
  247. for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  248. r = bus->resource[i];
  249. if (r == &ioport_resource || r == &iomem_resource)
  250. continue;
  251. if (r && (r->flags & type_mask) == type && !r->parent)
  252. return r;
  253. }
  254. return NULL;
  255. }
  256. /* Sizing the IO windows of the PCI-PCI bridge is trivial,
  257. since these windows have 4K granularity and the IO ranges
  258. of non-bridge PCI devices are limited to 256 bytes.
  259. We must be careful with the ISA aliasing though. */
  260. static void pbus_size_io(struct pci_bus *bus)
  261. {
  262. struct pci_dev *dev;
  263. struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
  264. unsigned long size = 0, size1 = 0;
  265. if (!b_res)
  266. return;
  267. list_for_each_entry(dev, &bus->devices, bus_list) {
  268. int i;
  269. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  270. struct resource *r = &dev->resource[i];
  271. unsigned long r_size;
  272. if (r->parent || !(r->flags & IORESOURCE_IO))
  273. continue;
  274. r_size = r->end - r->start + 1;
  275. if (r_size < 0x400)
  276. /* Might be re-aligned for ISA */
  277. size += r_size;
  278. else
  279. size1 += r_size;
  280. }
  281. }
  282. /* To be fixed in 2.5: we should have sort of HAVE_ISA
  283. flag in the struct pci_bus. */
  284. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  285. size = (size & 0xff) + ((size & ~0xffUL) << 2);
  286. #endif
  287. size = ALIGN(size + size1, 4096);
  288. if (!size) {
  289. b_res->flags = 0;
  290. return;
  291. }
  292. /* Alignment of the IO window is always 4K */
  293. b_res->start = 4096;
  294. b_res->end = b_res->start + size - 1;
  295. b_res->flags |= IORESOURCE_STARTALIGN;
  296. }
  297. /* Calculate the size of the bus and minimal alignment which
  298. guarantees that all child resources fit in this size. */
  299. static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, unsigned long type)
  300. {
  301. struct pci_dev *dev;
  302. resource_size_t min_align, align, size;
  303. resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */
  304. int order, max_order;
  305. struct resource *b_res = find_free_bus_resource(bus, type);
  306. if (!b_res)
  307. return 0;
  308. memset(aligns, 0, sizeof(aligns));
  309. max_order = 0;
  310. size = 0;
  311. list_for_each_entry(dev, &bus->devices, bus_list) {
  312. int i;
  313. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  314. struct resource *r = &dev->resource[i];
  315. resource_size_t r_size;
  316. if (r->parent || (r->flags & mask) != type)
  317. continue;
  318. r_size = r->end - r->start + 1;
  319. /* For bridges size != alignment */
  320. align = (i < PCI_BRIDGE_RESOURCES) ? r_size : r->start;
  321. order = __ffs(align) - 20;
  322. if (order > 11) {
  323. printk(KERN_WARNING "PCI: region %s/%d "
  324. "too large: 0x%016llx-0x%016llx\n",
  325. pci_name(dev), i,
  326. (unsigned long long)r->start,
  327. (unsigned long long)r->end);
  328. r->flags = 0;
  329. continue;
  330. }
  331. size += r_size;
  332. if (order < 0)
  333. order = 0;
  334. /* Exclude ranges with size > align from
  335. calculation of the alignment. */
  336. if (r_size == align)
  337. aligns[order] += align;
  338. if (order > max_order)
  339. max_order = order;
  340. }
  341. }
  342. align = 0;
  343. min_align = 0;
  344. for (order = 0; order <= max_order; order++) {
  345. #ifdef CONFIG_RESOURCES_64BIT
  346. resource_size_t align1 = 1ULL << (order + 20);
  347. #else
  348. resource_size_t align1 = 1U << (order + 20);
  349. #endif
  350. if (!align)
  351. min_align = align1;
  352. else if (ALIGN(align + min_align, min_align) < align1)
  353. min_align = align1 >> 1;
  354. align += aligns[order];
  355. }
  356. size = ALIGN(size, min_align);
  357. if (!size) {
  358. b_res->flags = 0;
  359. return 1;
  360. }
  361. b_res->start = min_align;
  362. b_res->end = size + min_align - 1;
  363. b_res->flags |= IORESOURCE_STARTALIGN;
  364. return 1;
  365. }
  366. static void pci_bus_size_cardbus(struct pci_bus *bus)
  367. {
  368. struct pci_dev *bridge = bus->self;
  369. struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  370. u16 ctrl;
  371. /*
  372. * Reserve some resources for CardBus. We reserve
  373. * a fixed amount of bus space for CardBus bridges.
  374. */
  375. b_res[0].start = pci_cardbus_io_size;
  376. b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
  377. b_res[0].flags |= IORESOURCE_IO;
  378. b_res[1].start = pci_cardbus_io_size;
  379. b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
  380. b_res[1].flags |= IORESOURCE_IO;
  381. /*
  382. * Check whether prefetchable memory is supported
  383. * by this bridge.
  384. */
  385. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  386. if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
  387. ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
  388. pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
  389. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  390. }
  391. /*
  392. * If we have prefetchable memory support, allocate
  393. * two regions. Otherwise, allocate one region of
  394. * twice the size.
  395. */
  396. if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
  397. b_res[2].start = pci_cardbus_mem_size;
  398. b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
  399. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  400. b_res[3].start = pci_cardbus_mem_size;
  401. b_res[3].end = b_res[3].start + pci_cardbus_mem_size - 1;
  402. b_res[3].flags |= IORESOURCE_MEM;
  403. } else {
  404. b_res[3].start = pci_cardbus_mem_size * 2;
  405. b_res[3].end = b_res[3].start + pci_cardbus_mem_size * 2 - 1;
  406. b_res[3].flags |= IORESOURCE_MEM;
  407. }
  408. }
  409. void __ref pci_bus_size_bridges(struct pci_bus *bus)
  410. {
  411. struct pci_dev *dev;
  412. unsigned long mask, prefmask;
  413. list_for_each_entry(dev, &bus->devices, bus_list) {
  414. struct pci_bus *b = dev->subordinate;
  415. if (!b)
  416. continue;
  417. switch (dev->class >> 8) {
  418. case PCI_CLASS_BRIDGE_CARDBUS:
  419. pci_bus_size_cardbus(b);
  420. break;
  421. case PCI_CLASS_BRIDGE_PCI:
  422. default:
  423. pci_bus_size_bridges(b);
  424. break;
  425. }
  426. }
  427. /* The root bus? */
  428. if (!bus->self)
  429. return;
  430. switch (bus->self->class >> 8) {
  431. case PCI_CLASS_BRIDGE_CARDBUS:
  432. /* don't size cardbuses yet. */
  433. break;
  434. case PCI_CLASS_BRIDGE_PCI:
  435. pci_bridge_check_ranges(bus);
  436. default:
  437. pbus_size_io(bus);
  438. /* If the bridge supports prefetchable range, size it
  439. separately. If it doesn't, or its prefetchable window
  440. has already been allocated by arch code, try
  441. non-prefetchable range for both types of PCI memory
  442. resources. */
  443. mask = IORESOURCE_MEM;
  444. prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  445. if (pbus_size_mem(bus, prefmask, prefmask))
  446. mask = prefmask; /* Success, size non-prefetch only. */
  447. pbus_size_mem(bus, mask, IORESOURCE_MEM);
  448. break;
  449. }
  450. }
  451. EXPORT_SYMBOL(pci_bus_size_bridges);
  452. void __ref pci_bus_assign_resources(struct pci_bus *bus)
  453. {
  454. struct pci_bus *b;
  455. struct pci_dev *dev;
  456. pbus_assign_resources_sorted(bus);
  457. list_for_each_entry(dev, &bus->devices, bus_list) {
  458. b = dev->subordinate;
  459. if (!b)
  460. continue;
  461. pci_bus_assign_resources(b);
  462. switch (dev->class >> 8) {
  463. case PCI_CLASS_BRIDGE_PCI:
  464. pci_setup_bridge(b);
  465. break;
  466. case PCI_CLASS_BRIDGE_CARDBUS:
  467. pci_setup_cardbus(b);
  468. break;
  469. default:
  470. printk(KERN_INFO "PCI: not setting up bridge %s "
  471. "for bus %d\n", pci_name(dev), b->number);
  472. break;
  473. }
  474. }
  475. }
  476. EXPORT_SYMBOL(pci_bus_assign_resources);
  477. void __init
  478. pci_assign_unassigned_resources(void)
  479. {
  480. struct pci_bus *bus;
  481. /* Depth first, calculate sizes and alignments of all
  482. subordinate buses. */
  483. list_for_each_entry(bus, &pci_root_buses, node) {
  484. pci_bus_size_bridges(bus);
  485. }
  486. /* Depth last, allocate resources and update the hardware. */
  487. list_for_each_entry(bus, &pci_root_buses, node) {
  488. pci_bus_assign_resources(bus);
  489. pci_enable_bridges(bus);
  490. }
  491. }