clock.h 2.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.h
  3. *
  4. * Copyright (C) 2005 Texas Instruments Inc.
  5. * Richard Woodruff <r-woodruff2@ti.com>
  6. * Created for OMAP2.
  7. *
  8. * Copyright (C) 2004 Nokia corporation
  9. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  11. *
  12. * Copyright (C) 2007 Texas Instruments, Inc.
  13. * Copyright (C) 2007 Nokia Corporation
  14. * Paul Walmsley
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
  21. #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
  22. #include <asm/arch/clock.h>
  23. int omap2_clk_enable(struct clk *clk);
  24. void omap2_clk_disable(struct clk *clk);
  25. long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
  26. int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
  27. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
  28. #ifdef CONFIG_OMAP_RESET_CLOCKS
  29. void omap2_clk_disable_unused(struct clk *clk);
  30. #else
  31. #define omap2_clk_disable_unused NULL
  32. #endif
  33. void omap2_clksel_recalc(struct clk *clk);
  34. void omap2_init_clksel_parent(struct clk *clk);
  35. u32 omap2_clksel_get_divisor(struct clk *clk);
  36. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  37. u32 *new_div);
  38. u32 omap2_clksel_to_divisor(struct clk *clk, u32 field_val);
  39. u32 omap2_divisor_to_clksel(struct clk *clk, u32 div);
  40. void omap2_fixed_divisor_recalc(struct clk *clk);
  41. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
  42. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
  43. u32 omap2_get_dpll_rate(struct clk *clk);
  44. int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
  45. extern u8 cpu_mask;
  46. /* clksel_rate data common to 24xx/343x */
  47. static const struct clksel_rate gpt_32k_rates[] = {
  48. { .div = 1, .val = 0, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
  49. { .div = 0 }
  50. };
  51. static const struct clksel_rate gpt_sys_rates[] = {
  52. { .div = 1, .val = 1, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
  53. { .div = 0 }
  54. };
  55. static const struct clksel_rate gfx_l3_rates[] = {
  56. { .div = 1, .val = 1, .flags = RATE_IN_24XX | RATE_IN_343X },
  57. { .div = 2, .val = 2, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
  58. { .div = 3, .val = 3, .flags = RATE_IN_243X | RATE_IN_343X },
  59. { .div = 4, .val = 4, .flags = RATE_IN_243X | RATE_IN_343X },
  60. { .div = 0 }
  61. };
  62. #endif