spi.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Copyright (C) 2005 David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_SPI_H
  19. #define __LINUX_SPI_H
  20. #include <linux/device.h>
  21. #include <linux/mod_devicetable.h>
  22. #include <linux/slab.h>
  23. #include <linux/kthread.h>
  24. /*
  25. * INTERFACES between SPI master-side drivers and SPI infrastructure.
  26. * (There's no SPI slave support for Linux yet...)
  27. */
  28. extern struct bus_type spi_bus_type;
  29. /**
  30. * struct spi_device - Master side proxy for an SPI slave device
  31. * @dev: Driver model representation of the device.
  32. * @master: SPI controller used with the device.
  33. * @max_speed_hz: Maximum clock rate to be used with this chip
  34. * (on this board); may be changed by the device's driver.
  35. * The spi_transfer.speed_hz can override this for each transfer.
  36. * @chip_select: Chipselect, distinguishing chips handled by @master.
  37. * @mode: The spi mode defines how data is clocked out and in.
  38. * This may be changed by the device's driver.
  39. * The "active low" default for chipselect mode can be overridden
  40. * (by specifying SPI_CS_HIGH) as can the "MSB first" default for
  41. * each word in a transfer (by specifying SPI_LSB_FIRST).
  42. * @bits_per_word: Data transfers involve one or more words; word sizes
  43. * like eight or 12 bits are common. In-memory wordsizes are
  44. * powers of two bytes (e.g. 20 bit samples use 32 bits).
  45. * This may be changed by the device's driver, or left at the
  46. * default (0) indicating protocol words are eight bit bytes.
  47. * The spi_transfer.bits_per_word can override this for each transfer.
  48. * @irq: Negative, or the number passed to request_irq() to receive
  49. * interrupts from this device.
  50. * @controller_state: Controller's runtime state
  51. * @controller_data: Board-specific definitions for controller, such as
  52. * FIFO initialization parameters; from board_info.controller_data
  53. * @modalias: Name of the driver to use with this device, or an alias
  54. * for that name. This appears in the sysfs "modalias" attribute
  55. * for driver coldplugging, and in uevents used for hotplugging
  56. * @cs_gpio: gpio number of the chipselect line (optional, -EINVAL when
  57. * when not using a GPIO line)
  58. *
  59. * A @spi_device is used to interchange data between an SPI slave
  60. * (usually a discrete chip) and CPU memory.
  61. *
  62. * In @dev, the platform_data is used to hold information about this
  63. * device that's meaningful to the device's protocol driver, but not
  64. * to its controller. One example might be an identifier for a chip
  65. * variant with slightly different functionality; another might be
  66. * information about how this particular board wires the chip's pins.
  67. */
  68. struct spi_device {
  69. struct device dev;
  70. struct spi_master *master;
  71. u32 max_speed_hz;
  72. u8 chip_select;
  73. u8 mode;
  74. #define SPI_CPHA 0x01 /* clock phase */
  75. #define SPI_CPOL 0x02 /* clock polarity */
  76. #define SPI_MODE_0 (0|0) /* (original MicroWire) */
  77. #define SPI_MODE_1 (0|SPI_CPHA)
  78. #define SPI_MODE_2 (SPI_CPOL|0)
  79. #define SPI_MODE_3 (SPI_CPOL|SPI_CPHA)
  80. #define SPI_CS_HIGH 0x04 /* chipselect active high? */
  81. #define SPI_LSB_FIRST 0x08 /* per-word bits-on-wire */
  82. #define SPI_3WIRE 0x10 /* SI/SO signals shared */
  83. #define SPI_LOOP 0x20 /* loopback mode */
  84. #define SPI_NO_CS 0x40 /* 1 dev/bus, no chipselect */
  85. #define SPI_READY 0x80 /* slave pulls low to pause */
  86. u8 bits_per_word;
  87. int irq;
  88. void *controller_state;
  89. void *controller_data;
  90. char modalias[SPI_NAME_SIZE];
  91. int cs_gpio; /* chip select gpio */
  92. /*
  93. * likely need more hooks for more protocol options affecting how
  94. * the controller talks to each chip, like:
  95. * - memory packing (12 bit samples into low bits, others zeroed)
  96. * - priority
  97. * - drop chipselect after each word
  98. * - chipselect delays
  99. * - ...
  100. */
  101. };
  102. static inline struct spi_device *to_spi_device(struct device *dev)
  103. {
  104. return dev ? container_of(dev, struct spi_device, dev) : NULL;
  105. }
  106. /* most drivers won't need to care about device refcounting */
  107. static inline struct spi_device *spi_dev_get(struct spi_device *spi)
  108. {
  109. return (spi && get_device(&spi->dev)) ? spi : NULL;
  110. }
  111. static inline void spi_dev_put(struct spi_device *spi)
  112. {
  113. if (spi)
  114. put_device(&spi->dev);
  115. }
  116. /* ctldata is for the bus_master driver's runtime state */
  117. static inline void *spi_get_ctldata(struct spi_device *spi)
  118. {
  119. return spi->controller_state;
  120. }
  121. static inline void spi_set_ctldata(struct spi_device *spi, void *state)
  122. {
  123. spi->controller_state = state;
  124. }
  125. /* device driver data */
  126. static inline void spi_set_drvdata(struct spi_device *spi, void *data)
  127. {
  128. dev_set_drvdata(&spi->dev, data);
  129. }
  130. static inline void *spi_get_drvdata(struct spi_device *spi)
  131. {
  132. return dev_get_drvdata(&spi->dev);
  133. }
  134. struct spi_message;
  135. /**
  136. * struct spi_driver - Host side "protocol" driver
  137. * @id_table: List of SPI devices supported by this driver
  138. * @probe: Binds this driver to the spi device. Drivers can verify
  139. * that the device is actually present, and may need to configure
  140. * characteristics (such as bits_per_word) which weren't needed for
  141. * the initial configuration done during system setup.
  142. * @remove: Unbinds this driver from the spi device
  143. * @shutdown: Standard shutdown callback used during system state
  144. * transitions such as powerdown/halt and kexec
  145. * @suspend: Standard suspend callback used during system state transitions
  146. * @resume: Standard resume callback used during system state transitions
  147. * @driver: SPI device drivers should initialize the name and owner
  148. * field of this structure.
  149. *
  150. * This represents the kind of device driver that uses SPI messages to
  151. * interact with the hardware at the other end of a SPI link. It's called
  152. * a "protocol" driver because it works through messages rather than talking
  153. * directly to SPI hardware (which is what the underlying SPI controller
  154. * driver does to pass those messages). These protocols are defined in the
  155. * specification for the device(s) supported by the driver.
  156. *
  157. * As a rule, those device protocols represent the lowest level interface
  158. * supported by a driver, and it will support upper level interfaces too.
  159. * Examples of such upper levels include frameworks like MTD, networking,
  160. * MMC, RTC, filesystem character device nodes, and hardware monitoring.
  161. */
  162. struct spi_driver {
  163. const struct spi_device_id *id_table;
  164. int (*probe)(struct spi_device *spi);
  165. int (*remove)(struct spi_device *spi);
  166. void (*shutdown)(struct spi_device *spi);
  167. int (*suspend)(struct spi_device *spi, pm_message_t mesg);
  168. int (*resume)(struct spi_device *spi);
  169. struct device_driver driver;
  170. };
  171. static inline struct spi_driver *to_spi_driver(struct device_driver *drv)
  172. {
  173. return drv ? container_of(drv, struct spi_driver, driver) : NULL;
  174. }
  175. extern int spi_register_driver(struct spi_driver *sdrv);
  176. /**
  177. * spi_unregister_driver - reverse effect of spi_register_driver
  178. * @sdrv: the driver to unregister
  179. * Context: can sleep
  180. */
  181. static inline void spi_unregister_driver(struct spi_driver *sdrv)
  182. {
  183. if (sdrv)
  184. driver_unregister(&sdrv->driver);
  185. }
  186. /**
  187. * module_spi_driver() - Helper macro for registering a SPI driver
  188. * @__spi_driver: spi_driver struct
  189. *
  190. * Helper macro for SPI drivers which do not do anything special in module
  191. * init/exit. This eliminates a lot of boilerplate. Each module may only
  192. * use this macro once, and calling it replaces module_init() and module_exit()
  193. */
  194. #define module_spi_driver(__spi_driver) \
  195. module_driver(__spi_driver, spi_register_driver, \
  196. spi_unregister_driver)
  197. /**
  198. * struct spi_master - interface to SPI master controller
  199. * @dev: device interface to this driver
  200. * @list: link with the global spi_master list
  201. * @bus_num: board-specific (and often SOC-specific) identifier for a
  202. * given SPI controller.
  203. * @num_chipselect: chipselects are used to distinguish individual
  204. * SPI slaves, and are numbered from zero to num_chipselects.
  205. * each slave has a chipselect signal, but it's common that not
  206. * every chipselect is connected to a slave.
  207. * @dma_alignment: SPI controller constraint on DMA buffers alignment.
  208. * @mode_bits: flags understood by this controller driver
  209. * @bits_per_word_mask: A mask indicating which values of bits_per_word are
  210. * supported by the driver. Bit n indicates that a bits_per_word n+1 is
  211. * suported. If set, the SPI core will reject any transfer with an
  212. * unsupported bits_per_word. If not set, this value is simply ignored,
  213. * and it's up to the individual driver to perform any validation.
  214. * @flags: other constraints relevant to this driver
  215. * @bus_lock_spinlock: spinlock for SPI bus locking
  216. * @bus_lock_mutex: mutex for SPI bus locking
  217. * @bus_lock_flag: indicates that the SPI bus is locked for exclusive use
  218. * @setup: updates the device mode and clocking records used by a
  219. * device's SPI controller; protocol code may call this. This
  220. * must fail if an unrecognized or unsupported mode is requested.
  221. * It's always safe to call this unless transfers are pending on
  222. * the device whose settings are being modified.
  223. * @transfer: adds a message to the controller's transfer queue.
  224. * @cleanup: frees controller-specific state
  225. * @queued: whether this master is providing an internal message queue
  226. * @kworker: thread struct for message pump
  227. * @kworker_task: pointer to task for message pump kworker thread
  228. * @pump_messages: work struct for scheduling work to the message pump
  229. * @queue_lock: spinlock to syncronise access to message queue
  230. * @queue: message queue
  231. * @cur_msg: the currently in-flight message
  232. * @busy: message pump is busy
  233. * @running: message pump is running
  234. * @rt: whether this queue is set to run as a realtime task
  235. * @prepare_transfer_hardware: a message will soon arrive from the queue
  236. * so the subsystem requests the driver to prepare the transfer hardware
  237. * by issuing this call
  238. * @transfer_one_message: the subsystem calls the driver to transfer a single
  239. * message while queuing transfers that arrive in the meantime. When the
  240. * driver is finished with this message, it must call
  241. * spi_finalize_current_message() so the subsystem can issue the next
  242. * transfer
  243. * @unprepare_transfer_hardware: there are currently no more messages on the
  244. * queue so the subsystem notifies the driver that it may relax the
  245. * hardware by issuing this call
  246. * @cs_gpios: Array of GPIOs to use as chip select lines; one per CS
  247. * number. Any individual value may be -EINVAL for CS lines that
  248. * are not GPIOs (driven by the SPI controller itself).
  249. *
  250. * Each SPI master controller can communicate with one or more @spi_device
  251. * children. These make a small bus, sharing MOSI, MISO and SCK signals
  252. * but not chip select signals. Each device may be configured to use a
  253. * different clock rate, since those shared signals are ignored unless
  254. * the chip is selected.
  255. *
  256. * The driver for an SPI controller manages access to those devices through
  257. * a queue of spi_message transactions, copying data between CPU memory and
  258. * an SPI slave device. For each such message it queues, it calls the
  259. * message's completion function when the transaction completes.
  260. */
  261. struct spi_master {
  262. struct device dev;
  263. struct list_head list;
  264. /* other than negative (== assign one dynamically), bus_num is fully
  265. * board-specific. usually that simplifies to being SOC-specific.
  266. * example: one SOC has three SPI controllers, numbered 0..2,
  267. * and one board's schematics might show it using SPI-2. software
  268. * would normally use bus_num=2 for that controller.
  269. */
  270. s16 bus_num;
  271. /* chipselects will be integral to many controllers; some others
  272. * might use board-specific GPIOs.
  273. */
  274. u16 num_chipselect;
  275. /* some SPI controllers pose alignment requirements on DMAable
  276. * buffers; let protocol drivers know about these requirements.
  277. */
  278. u16 dma_alignment;
  279. /* spi_device.mode flags understood by this controller driver */
  280. u16 mode_bits;
  281. /* bitmask of supported bits_per_word for transfers */
  282. u32 bits_per_word_mask;
  283. /* other constraints relevant to this driver */
  284. u16 flags;
  285. #define SPI_MASTER_HALF_DUPLEX BIT(0) /* can't do full duplex */
  286. #define SPI_MASTER_NO_RX BIT(1) /* can't do buffer read */
  287. #define SPI_MASTER_NO_TX BIT(2) /* can't do buffer write */
  288. /* lock and mutex for SPI bus locking */
  289. spinlock_t bus_lock_spinlock;
  290. struct mutex bus_lock_mutex;
  291. /* flag indicating that the SPI bus is locked for exclusive use */
  292. bool bus_lock_flag;
  293. /* Setup mode and clock, etc (spi driver may call many times).
  294. *
  295. * IMPORTANT: this may be called when transfers to another
  296. * device are active. DO NOT UPDATE SHARED REGISTERS in ways
  297. * which could break those transfers.
  298. */
  299. int (*setup)(struct spi_device *spi);
  300. /* bidirectional bulk transfers
  301. *
  302. * + The transfer() method may not sleep; its main role is
  303. * just to add the message to the queue.
  304. * + For now there's no remove-from-queue operation, or
  305. * any other request management
  306. * + To a given spi_device, message queueing is pure fifo
  307. *
  308. * + The master's main job is to process its message queue,
  309. * selecting a chip then transferring data
  310. * + If there are multiple spi_device children, the i/o queue
  311. * arbitration algorithm is unspecified (round robin, fifo,
  312. * priority, reservations, preemption, etc)
  313. *
  314. * + Chipselect stays active during the entire message
  315. * (unless modified by spi_transfer.cs_change != 0).
  316. * + The message transfers use clock and SPI mode parameters
  317. * previously established by setup() for this device
  318. */
  319. int (*transfer)(struct spi_device *spi,
  320. struct spi_message *mesg);
  321. /* called on release() to free memory provided by spi_master */
  322. void (*cleanup)(struct spi_device *spi);
  323. /*
  324. * These hooks are for drivers that want to use the generic
  325. * master transfer queueing mechanism. If these are used, the
  326. * transfer() function above must NOT be specified by the driver.
  327. * Over time we expect SPI drivers to be phased over to this API.
  328. */
  329. bool queued;
  330. struct kthread_worker kworker;
  331. struct task_struct *kworker_task;
  332. struct kthread_work pump_messages;
  333. spinlock_t queue_lock;
  334. struct list_head queue;
  335. struct spi_message *cur_msg;
  336. bool busy;
  337. bool running;
  338. bool rt;
  339. int (*prepare_transfer_hardware)(struct spi_master *master);
  340. int (*transfer_one_message)(struct spi_master *master,
  341. struct spi_message *mesg);
  342. int (*unprepare_transfer_hardware)(struct spi_master *master);
  343. /* gpio chip select */
  344. int *cs_gpios;
  345. };
  346. static inline void *spi_master_get_devdata(struct spi_master *master)
  347. {
  348. return dev_get_drvdata(&master->dev);
  349. }
  350. static inline void spi_master_set_devdata(struct spi_master *master, void *data)
  351. {
  352. dev_set_drvdata(&master->dev, data);
  353. }
  354. static inline struct spi_master *spi_master_get(struct spi_master *master)
  355. {
  356. if (!master || !get_device(&master->dev))
  357. return NULL;
  358. return master;
  359. }
  360. static inline void spi_master_put(struct spi_master *master)
  361. {
  362. if (master)
  363. put_device(&master->dev);
  364. }
  365. /* PM calls that need to be issued by the driver */
  366. extern int spi_master_suspend(struct spi_master *master);
  367. extern int spi_master_resume(struct spi_master *master);
  368. /* Calls the driver make to interact with the message queue */
  369. extern struct spi_message *spi_get_next_queued_message(struct spi_master *master);
  370. extern void spi_finalize_current_message(struct spi_master *master);
  371. /* the spi driver core manages memory for the spi_master classdev */
  372. extern struct spi_master *
  373. spi_alloc_master(struct device *host, unsigned size);
  374. extern int spi_register_master(struct spi_master *master);
  375. extern void spi_unregister_master(struct spi_master *master);
  376. extern struct spi_master *spi_busnum_to_master(u16 busnum);
  377. /*---------------------------------------------------------------------------*/
  378. /*
  379. * I/O INTERFACE between SPI controller and protocol drivers
  380. *
  381. * Protocol drivers use a queue of spi_messages, each transferring data
  382. * between the controller and memory buffers.
  383. *
  384. * The spi_messages themselves consist of a series of read+write transfer
  385. * segments. Those segments always read the same number of bits as they
  386. * write; but one or the other is easily ignored by passing a null buffer
  387. * pointer. (This is unlike most types of I/O API, because SPI hardware
  388. * is full duplex.)
  389. *
  390. * NOTE: Allocation of spi_transfer and spi_message memory is entirely
  391. * up to the protocol driver, which guarantees the integrity of both (as
  392. * well as the data buffers) for as long as the message is queued.
  393. */
  394. /**
  395. * struct spi_transfer - a read/write buffer pair
  396. * @tx_buf: data to be written (dma-safe memory), or NULL
  397. * @rx_buf: data to be read (dma-safe memory), or NULL
  398. * @tx_dma: DMA address of tx_buf, if @spi_message.is_dma_mapped
  399. * @rx_dma: DMA address of rx_buf, if @spi_message.is_dma_mapped
  400. * @len: size of rx and tx buffers (in bytes)
  401. * @speed_hz: Select a speed other than the device default for this
  402. * transfer. If 0 the default (from @spi_device) is used.
  403. * @bits_per_word: select a bits_per_word other than the device default
  404. * for this transfer. If 0 the default (from @spi_device) is used.
  405. * @cs_change: affects chipselect after this transfer completes
  406. * @delay_usecs: microseconds to delay after this transfer before
  407. * (optionally) changing the chipselect status, then starting
  408. * the next transfer or completing this @spi_message.
  409. * @transfer_list: transfers are sequenced through @spi_message.transfers
  410. *
  411. * SPI transfers always write the same number of bytes as they read.
  412. * Protocol drivers should always provide @rx_buf and/or @tx_buf.
  413. * In some cases, they may also want to provide DMA addresses for
  414. * the data being transferred; that may reduce overhead, when the
  415. * underlying driver uses dma.
  416. *
  417. * If the transmit buffer is null, zeroes will be shifted out
  418. * while filling @rx_buf. If the receive buffer is null, the data
  419. * shifted in will be discarded. Only "len" bytes shift out (or in).
  420. * It's an error to try to shift out a partial word. (For example, by
  421. * shifting out three bytes with word size of sixteen or twenty bits;
  422. * the former uses two bytes per word, the latter uses four bytes.)
  423. *
  424. * In-memory data values are always in native CPU byte order, translated
  425. * from the wire byte order (big-endian except with SPI_LSB_FIRST). So
  426. * for example when bits_per_word is sixteen, buffers are 2N bytes long
  427. * (@len = 2N) and hold N sixteen bit words in CPU byte order.
  428. *
  429. * When the word size of the SPI transfer is not a power-of-two multiple
  430. * of eight bits, those in-memory words include extra bits. In-memory
  431. * words are always seen by protocol drivers as right-justified, so the
  432. * undefined (rx) or unused (tx) bits are always the most significant bits.
  433. *
  434. * All SPI transfers start with the relevant chipselect active. Normally
  435. * it stays selected until after the last transfer in a message. Drivers
  436. * can affect the chipselect signal using cs_change.
  437. *
  438. * (i) If the transfer isn't the last one in the message, this flag is
  439. * used to make the chipselect briefly go inactive in the middle of the
  440. * message. Toggling chipselect in this way may be needed to terminate
  441. * a chip command, letting a single spi_message perform all of group of
  442. * chip transactions together.
  443. *
  444. * (ii) When the transfer is the last one in the message, the chip may
  445. * stay selected until the next transfer. On multi-device SPI busses
  446. * with nothing blocking messages going to other devices, this is just
  447. * a performance hint; starting a message to another device deselects
  448. * this one. But in other cases, this can be used to ensure correctness.
  449. * Some devices need protocol transactions to be built from a series of
  450. * spi_message submissions, where the content of one message is determined
  451. * by the results of previous messages and where the whole transaction
  452. * ends when the chipselect goes intactive.
  453. *
  454. * The code that submits an spi_message (and its spi_transfers)
  455. * to the lower layers is responsible for managing its memory.
  456. * Zero-initialize every field you don't set up explicitly, to
  457. * insulate against future API updates. After you submit a message
  458. * and its transfers, ignore them until its completion callback.
  459. */
  460. struct spi_transfer {
  461. /* it's ok if tx_buf == rx_buf (right?)
  462. * for MicroWire, one buffer must be null
  463. * buffers must work with dma_*map_single() calls, unless
  464. * spi_message.is_dma_mapped reports a pre-existing mapping
  465. */
  466. const void *tx_buf;
  467. void *rx_buf;
  468. unsigned len;
  469. dma_addr_t tx_dma;
  470. dma_addr_t rx_dma;
  471. unsigned cs_change:1;
  472. u8 bits_per_word;
  473. u16 delay_usecs;
  474. u32 speed_hz;
  475. struct list_head transfer_list;
  476. };
  477. /**
  478. * struct spi_message - one multi-segment SPI transaction
  479. * @transfers: list of transfer segments in this transaction
  480. * @spi: SPI device to which the transaction is queued
  481. * @is_dma_mapped: if true, the caller provided both dma and cpu virtual
  482. * addresses for each transfer buffer
  483. * @complete: called to report transaction completions
  484. * @context: the argument to complete() when it's called
  485. * @actual_length: the total number of bytes that were transferred in all
  486. * successful segments
  487. * @status: zero for success, else negative errno
  488. * @queue: for use by whichever driver currently owns the message
  489. * @state: for use by whichever driver currently owns the message
  490. *
  491. * A @spi_message is used to execute an atomic sequence of data transfers,
  492. * each represented by a struct spi_transfer. The sequence is "atomic"
  493. * in the sense that no other spi_message may use that SPI bus until that
  494. * sequence completes. On some systems, many such sequences can execute as
  495. * as single programmed DMA transfer. On all systems, these messages are
  496. * queued, and might complete after transactions to other devices. Messages
  497. * sent to a given spi_device are alway executed in FIFO order.
  498. *
  499. * The code that submits an spi_message (and its spi_transfers)
  500. * to the lower layers is responsible for managing its memory.
  501. * Zero-initialize every field you don't set up explicitly, to
  502. * insulate against future API updates. After you submit a message
  503. * and its transfers, ignore them until its completion callback.
  504. */
  505. struct spi_message {
  506. struct list_head transfers;
  507. struct spi_device *spi;
  508. unsigned is_dma_mapped:1;
  509. /* REVISIT: we might want a flag affecting the behavior of the
  510. * last transfer ... allowing things like "read 16 bit length L"
  511. * immediately followed by "read L bytes". Basically imposing
  512. * a specific message scheduling algorithm.
  513. *
  514. * Some controller drivers (message-at-a-time queue processing)
  515. * could provide that as their default scheduling algorithm. But
  516. * others (with multi-message pipelines) could need a flag to
  517. * tell them about such special cases.
  518. */
  519. /* completion is reported through a callback */
  520. void (*complete)(void *context);
  521. void *context;
  522. unsigned actual_length;
  523. int status;
  524. /* for optional use by whatever driver currently owns the
  525. * spi_message ... between calls to spi_async and then later
  526. * complete(), that's the spi_master controller driver.
  527. */
  528. struct list_head queue;
  529. void *state;
  530. };
  531. static inline void spi_message_init(struct spi_message *m)
  532. {
  533. memset(m, 0, sizeof *m);
  534. INIT_LIST_HEAD(&m->transfers);
  535. }
  536. static inline void
  537. spi_message_add_tail(struct spi_transfer *t, struct spi_message *m)
  538. {
  539. list_add_tail(&t->transfer_list, &m->transfers);
  540. }
  541. static inline void
  542. spi_transfer_del(struct spi_transfer *t)
  543. {
  544. list_del(&t->transfer_list);
  545. }
  546. /**
  547. * spi_message_init_with_transfers - Initialize spi_message and append transfers
  548. * @m: spi_message to be initialized
  549. * @xfers: An array of spi transfers
  550. * @num_xfers: Number of items in the xfer array
  551. *
  552. * This function initializes the given spi_message and adds each spi_transfer in
  553. * the given array to the message.
  554. */
  555. static inline void
  556. spi_message_init_with_transfers(struct spi_message *m,
  557. struct spi_transfer *xfers, unsigned int num_xfers)
  558. {
  559. unsigned int i;
  560. spi_message_init(m);
  561. for (i = 0; i < num_xfers; ++i)
  562. spi_message_add_tail(&xfers[i], m);
  563. }
  564. /* It's fine to embed message and transaction structures in other data
  565. * structures so long as you don't free them while they're in use.
  566. */
  567. static inline struct spi_message *spi_message_alloc(unsigned ntrans, gfp_t flags)
  568. {
  569. struct spi_message *m;
  570. m = kzalloc(sizeof(struct spi_message)
  571. + ntrans * sizeof(struct spi_transfer),
  572. flags);
  573. if (m) {
  574. unsigned i;
  575. struct spi_transfer *t = (struct spi_transfer *)(m + 1);
  576. INIT_LIST_HEAD(&m->transfers);
  577. for (i = 0; i < ntrans; i++, t++)
  578. spi_message_add_tail(t, m);
  579. }
  580. return m;
  581. }
  582. static inline void spi_message_free(struct spi_message *m)
  583. {
  584. kfree(m);
  585. }
  586. extern int spi_setup(struct spi_device *spi);
  587. extern int spi_async(struct spi_device *spi, struct spi_message *message);
  588. extern int spi_async_locked(struct spi_device *spi,
  589. struct spi_message *message);
  590. /*---------------------------------------------------------------------------*/
  591. /* All these synchronous SPI transfer routines are utilities layered
  592. * over the core async transfer primitive. Here, "synchronous" means
  593. * they will sleep uninterruptibly until the async transfer completes.
  594. */
  595. extern int spi_sync(struct spi_device *spi, struct spi_message *message);
  596. extern int spi_sync_locked(struct spi_device *spi, struct spi_message *message);
  597. extern int spi_bus_lock(struct spi_master *master);
  598. extern int spi_bus_unlock(struct spi_master *master);
  599. /**
  600. * spi_write - SPI synchronous write
  601. * @spi: device to which data will be written
  602. * @buf: data buffer
  603. * @len: data buffer size
  604. * Context: can sleep
  605. *
  606. * This writes the buffer and returns zero or a negative error code.
  607. * Callable only from contexts that can sleep.
  608. */
  609. static inline int
  610. spi_write(struct spi_device *spi, const void *buf, size_t len)
  611. {
  612. struct spi_transfer t = {
  613. .tx_buf = buf,
  614. .len = len,
  615. };
  616. struct spi_message m;
  617. spi_message_init(&m);
  618. spi_message_add_tail(&t, &m);
  619. return spi_sync(spi, &m);
  620. }
  621. /**
  622. * spi_read - SPI synchronous read
  623. * @spi: device from which data will be read
  624. * @buf: data buffer
  625. * @len: data buffer size
  626. * Context: can sleep
  627. *
  628. * This reads the buffer and returns zero or a negative error code.
  629. * Callable only from contexts that can sleep.
  630. */
  631. static inline int
  632. spi_read(struct spi_device *spi, void *buf, size_t len)
  633. {
  634. struct spi_transfer t = {
  635. .rx_buf = buf,
  636. .len = len,
  637. };
  638. struct spi_message m;
  639. spi_message_init(&m);
  640. spi_message_add_tail(&t, &m);
  641. return spi_sync(spi, &m);
  642. }
  643. /**
  644. * spi_sync_transfer - synchronous SPI data transfer
  645. * @spi: device with which data will be exchanged
  646. * @xfers: An array of spi_transfers
  647. * @num_xfers: Number of items in the xfer array
  648. * Context: can sleep
  649. *
  650. * Does a synchronous SPI data transfer of the given spi_transfer array.
  651. *
  652. * For more specific semantics see spi_sync().
  653. *
  654. * It returns zero on success, else a negative error code.
  655. */
  656. static inline int
  657. spi_sync_transfer(struct spi_device *spi, struct spi_transfer *xfers,
  658. unsigned int num_xfers)
  659. {
  660. struct spi_message msg;
  661. spi_message_init_with_transfers(&msg, xfers, num_xfers);
  662. return spi_sync(spi, &msg);
  663. }
  664. /* this copies txbuf and rxbuf data; for small transfers only! */
  665. extern int spi_write_then_read(struct spi_device *spi,
  666. const void *txbuf, unsigned n_tx,
  667. void *rxbuf, unsigned n_rx);
  668. /**
  669. * spi_w8r8 - SPI synchronous 8 bit write followed by 8 bit read
  670. * @spi: device with which data will be exchanged
  671. * @cmd: command to be written before data is read back
  672. * Context: can sleep
  673. *
  674. * This returns the (unsigned) eight bit number returned by the
  675. * device, or else a negative error code. Callable only from
  676. * contexts that can sleep.
  677. */
  678. static inline ssize_t spi_w8r8(struct spi_device *spi, u8 cmd)
  679. {
  680. ssize_t status;
  681. u8 result;
  682. status = spi_write_then_read(spi, &cmd, 1, &result, 1);
  683. /* return negative errno or unsigned value */
  684. return (status < 0) ? status : result;
  685. }
  686. /**
  687. * spi_w8r16 - SPI synchronous 8 bit write followed by 16 bit read
  688. * @spi: device with which data will be exchanged
  689. * @cmd: command to be written before data is read back
  690. * Context: can sleep
  691. *
  692. * This returns the (unsigned) sixteen bit number returned by the
  693. * device, or else a negative error code. Callable only from
  694. * contexts that can sleep.
  695. *
  696. * The number is returned in wire-order, which is at least sometimes
  697. * big-endian.
  698. */
  699. static inline ssize_t spi_w8r16(struct spi_device *spi, u8 cmd)
  700. {
  701. ssize_t status;
  702. u16 result;
  703. status = spi_write_then_read(spi, &cmd, 1, (u8 *) &result, 2);
  704. /* return negative errno or unsigned value */
  705. return (status < 0) ? status : result;
  706. }
  707. /*---------------------------------------------------------------------------*/
  708. /*
  709. * INTERFACE between board init code and SPI infrastructure.
  710. *
  711. * No SPI driver ever sees these SPI device table segments, but
  712. * it's how the SPI core (or adapters that get hotplugged) grows
  713. * the driver model tree.
  714. *
  715. * As a rule, SPI devices can't be probed. Instead, board init code
  716. * provides a table listing the devices which are present, with enough
  717. * information to bind and set up the device's driver. There's basic
  718. * support for nonstatic configurations too; enough to handle adding
  719. * parport adapters, or microcontrollers acting as USB-to-SPI bridges.
  720. */
  721. /**
  722. * struct spi_board_info - board-specific template for a SPI device
  723. * @modalias: Initializes spi_device.modalias; identifies the driver.
  724. * @platform_data: Initializes spi_device.platform_data; the particular
  725. * data stored there is driver-specific.
  726. * @controller_data: Initializes spi_device.controller_data; some
  727. * controllers need hints about hardware setup, e.g. for DMA.
  728. * @irq: Initializes spi_device.irq; depends on how the board is wired.
  729. * @max_speed_hz: Initializes spi_device.max_speed_hz; based on limits
  730. * from the chip datasheet and board-specific signal quality issues.
  731. * @bus_num: Identifies which spi_master parents the spi_device; unused
  732. * by spi_new_device(), and otherwise depends on board wiring.
  733. * @chip_select: Initializes spi_device.chip_select; depends on how
  734. * the board is wired.
  735. * @mode: Initializes spi_device.mode; based on the chip datasheet, board
  736. * wiring (some devices support both 3WIRE and standard modes), and
  737. * possibly presence of an inverter in the chipselect path.
  738. *
  739. * When adding new SPI devices to the device tree, these structures serve
  740. * as a partial device template. They hold information which can't always
  741. * be determined by drivers. Information that probe() can establish (such
  742. * as the default transfer wordsize) is not included here.
  743. *
  744. * These structures are used in two places. Their primary role is to
  745. * be stored in tables of board-specific device descriptors, which are
  746. * declared early in board initialization and then used (much later) to
  747. * populate a controller's device tree after the that controller's driver
  748. * initializes. A secondary (and atypical) role is as a parameter to
  749. * spi_new_device() call, which happens after those controller drivers
  750. * are active in some dynamic board configuration models.
  751. */
  752. struct spi_board_info {
  753. /* the device name and module name are coupled, like platform_bus;
  754. * "modalias" is normally the driver name.
  755. *
  756. * platform_data goes to spi_device.dev.platform_data,
  757. * controller_data goes to spi_device.controller_data,
  758. * irq is copied too
  759. */
  760. char modalias[SPI_NAME_SIZE];
  761. const void *platform_data;
  762. void *controller_data;
  763. int irq;
  764. /* slower signaling on noisy or low voltage boards */
  765. u32 max_speed_hz;
  766. /* bus_num is board specific and matches the bus_num of some
  767. * spi_master that will probably be registered later.
  768. *
  769. * chip_select reflects how this chip is wired to that master;
  770. * it's less than num_chipselect.
  771. */
  772. u16 bus_num;
  773. u16 chip_select;
  774. /* mode becomes spi_device.mode, and is essential for chips
  775. * where the default of SPI_CS_HIGH = 0 is wrong.
  776. */
  777. u8 mode;
  778. /* ... may need additional spi_device chip config data here.
  779. * avoid stuff protocol drivers can set; but include stuff
  780. * needed to behave without being bound to a driver:
  781. * - quirks like clock rate mattering when not selected
  782. */
  783. };
  784. #ifdef CONFIG_SPI
  785. extern int
  786. spi_register_board_info(struct spi_board_info const *info, unsigned n);
  787. #else
  788. /* board init code may ignore whether SPI is configured or not */
  789. static inline int
  790. spi_register_board_info(struct spi_board_info const *info, unsigned n)
  791. { return 0; }
  792. #endif
  793. /* If you're hotplugging an adapter with devices (parport, usb, etc)
  794. * use spi_new_device() to describe each device. You can also call
  795. * spi_unregister_device() to start making that device vanish, but
  796. * normally that would be handled by spi_unregister_master().
  797. *
  798. * You can also use spi_alloc_device() and spi_add_device() to use a two
  799. * stage registration sequence for each spi_device. This gives the caller
  800. * some more control over the spi_device structure before it is registered,
  801. * but requires that caller to initialize fields that would otherwise
  802. * be defined using the board info.
  803. */
  804. extern struct spi_device *
  805. spi_alloc_device(struct spi_master *master);
  806. extern int
  807. spi_add_device(struct spi_device *spi);
  808. extern struct spi_device *
  809. spi_new_device(struct spi_master *, struct spi_board_info *);
  810. static inline void
  811. spi_unregister_device(struct spi_device *spi)
  812. {
  813. if (spi)
  814. device_unregister(&spi->dev);
  815. }
  816. extern const struct spi_device_id *
  817. spi_get_device_id(const struct spi_device *sdev);
  818. #endif /* __LINUX_SPI_H */