processor.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <asm/ds.h>
  22. #include <linux/personality.h>
  23. #include <linux/cpumask.h>
  24. #include <linux/cache.h>
  25. #include <linux/threads.h>
  26. #include <linux/init.h>
  27. /*
  28. * Default implementation of macro that returns current
  29. * instruction pointer ("program counter").
  30. */
  31. static inline void *current_text_addr(void)
  32. {
  33. void *pc;
  34. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  35. return pc;
  36. }
  37. #ifdef CONFIG_X86_VSMP
  38. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  39. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  40. #else
  41. # define ARCH_MIN_TASKALIGN 16
  42. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  43. #endif
  44. /*
  45. * CPU type and hardware bug flags. Kept separately for each CPU.
  46. * Members of this structure are referenced in head.S, so think twice
  47. * before touching them. [mj]
  48. */
  49. struct cpuinfo_x86 {
  50. __u8 x86; /* CPU family */
  51. __u8 x86_vendor; /* CPU vendor */
  52. __u8 x86_model;
  53. __u8 x86_mask;
  54. #ifdef CONFIG_X86_32
  55. char wp_works_ok; /* It doesn't on 386's */
  56. /* Problems on some 486Dx4's and old 386's: */
  57. char hlt_works_ok;
  58. char hard_math;
  59. char rfu;
  60. char fdiv_bug;
  61. char f00f_bug;
  62. char coma_bug;
  63. char pad0;
  64. #else
  65. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  66. int x86_tlbsize;
  67. __u8 x86_virt_bits;
  68. __u8 x86_phys_bits;
  69. #endif
  70. /* CPUID returned core id bits: */
  71. __u8 x86_coreid_bits;
  72. /* Max extended CPUID function supported: */
  73. __u32 extended_cpuid_level;
  74. /* Maximum supported CPUID level, -1=no CPUID: */
  75. int cpuid_level;
  76. __u32 x86_capability[NCAPINTS];
  77. char x86_vendor_id[16];
  78. char x86_model_id[64];
  79. /* in KB - valid for CPUS which support this call: */
  80. int x86_cache_size;
  81. int x86_cache_alignment; /* In bytes */
  82. int x86_power;
  83. unsigned long loops_per_jiffy;
  84. #ifdef CONFIG_SMP
  85. /* cpus sharing the last level cache: */
  86. cpumask_t llc_shared_map;
  87. #endif
  88. /* cpuid returned max cores value: */
  89. u16 x86_max_cores;
  90. u16 apicid;
  91. u16 initial_apicid;
  92. u16 x86_clflush_size;
  93. #ifdef CONFIG_SMP
  94. /* number of cores as seen by the OS: */
  95. u16 booted_cores;
  96. /* Physical processor id: */
  97. u16 phys_proc_id;
  98. /* Core id: */
  99. u16 cpu_core_id;
  100. /* Index into per_cpu list: */
  101. u16 cpu_index;
  102. #endif
  103. unsigned int x86_hyper_vendor;
  104. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  105. #define X86_VENDOR_INTEL 0
  106. #define X86_VENDOR_CYRIX 1
  107. #define X86_VENDOR_AMD 2
  108. #define X86_VENDOR_UMC 3
  109. #define X86_VENDOR_CENTAUR 5
  110. #define X86_VENDOR_TRANSMETA 7
  111. #define X86_VENDOR_NSC 8
  112. #define X86_VENDOR_NUM 9
  113. #define X86_VENDOR_UNKNOWN 0xff
  114. #define X86_HYPER_VENDOR_NONE 0
  115. #define X86_HYPER_VENDOR_VMWARE 1
  116. /*
  117. * capabilities of CPUs
  118. */
  119. extern struct cpuinfo_x86 boot_cpu_data;
  120. extern struct cpuinfo_x86 new_cpu_data;
  121. extern struct tss_struct doublefault_tss;
  122. extern __u32 cleared_cpu_caps[NCAPINTS];
  123. #ifdef CONFIG_SMP
  124. DECLARE_PER_CPU(struct cpuinfo_x86, cpu_info);
  125. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  126. #define current_cpu_data __get_cpu_var(cpu_info)
  127. #else
  128. #define cpu_data(cpu) boot_cpu_data
  129. #define current_cpu_data boot_cpu_data
  130. #endif
  131. extern const struct seq_operations cpuinfo_op;
  132. static inline int hlt_works(int cpu)
  133. {
  134. #ifdef CONFIG_X86_32
  135. return cpu_data(cpu).hlt_works_ok;
  136. #else
  137. return 1;
  138. #endif
  139. }
  140. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  141. extern void cpu_detect(struct cpuinfo_x86 *c);
  142. extern struct pt_regs *idle_regs(struct pt_regs *);
  143. extern void early_cpu_init(void);
  144. extern void identify_boot_cpu(void);
  145. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  146. extern void print_cpu_info(struct cpuinfo_x86 *);
  147. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  148. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  149. extern unsigned short num_cache_leaves;
  150. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  151. extern void detect_ht(struct cpuinfo_x86 *c);
  152. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  153. unsigned int *ecx, unsigned int *edx)
  154. {
  155. /* ecx is often an input as well as an output. */
  156. asm("cpuid"
  157. : "=a" (*eax),
  158. "=b" (*ebx),
  159. "=c" (*ecx),
  160. "=d" (*edx)
  161. : "0" (*eax), "2" (*ecx));
  162. }
  163. static inline void load_cr3(pgd_t *pgdir)
  164. {
  165. write_cr3(__pa(pgdir));
  166. }
  167. #ifdef CONFIG_X86_32
  168. /* This is the TSS defined by the hardware. */
  169. struct x86_hw_tss {
  170. unsigned short back_link, __blh;
  171. unsigned long sp0;
  172. unsigned short ss0, __ss0h;
  173. unsigned long sp1;
  174. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  175. unsigned short ss1, __ss1h;
  176. unsigned long sp2;
  177. unsigned short ss2, __ss2h;
  178. unsigned long __cr3;
  179. unsigned long ip;
  180. unsigned long flags;
  181. unsigned long ax;
  182. unsigned long cx;
  183. unsigned long dx;
  184. unsigned long bx;
  185. unsigned long sp;
  186. unsigned long bp;
  187. unsigned long si;
  188. unsigned long di;
  189. unsigned short es, __esh;
  190. unsigned short cs, __csh;
  191. unsigned short ss, __ssh;
  192. unsigned short ds, __dsh;
  193. unsigned short fs, __fsh;
  194. unsigned short gs, __gsh;
  195. unsigned short ldt, __ldth;
  196. unsigned short trace;
  197. unsigned short io_bitmap_base;
  198. } __attribute__((packed));
  199. #else
  200. struct x86_hw_tss {
  201. u32 reserved1;
  202. u64 sp0;
  203. u64 sp1;
  204. u64 sp2;
  205. u64 reserved2;
  206. u64 ist[7];
  207. u32 reserved3;
  208. u32 reserved4;
  209. u16 reserved5;
  210. u16 io_bitmap_base;
  211. } __attribute__((packed)) ____cacheline_aligned;
  212. #endif
  213. /*
  214. * IO-bitmap sizes:
  215. */
  216. #define IO_BITMAP_BITS 65536
  217. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  218. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  219. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  220. #define INVALID_IO_BITMAP_OFFSET 0x8000
  221. #define INVALID_IO_BITMAP_OFFSET_LAZY 0x9000
  222. struct tss_struct {
  223. /*
  224. * The hardware state:
  225. */
  226. struct x86_hw_tss x86_tss;
  227. /*
  228. * The extra 1 is there because the CPU will access an
  229. * additional byte beyond the end of the IO permission
  230. * bitmap. The extra byte must be all 1 bits, and must
  231. * be within the limit.
  232. */
  233. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  234. /*
  235. * Cache the current maximum and the last task that used the bitmap:
  236. */
  237. unsigned long io_bitmap_max;
  238. struct thread_struct *io_bitmap_owner;
  239. /*
  240. * .. and then another 0x100 bytes for the emergency kernel stack:
  241. */
  242. unsigned long stack[64];
  243. } ____cacheline_aligned;
  244. DECLARE_PER_CPU(struct tss_struct, init_tss);
  245. /*
  246. * Save the original ist values for checking stack pointers during debugging
  247. */
  248. struct orig_ist {
  249. unsigned long ist[7];
  250. };
  251. #define MXCSR_DEFAULT 0x1f80
  252. struct i387_fsave_struct {
  253. u32 cwd; /* FPU Control Word */
  254. u32 swd; /* FPU Status Word */
  255. u32 twd; /* FPU Tag Word */
  256. u32 fip; /* FPU IP Offset */
  257. u32 fcs; /* FPU IP Selector */
  258. u32 foo; /* FPU Operand Pointer Offset */
  259. u32 fos; /* FPU Operand Pointer Selector */
  260. /* 8*10 bytes for each FP-reg = 80 bytes: */
  261. u32 st_space[20];
  262. /* Software status information [not touched by FSAVE ]: */
  263. u32 status;
  264. };
  265. struct i387_fxsave_struct {
  266. u16 cwd; /* Control Word */
  267. u16 swd; /* Status Word */
  268. u16 twd; /* Tag Word */
  269. u16 fop; /* Last Instruction Opcode */
  270. union {
  271. struct {
  272. u64 rip; /* Instruction Pointer */
  273. u64 rdp; /* Data Pointer */
  274. };
  275. struct {
  276. u32 fip; /* FPU IP Offset */
  277. u32 fcs; /* FPU IP Selector */
  278. u32 foo; /* FPU Operand Offset */
  279. u32 fos; /* FPU Operand Selector */
  280. };
  281. };
  282. u32 mxcsr; /* MXCSR Register State */
  283. u32 mxcsr_mask; /* MXCSR Mask */
  284. /* 8*16 bytes for each FP-reg = 128 bytes: */
  285. u32 st_space[32];
  286. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  287. u32 xmm_space[64];
  288. u32 padding[12];
  289. union {
  290. u32 padding1[12];
  291. u32 sw_reserved[12];
  292. };
  293. } __attribute__((aligned(16)));
  294. struct i387_soft_struct {
  295. u32 cwd;
  296. u32 swd;
  297. u32 twd;
  298. u32 fip;
  299. u32 fcs;
  300. u32 foo;
  301. u32 fos;
  302. /* 8*10 bytes for each FP-reg = 80 bytes: */
  303. u32 st_space[20];
  304. u8 ftop;
  305. u8 changed;
  306. u8 lookahead;
  307. u8 no_update;
  308. u8 rm;
  309. u8 alimit;
  310. struct info *info;
  311. u32 entry_eip;
  312. };
  313. struct xsave_hdr_struct {
  314. u64 xstate_bv;
  315. u64 reserved1[2];
  316. u64 reserved2[5];
  317. } __attribute__((packed));
  318. struct xsave_struct {
  319. struct i387_fxsave_struct i387;
  320. struct xsave_hdr_struct xsave_hdr;
  321. /* new processor state extensions will go here */
  322. } __attribute__ ((packed, aligned (64)));
  323. union thread_xstate {
  324. struct i387_fsave_struct fsave;
  325. struct i387_fxsave_struct fxsave;
  326. struct i387_soft_struct soft;
  327. struct xsave_struct xsave;
  328. };
  329. #ifdef CONFIG_X86_64
  330. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  331. union irq_stack_union {
  332. char irq_stack[IRQ_STACK_SIZE];
  333. /*
  334. * GCC hardcodes the stack canary as %gs:40. Since the
  335. * irq_stack is the object at %gs:0, we reserve the bottom
  336. * 48 bytes of the irq stack for the canary.
  337. */
  338. struct {
  339. char gs_base[40];
  340. unsigned long stack_canary;
  341. };
  342. };
  343. DECLARE_PER_CPU(union irq_stack_union, irq_stack_union);
  344. DECLARE_PER_CPU(char *, irq_stack_ptr);
  345. #endif
  346. extern void print_cpu_info(struct cpuinfo_x86 *);
  347. extern unsigned int xstate_size;
  348. extern void free_thread_xstate(struct task_struct *);
  349. extern struct kmem_cache *task_xstate_cachep;
  350. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  351. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  352. extern unsigned short num_cache_leaves;
  353. struct thread_struct {
  354. /* Cached TLS descriptors: */
  355. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  356. unsigned long sp0;
  357. unsigned long sp;
  358. #ifdef CONFIG_X86_32
  359. unsigned long sysenter_cs;
  360. #else
  361. unsigned long usersp; /* Copy from PDA */
  362. unsigned short es;
  363. unsigned short ds;
  364. unsigned short fsindex;
  365. unsigned short gsindex;
  366. #endif
  367. unsigned long ip;
  368. unsigned long fs;
  369. unsigned long gs;
  370. /* Hardware debugging registers: */
  371. unsigned long debugreg0;
  372. unsigned long debugreg1;
  373. unsigned long debugreg2;
  374. unsigned long debugreg3;
  375. unsigned long debugreg6;
  376. unsigned long debugreg7;
  377. /* Fault info: */
  378. unsigned long cr2;
  379. unsigned long trap_no;
  380. unsigned long error_code;
  381. /* floating point and extended processor state */
  382. union thread_xstate *xstate;
  383. #ifdef CONFIG_X86_32
  384. /* Virtual 86 mode info */
  385. struct vm86_struct __user *vm86_info;
  386. unsigned long screen_bitmap;
  387. unsigned long v86flags;
  388. unsigned long v86mask;
  389. unsigned long saved_sp0;
  390. unsigned int saved_fs;
  391. unsigned int saved_gs;
  392. #endif
  393. /* IO permissions: */
  394. unsigned long *io_bitmap_ptr;
  395. unsigned long iopl;
  396. /* Max allowed port in the bitmap, in bytes: */
  397. unsigned io_bitmap_max;
  398. /* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
  399. unsigned long debugctlmsr;
  400. #ifdef CONFIG_X86_DS
  401. /* Debug Store context; see include/asm-x86/ds.h; goes into MSR_IA32_DS_AREA */
  402. struct ds_context *ds_ctx;
  403. #endif /* CONFIG_X86_DS */
  404. #ifdef CONFIG_X86_PTRACE_BTS
  405. /* the signal to send on a bts buffer overflow */
  406. unsigned int bts_ovfl_signal;
  407. #endif /* CONFIG_X86_PTRACE_BTS */
  408. };
  409. static inline unsigned long native_get_debugreg(int regno)
  410. {
  411. unsigned long val = 0; /* Damn you, gcc! */
  412. switch (regno) {
  413. case 0:
  414. asm("mov %%db0, %0" :"=r" (val));
  415. break;
  416. case 1:
  417. asm("mov %%db1, %0" :"=r" (val));
  418. break;
  419. case 2:
  420. asm("mov %%db2, %0" :"=r" (val));
  421. break;
  422. case 3:
  423. asm("mov %%db3, %0" :"=r" (val));
  424. break;
  425. case 6:
  426. asm("mov %%db6, %0" :"=r" (val));
  427. break;
  428. case 7:
  429. asm("mov %%db7, %0" :"=r" (val));
  430. break;
  431. default:
  432. BUG();
  433. }
  434. return val;
  435. }
  436. static inline void native_set_debugreg(int regno, unsigned long value)
  437. {
  438. switch (regno) {
  439. case 0:
  440. asm("mov %0, %%db0" ::"r" (value));
  441. break;
  442. case 1:
  443. asm("mov %0, %%db1" ::"r" (value));
  444. break;
  445. case 2:
  446. asm("mov %0, %%db2" ::"r" (value));
  447. break;
  448. case 3:
  449. asm("mov %0, %%db3" ::"r" (value));
  450. break;
  451. case 6:
  452. asm("mov %0, %%db6" ::"r" (value));
  453. break;
  454. case 7:
  455. asm("mov %0, %%db7" ::"r" (value));
  456. break;
  457. default:
  458. BUG();
  459. }
  460. }
  461. /*
  462. * Set IOPL bits in EFLAGS from given mask
  463. */
  464. static inline void native_set_iopl_mask(unsigned mask)
  465. {
  466. #ifdef CONFIG_X86_32
  467. unsigned int reg;
  468. asm volatile ("pushfl;"
  469. "popl %0;"
  470. "andl %1, %0;"
  471. "orl %2, %0;"
  472. "pushl %0;"
  473. "popfl"
  474. : "=&r" (reg)
  475. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  476. #endif
  477. }
  478. static inline void
  479. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  480. {
  481. tss->x86_tss.sp0 = thread->sp0;
  482. #ifdef CONFIG_X86_32
  483. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  484. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  485. tss->x86_tss.ss1 = thread->sysenter_cs;
  486. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  487. }
  488. #endif
  489. }
  490. static inline void native_swapgs(void)
  491. {
  492. #ifdef CONFIG_X86_64
  493. asm volatile("swapgs" ::: "memory");
  494. #endif
  495. }
  496. #ifdef CONFIG_PARAVIRT
  497. #include <asm/paravirt.h>
  498. #else
  499. #define __cpuid native_cpuid
  500. #define paravirt_enabled() 0
  501. /*
  502. * These special macros can be used to get or set a debugging register
  503. */
  504. #define get_debugreg(var, register) \
  505. (var) = native_get_debugreg(register)
  506. #define set_debugreg(value, register) \
  507. native_set_debugreg(register, value)
  508. static inline void load_sp0(struct tss_struct *tss,
  509. struct thread_struct *thread)
  510. {
  511. native_load_sp0(tss, thread);
  512. }
  513. #define set_iopl_mask native_set_iopl_mask
  514. #endif /* CONFIG_PARAVIRT */
  515. /*
  516. * Save the cr4 feature set we're using (ie
  517. * Pentium 4MB enable and PPro Global page
  518. * enable), so that any CPU's that boot up
  519. * after us can get the correct flags.
  520. */
  521. extern unsigned long mmu_cr4_features;
  522. static inline void set_in_cr4(unsigned long mask)
  523. {
  524. unsigned cr4;
  525. mmu_cr4_features |= mask;
  526. cr4 = read_cr4();
  527. cr4 |= mask;
  528. write_cr4(cr4);
  529. }
  530. static inline void clear_in_cr4(unsigned long mask)
  531. {
  532. unsigned cr4;
  533. mmu_cr4_features &= ~mask;
  534. cr4 = read_cr4();
  535. cr4 &= ~mask;
  536. write_cr4(cr4);
  537. }
  538. typedef struct {
  539. unsigned long seg;
  540. } mm_segment_t;
  541. /*
  542. * create a kernel thread without removing it from tasklists
  543. */
  544. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  545. /* Free all resources held by a thread. */
  546. extern void release_thread(struct task_struct *);
  547. /* Prepare to copy thread state - unlazy all lazy state */
  548. extern void prepare_to_copy(struct task_struct *tsk);
  549. unsigned long get_wchan(struct task_struct *p);
  550. /*
  551. * Generic CPUID function
  552. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  553. * resulting in stale register contents being returned.
  554. */
  555. static inline void cpuid(unsigned int op,
  556. unsigned int *eax, unsigned int *ebx,
  557. unsigned int *ecx, unsigned int *edx)
  558. {
  559. *eax = op;
  560. *ecx = 0;
  561. __cpuid(eax, ebx, ecx, edx);
  562. }
  563. /* Some CPUID calls want 'count' to be placed in ecx */
  564. static inline void cpuid_count(unsigned int op, int count,
  565. unsigned int *eax, unsigned int *ebx,
  566. unsigned int *ecx, unsigned int *edx)
  567. {
  568. *eax = op;
  569. *ecx = count;
  570. __cpuid(eax, ebx, ecx, edx);
  571. }
  572. /*
  573. * CPUID functions returning a single datum
  574. */
  575. static inline unsigned int cpuid_eax(unsigned int op)
  576. {
  577. unsigned int eax, ebx, ecx, edx;
  578. cpuid(op, &eax, &ebx, &ecx, &edx);
  579. return eax;
  580. }
  581. static inline unsigned int cpuid_ebx(unsigned int op)
  582. {
  583. unsigned int eax, ebx, ecx, edx;
  584. cpuid(op, &eax, &ebx, &ecx, &edx);
  585. return ebx;
  586. }
  587. static inline unsigned int cpuid_ecx(unsigned int op)
  588. {
  589. unsigned int eax, ebx, ecx, edx;
  590. cpuid(op, &eax, &ebx, &ecx, &edx);
  591. return ecx;
  592. }
  593. static inline unsigned int cpuid_edx(unsigned int op)
  594. {
  595. unsigned int eax, ebx, ecx, edx;
  596. cpuid(op, &eax, &ebx, &ecx, &edx);
  597. return edx;
  598. }
  599. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  600. static inline void rep_nop(void)
  601. {
  602. asm volatile("rep; nop" ::: "memory");
  603. }
  604. static inline void cpu_relax(void)
  605. {
  606. rep_nop();
  607. }
  608. /* Stop speculative execution: */
  609. static inline void sync_core(void)
  610. {
  611. int tmp;
  612. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  613. : "ebx", "ecx", "edx", "memory");
  614. }
  615. static inline void __monitor(const void *eax, unsigned long ecx,
  616. unsigned long edx)
  617. {
  618. /* "monitor %eax, %ecx, %edx;" */
  619. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  620. :: "a" (eax), "c" (ecx), "d"(edx));
  621. }
  622. static inline void __mwait(unsigned long eax, unsigned long ecx)
  623. {
  624. /* "mwait %eax, %ecx;" */
  625. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  626. :: "a" (eax), "c" (ecx));
  627. }
  628. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  629. {
  630. trace_hardirqs_on();
  631. /* "mwait %eax, %ecx;" */
  632. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  633. :: "a" (eax), "c" (ecx));
  634. }
  635. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  636. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  637. extern unsigned long boot_option_idle_override;
  638. extern unsigned long idle_halt;
  639. extern unsigned long idle_nomwait;
  640. /*
  641. * on systems with caches, caches must be flashed as the absolute
  642. * last instruction before going into a suspended halt. Otherwise,
  643. * dirty data can linger in the cache and become stale on resume,
  644. * leading to strange errors.
  645. *
  646. * perform a variety of operations to guarantee that the compiler
  647. * will not reorder instructions. wbinvd itself is serializing
  648. * so the processor will not reorder.
  649. *
  650. * Systems without cache can just go into halt.
  651. */
  652. static inline void wbinvd_halt(void)
  653. {
  654. mb();
  655. /* check for clflush to determine if wbinvd is legal */
  656. if (cpu_has_clflush)
  657. asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
  658. else
  659. while (1)
  660. halt();
  661. }
  662. extern void enable_sep_cpu(void);
  663. extern int sysenter_setup(void);
  664. /* Defined in head.S */
  665. extern struct desc_ptr early_gdt_descr;
  666. extern void cpu_set_gdt(int);
  667. extern void switch_to_new_gdt(int);
  668. extern void load_percpu_segment(int);
  669. extern void cpu_init(void);
  670. static inline unsigned long get_debugctlmsr(void)
  671. {
  672. unsigned long debugctlmsr = 0;
  673. #ifndef CONFIG_X86_DEBUGCTLMSR
  674. if (boot_cpu_data.x86 < 6)
  675. return 0;
  676. #endif
  677. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  678. return debugctlmsr;
  679. }
  680. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  681. {
  682. #ifndef CONFIG_X86_DEBUGCTLMSR
  683. if (boot_cpu_data.x86 < 6)
  684. return;
  685. #endif
  686. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  687. }
  688. /*
  689. * from system description table in BIOS. Mostly for MCA use, but
  690. * others may find it useful:
  691. */
  692. extern unsigned int machine_id;
  693. extern unsigned int machine_submodel_id;
  694. extern unsigned int BIOS_revision;
  695. /* Boot loader type from the setup header: */
  696. extern int bootloader_type;
  697. extern char ignore_fpu_irq;
  698. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  699. #define ARCH_HAS_PREFETCHW
  700. #define ARCH_HAS_SPINLOCK_PREFETCH
  701. #ifdef CONFIG_X86_32
  702. # define BASE_PREFETCH ASM_NOP4
  703. # define ARCH_HAS_PREFETCH
  704. #else
  705. # define BASE_PREFETCH "prefetcht0 (%1)"
  706. #endif
  707. /*
  708. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  709. *
  710. * It's not worth to care about 3dnow prefetches for the K6
  711. * because they are microcoded there and very slow.
  712. */
  713. static inline void prefetch(const void *x)
  714. {
  715. alternative_input(BASE_PREFETCH,
  716. "prefetchnta (%1)",
  717. X86_FEATURE_XMM,
  718. "r" (x));
  719. }
  720. /*
  721. * 3dnow prefetch to get an exclusive cache line.
  722. * Useful for spinlocks to avoid one state transition in the
  723. * cache coherency protocol:
  724. */
  725. static inline void prefetchw(const void *x)
  726. {
  727. alternative_input(BASE_PREFETCH,
  728. "prefetchw (%1)",
  729. X86_FEATURE_3DNOW,
  730. "r" (x));
  731. }
  732. static inline void spin_lock_prefetch(const void *x)
  733. {
  734. prefetchw(x);
  735. }
  736. #ifdef CONFIG_X86_32
  737. /*
  738. * User space process size: 3GB (default).
  739. */
  740. #define TASK_SIZE PAGE_OFFSET
  741. #define STACK_TOP TASK_SIZE
  742. #define STACK_TOP_MAX STACK_TOP
  743. #define INIT_THREAD { \
  744. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  745. .vm86_info = NULL, \
  746. .sysenter_cs = __KERNEL_CS, \
  747. .io_bitmap_ptr = NULL, \
  748. .fs = __KERNEL_PERCPU, \
  749. }
  750. /*
  751. * Note that the .io_bitmap member must be extra-big. This is because
  752. * the CPU will access an additional byte beyond the end of the IO
  753. * permission bitmap. The extra byte must be all 1 bits, and must
  754. * be within the limit.
  755. */
  756. #define INIT_TSS { \
  757. .x86_tss = { \
  758. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  759. .ss0 = __KERNEL_DS, \
  760. .ss1 = __KERNEL_CS, \
  761. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  762. }, \
  763. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  764. }
  765. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  766. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  767. #define KSTK_TOP(info) \
  768. ({ \
  769. unsigned long *__ptr = (unsigned long *)(info); \
  770. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  771. })
  772. /*
  773. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  774. * This is necessary to guarantee that the entire "struct pt_regs"
  775. * is accessable even if the CPU haven't stored the SS/ESP registers
  776. * on the stack (interrupt gate does not save these registers
  777. * when switching to the same priv ring).
  778. * Therefore beware: accessing the ss/esp fields of the
  779. * "struct pt_regs" is possible, but they may contain the
  780. * completely wrong values.
  781. */
  782. #define task_pt_regs(task) \
  783. ({ \
  784. struct pt_regs *__regs__; \
  785. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  786. __regs__ - 1; \
  787. })
  788. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  789. #else
  790. /*
  791. * User space process size. 47bits minus one guard page.
  792. */
  793. #define TASK_SIZE64 ((1UL << 47) - PAGE_SIZE)
  794. /* This decides where the kernel will search for a free chunk of vm
  795. * space during mmap's.
  796. */
  797. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  798. 0xc0000000 : 0xFFFFe000)
  799. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  800. IA32_PAGE_OFFSET : TASK_SIZE64)
  801. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  802. IA32_PAGE_OFFSET : TASK_SIZE64)
  803. #define STACK_TOP TASK_SIZE
  804. #define STACK_TOP_MAX TASK_SIZE64
  805. #define INIT_THREAD { \
  806. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  807. }
  808. #define INIT_TSS { \
  809. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  810. }
  811. /*
  812. * Return saved PC of a blocked thread.
  813. * What is this good for? it will be always the scheduler or ret_from_fork.
  814. */
  815. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  816. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  817. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  818. #endif /* CONFIG_X86_64 */
  819. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  820. unsigned long new_sp);
  821. /*
  822. * This decides where the kernel will search for a free chunk of vm
  823. * space during mmap's.
  824. */
  825. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  826. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  827. /* Get/set a process' ability to use the timestamp counter instruction */
  828. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  829. #define SET_TSC_CTL(val) set_tsc_mode((val))
  830. extern int get_tsc_mode(unsigned long adr);
  831. extern int set_tsc_mode(unsigned int val);
  832. #endif /* _ASM_X86_PROCESSOR_H */