sata_promise.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. /*
  2. * sata_promise.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc.
  9. *
  10. * The contents of this file are subject to the Open
  11. * Software License version 1.1 that can be found at
  12. * http://www.opensource.org/licenses/osl-1.1.txt and is included herein
  13. * by reference.
  14. *
  15. * Alternatively, the contents of this file may be used under the terms
  16. * of the GNU General Public License version 2 (the "GPL") as distributed
  17. * in the kernel source COPYING file, in which case the provisions of
  18. * the GPL are applicable instead of the above. If you wish to allow
  19. * the use of your version of this file only under the terms of the
  20. * GPL and not to allow others to use your version of this file under
  21. * the OSL, indicate your decision by deleting the provisions above and
  22. * replace them with the notice and other provisions required by the GPL.
  23. * If you do not delete the provisions above, a recipient may use your
  24. * version of this file under either the OSL or the GPL.
  25. *
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/init.h>
  31. #include <linux/blkdev.h>
  32. #include <linux/delay.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/sched.h>
  35. #include "scsi.h"
  36. #include <scsi/scsi_host.h>
  37. #include <linux/libata.h>
  38. #include <asm/io.h>
  39. #include "sata_promise.h"
  40. #define DRV_NAME "sata_promise"
  41. #define DRV_VERSION "1.01"
  42. enum {
  43. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  44. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  45. PDC_TBG_MODE = 0x41, /* TBG mode */
  46. PDC_FLASH_CTL = 0x44, /* Flash control register */
  47. PDC_PCI_CTL = 0x48, /* PCI control and status register */
  48. PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
  49. PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
  50. PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
  51. PDC_SLEW_CTL = 0x470, /* slew rate control reg */
  52. PDC_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
  53. (1<<8) | (1<<9) | (1<<10),
  54. board_2037x = 0, /* FastTrak S150 TX2plus */
  55. board_20319 = 1, /* FastTrak S150 TX4 */
  56. PDC_HAS_PATA = (1 << 1), /* PDC20375 has PATA */
  57. PDC_RESET = (1 << 11), /* HDMA reset */
  58. };
  59. struct pdc_port_priv {
  60. u8 *pkt;
  61. dma_addr_t pkt_dma;
  62. };
  63. static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg);
  64. static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  65. static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  66. static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  67. static void pdc_eng_timeout(struct ata_port *ap);
  68. static int pdc_port_start(struct ata_port *ap);
  69. static void pdc_port_stop(struct ata_port *ap);
  70. static void pdc_phy_reset(struct ata_port *ap);
  71. static void pdc_qc_prep(struct ata_queued_cmd *qc);
  72. static void pdc_tf_load_mmio(struct ata_port *ap, struct ata_taskfile *tf);
  73. static void pdc_exec_command_mmio(struct ata_port *ap, struct ata_taskfile *tf);
  74. static void pdc_irq_clear(struct ata_port *ap);
  75. static int pdc_qc_issue_prot(struct ata_queued_cmd *qc);
  76. static Scsi_Host_Template pdc_ata_sht = {
  77. .module = THIS_MODULE,
  78. .name = DRV_NAME,
  79. .ioctl = ata_scsi_ioctl,
  80. .queuecommand = ata_scsi_queuecmd,
  81. .eh_strategy_handler = ata_scsi_error,
  82. .can_queue = ATA_DEF_QUEUE,
  83. .this_id = ATA_SHT_THIS_ID,
  84. .sg_tablesize = LIBATA_MAX_PRD,
  85. .max_sectors = ATA_MAX_SECTORS,
  86. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  87. .emulated = ATA_SHT_EMULATED,
  88. .use_clustering = ATA_SHT_USE_CLUSTERING,
  89. .proc_name = DRV_NAME,
  90. .dma_boundary = ATA_DMA_BOUNDARY,
  91. .slave_configure = ata_scsi_slave_config,
  92. .bios_param = ata_std_bios_param,
  93. .ordered_flush = 1,
  94. };
  95. static struct ata_port_operations pdc_ata_ops = {
  96. .port_disable = ata_port_disable,
  97. .tf_load = pdc_tf_load_mmio,
  98. .tf_read = ata_tf_read,
  99. .check_status = ata_check_status,
  100. .exec_command = pdc_exec_command_mmio,
  101. .dev_select = ata_std_dev_select,
  102. .phy_reset = pdc_phy_reset,
  103. .qc_prep = pdc_qc_prep,
  104. .qc_issue = pdc_qc_issue_prot,
  105. .eng_timeout = pdc_eng_timeout,
  106. .irq_handler = pdc_interrupt,
  107. .irq_clear = pdc_irq_clear,
  108. .scr_read = pdc_sata_scr_read,
  109. .scr_write = pdc_sata_scr_write,
  110. .port_start = pdc_port_start,
  111. .port_stop = pdc_port_stop,
  112. };
  113. static struct ata_port_info pdc_port_info[] = {
  114. /* board_2037x */
  115. {
  116. .sht = &pdc_ata_sht,
  117. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  118. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  119. .pio_mask = 0x1f, /* pio0-4 */
  120. .mwdma_mask = 0x07, /* mwdma0-2 */
  121. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  122. .port_ops = &pdc_ata_ops,
  123. },
  124. /* board_20319 */
  125. {
  126. .sht = &pdc_ata_sht,
  127. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  128. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  129. .pio_mask = 0x1f, /* pio0-4 */
  130. .mwdma_mask = 0x07, /* mwdma0-2 */
  131. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  132. .port_ops = &pdc_ata_ops,
  133. },
  134. };
  135. static struct pci_device_id pdc_ata_pci_tbl[] = {
  136. { PCI_VENDOR_ID_PROMISE, 0x3371, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  137. board_2037x },
  138. { PCI_VENDOR_ID_PROMISE, 0x3373, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  139. board_2037x },
  140. { PCI_VENDOR_ID_PROMISE, 0x3375, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  141. board_2037x },
  142. { PCI_VENDOR_ID_PROMISE, 0x3376, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  143. board_2037x },
  144. { PCI_VENDOR_ID_PROMISE, 0x3574, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  145. board_2037x },
  146. { PCI_VENDOR_ID_PROMISE, 0x3d75, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  147. board_2037x },
  148. { PCI_VENDOR_ID_PROMISE, 0x3318, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  149. board_20319 },
  150. { PCI_VENDOR_ID_PROMISE, 0x3319, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  151. board_20319 },
  152. { PCI_VENDOR_ID_PROMISE, 0x3d18, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  153. board_20319 },
  154. { } /* terminate list */
  155. };
  156. static struct pci_driver pdc_ata_pci_driver = {
  157. .name = DRV_NAME,
  158. .id_table = pdc_ata_pci_tbl,
  159. .probe = pdc_ata_init_one,
  160. .remove = ata_pci_remove_one,
  161. };
  162. static int pdc_port_start(struct ata_port *ap)
  163. {
  164. struct device *dev = ap->host_set->dev;
  165. struct pdc_port_priv *pp;
  166. int rc;
  167. rc = ata_port_start(ap);
  168. if (rc)
  169. return rc;
  170. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  171. if (!pp) {
  172. rc = -ENOMEM;
  173. goto err_out;
  174. }
  175. memset(pp, 0, sizeof(*pp));
  176. pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  177. if (!pp->pkt) {
  178. rc = -ENOMEM;
  179. goto err_out_kfree;
  180. }
  181. ap->private_data = pp;
  182. return 0;
  183. err_out_kfree:
  184. kfree(pp);
  185. err_out:
  186. ata_port_stop(ap);
  187. return rc;
  188. }
  189. static void pdc_port_stop(struct ata_port *ap)
  190. {
  191. struct device *dev = ap->host_set->dev;
  192. struct pdc_port_priv *pp = ap->private_data;
  193. ap->private_data = NULL;
  194. dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
  195. kfree(pp);
  196. ata_port_stop(ap);
  197. }
  198. static void pdc_reset_port(struct ata_port *ap)
  199. {
  200. void *mmio = (void *) ap->ioaddr.cmd_addr + PDC_CTLSTAT;
  201. unsigned int i;
  202. u32 tmp;
  203. for (i = 11; i > 0; i--) {
  204. tmp = readl(mmio);
  205. if (tmp & PDC_RESET)
  206. break;
  207. udelay(100);
  208. tmp |= PDC_RESET;
  209. writel(tmp, mmio);
  210. }
  211. tmp &= ~PDC_RESET;
  212. writel(tmp, mmio);
  213. readl(mmio); /* flush */
  214. }
  215. static void pdc_phy_reset(struct ata_port *ap)
  216. {
  217. pdc_reset_port(ap);
  218. sata_phy_reset(ap);
  219. }
  220. static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  221. {
  222. if (sc_reg > SCR_CONTROL)
  223. return 0xffffffffU;
  224. return readl((void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  225. }
  226. static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  227. u32 val)
  228. {
  229. if (sc_reg > SCR_CONTROL)
  230. return;
  231. writel(val, (void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  232. }
  233. static void pdc_qc_prep(struct ata_queued_cmd *qc)
  234. {
  235. struct pdc_port_priv *pp = qc->ap->private_data;
  236. unsigned int i;
  237. VPRINTK("ENTER\n");
  238. switch (qc->tf.protocol) {
  239. case ATA_PROT_DMA:
  240. ata_qc_prep(qc);
  241. /* fall through */
  242. case ATA_PROT_NODATA:
  243. i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
  244. qc->dev->devno, pp->pkt);
  245. if (qc->tf.flags & ATA_TFLAG_LBA48)
  246. i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
  247. else
  248. i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
  249. pdc_pkt_footer(&qc->tf, pp->pkt, i);
  250. break;
  251. default:
  252. break;
  253. }
  254. }
  255. static void pdc_eng_timeout(struct ata_port *ap)
  256. {
  257. u8 drv_stat;
  258. struct ata_queued_cmd *qc;
  259. DPRINTK("ENTER\n");
  260. qc = ata_qc_from_tag(ap, ap->active_tag);
  261. if (!qc) {
  262. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  263. ap->id);
  264. goto out;
  265. }
  266. /* hack alert! We cannot use the supplied completion
  267. * function from inside the ->eh_strategy_handler() thread.
  268. * libata is the only user of ->eh_strategy_handler() in
  269. * any kernel, so the default scsi_done() assumes it is
  270. * not being called from the SCSI EH.
  271. */
  272. qc->scsidone = scsi_finish_command;
  273. switch (qc->tf.protocol) {
  274. case ATA_PROT_DMA:
  275. case ATA_PROT_NODATA:
  276. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  277. ata_qc_complete(qc, ata_wait_idle(ap) | ATA_ERR);
  278. break;
  279. default:
  280. drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  281. printk(KERN_ERR "ata%u: unknown timeout, cmd 0x%x stat 0x%x\n",
  282. ap->id, qc->tf.command, drv_stat);
  283. ata_qc_complete(qc, drv_stat);
  284. break;
  285. }
  286. out:
  287. DPRINTK("EXIT\n");
  288. }
  289. static inline unsigned int pdc_host_intr( struct ata_port *ap,
  290. struct ata_queued_cmd *qc)
  291. {
  292. u8 status;
  293. unsigned int handled = 0, have_err = 0;
  294. u32 tmp;
  295. void *mmio = (void *) ap->ioaddr.cmd_addr + PDC_GLOBAL_CTL;
  296. tmp = readl(mmio);
  297. if (tmp & PDC_ERR_MASK) {
  298. have_err = 1;
  299. pdc_reset_port(ap);
  300. }
  301. switch (qc->tf.protocol) {
  302. case ATA_PROT_DMA:
  303. case ATA_PROT_NODATA:
  304. status = ata_wait_idle(ap);
  305. if (have_err)
  306. status |= ATA_ERR;
  307. ata_qc_complete(qc, status);
  308. handled = 1;
  309. break;
  310. default:
  311. ap->stats.idle_irq++;
  312. break;
  313. }
  314. return handled;
  315. }
  316. static void pdc_irq_clear(struct ata_port *ap)
  317. {
  318. struct ata_host_set *host_set = ap->host_set;
  319. void *mmio = host_set->mmio_base;
  320. readl(mmio + PDC_INT_SEQMASK);
  321. }
  322. static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  323. {
  324. struct ata_host_set *host_set = dev_instance;
  325. struct ata_port *ap;
  326. u32 mask = 0;
  327. unsigned int i, tmp;
  328. unsigned int handled = 0;
  329. void *mmio_base;
  330. VPRINTK("ENTER\n");
  331. if (!host_set || !host_set->mmio_base) {
  332. VPRINTK("QUICK EXIT\n");
  333. return IRQ_NONE;
  334. }
  335. mmio_base = host_set->mmio_base;
  336. /* reading should also clear interrupts */
  337. mask = readl(mmio_base + PDC_INT_SEQMASK);
  338. if (mask == 0xffffffff) {
  339. VPRINTK("QUICK EXIT 2\n");
  340. return IRQ_NONE;
  341. }
  342. mask &= 0xffff; /* only 16 tags possible */
  343. if (!mask) {
  344. VPRINTK("QUICK EXIT 3\n");
  345. return IRQ_NONE;
  346. }
  347. spin_lock(&host_set->lock);
  348. writel(mask, mmio_base + PDC_INT_SEQMASK);
  349. for (i = 0; i < host_set->n_ports; i++) {
  350. VPRINTK("port %u\n", i);
  351. ap = host_set->ports[i];
  352. tmp = mask & (1 << (i + 1));
  353. if (tmp && ap && (!(ap->flags & ATA_FLAG_PORT_DISABLED))) {
  354. struct ata_queued_cmd *qc;
  355. qc = ata_qc_from_tag(ap, ap->active_tag);
  356. if (qc && (!(qc->tf.ctl & ATA_NIEN)))
  357. handled += pdc_host_intr(ap, qc);
  358. }
  359. }
  360. spin_unlock(&host_set->lock);
  361. VPRINTK("EXIT\n");
  362. return IRQ_RETVAL(handled);
  363. }
  364. static inline void pdc_packet_start(struct ata_queued_cmd *qc)
  365. {
  366. struct ata_port *ap = qc->ap;
  367. struct pdc_port_priv *pp = ap->private_data;
  368. unsigned int port_no = ap->port_no;
  369. u8 seq = (u8) (port_no + 1);
  370. VPRINTK("ENTER, ap %p\n", ap);
  371. writel(0x00000001, ap->host_set->mmio_base + (seq * 4));
  372. readl(ap->host_set->mmio_base + (seq * 4)); /* flush */
  373. pp->pkt[2] = seq;
  374. wmb(); /* flush PRD, pkt writes */
  375. writel(pp->pkt_dma, (void *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  376. readl((void *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */
  377. }
  378. static int pdc_qc_issue_prot(struct ata_queued_cmd *qc)
  379. {
  380. switch (qc->tf.protocol) {
  381. case ATA_PROT_DMA:
  382. case ATA_PROT_NODATA:
  383. pdc_packet_start(qc);
  384. return 0;
  385. case ATA_PROT_ATAPI_DMA:
  386. BUG();
  387. break;
  388. default:
  389. break;
  390. }
  391. return ata_qc_issue_prot(qc);
  392. }
  393. static void pdc_tf_load_mmio(struct ata_port *ap, struct ata_taskfile *tf)
  394. {
  395. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  396. tf->protocol == ATA_PROT_NODATA);
  397. ata_tf_load(ap, tf);
  398. }
  399. static void pdc_exec_command_mmio(struct ata_port *ap, struct ata_taskfile *tf)
  400. {
  401. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  402. tf->protocol == ATA_PROT_NODATA);
  403. ata_exec_command(ap, tf);
  404. }
  405. static void pdc_ata_setup_port(struct ata_ioports *port, unsigned long base)
  406. {
  407. port->cmd_addr = base;
  408. port->data_addr = base;
  409. port->feature_addr =
  410. port->error_addr = base + 0x4;
  411. port->nsect_addr = base + 0x8;
  412. port->lbal_addr = base + 0xc;
  413. port->lbam_addr = base + 0x10;
  414. port->lbah_addr = base + 0x14;
  415. port->device_addr = base + 0x18;
  416. port->command_addr =
  417. port->status_addr = base + 0x1c;
  418. port->altstatus_addr =
  419. port->ctl_addr = base + 0x38;
  420. }
  421. static void pdc_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
  422. {
  423. void *mmio = pe->mmio_base;
  424. u32 tmp;
  425. /*
  426. * Except for the hotplug stuff, this is voodoo from the
  427. * Promise driver. Label this entire section
  428. * "TODO: figure out why we do this"
  429. */
  430. /* change FIFO_SHD to 8 dwords, enable BMR_BURST */
  431. tmp = readl(mmio + PDC_FLASH_CTL);
  432. tmp |= 0x12000; /* bit 16 (fifo 8 dw) and 13 (bmr burst?) */
  433. writel(tmp, mmio + PDC_FLASH_CTL);
  434. /* clear plug/unplug flags for all ports */
  435. tmp = readl(mmio + PDC_SATA_PLUG_CSR);
  436. writel(tmp | 0xff, mmio + PDC_SATA_PLUG_CSR);
  437. /* mask plug/unplug ints */
  438. tmp = readl(mmio + PDC_SATA_PLUG_CSR);
  439. writel(tmp | 0xff0000, mmio + PDC_SATA_PLUG_CSR);
  440. /* reduce TBG clock to 133 Mhz. */
  441. tmp = readl(mmio + PDC_TBG_MODE);
  442. tmp &= ~0x30000; /* clear bit 17, 16*/
  443. tmp |= 0x10000; /* set bit 17:16 = 0:1 */
  444. writel(tmp, mmio + PDC_TBG_MODE);
  445. readl(mmio + PDC_TBG_MODE); /* flush */
  446. msleep(10);
  447. /* adjust slew rate control register. */
  448. tmp = readl(mmio + PDC_SLEW_CTL);
  449. tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
  450. tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
  451. writel(tmp, mmio + PDC_SLEW_CTL);
  452. }
  453. static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  454. {
  455. static int printed_version;
  456. struct ata_probe_ent *probe_ent = NULL;
  457. unsigned long base;
  458. void *mmio_base;
  459. unsigned int board_idx = (unsigned int) ent->driver_data;
  460. int pci_dev_busy = 0;
  461. int rc;
  462. if (!printed_version++)
  463. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  464. /*
  465. * If this driver happens to only be useful on Apple's K2, then
  466. * we should check that here as it has a normal Serverworks ID
  467. */
  468. rc = pci_enable_device(pdev);
  469. if (rc)
  470. return rc;
  471. rc = pci_request_regions(pdev, DRV_NAME);
  472. if (rc) {
  473. pci_dev_busy = 1;
  474. goto err_out;
  475. }
  476. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  477. if (rc)
  478. goto err_out_regions;
  479. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  480. if (rc)
  481. goto err_out_regions;
  482. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  483. if (probe_ent == NULL) {
  484. rc = -ENOMEM;
  485. goto err_out_regions;
  486. }
  487. memset(probe_ent, 0, sizeof(*probe_ent));
  488. probe_ent->dev = pci_dev_to_dev(pdev);
  489. INIT_LIST_HEAD(&probe_ent->node);
  490. mmio_base = ioremap(pci_resource_start(pdev, 3),
  491. pci_resource_len(pdev, 3));
  492. if (mmio_base == NULL) {
  493. rc = -ENOMEM;
  494. goto err_out_free_ent;
  495. }
  496. base = (unsigned long) mmio_base;
  497. probe_ent->sht = pdc_port_info[board_idx].sht;
  498. probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
  499. probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
  500. probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
  501. probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
  502. probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
  503. probe_ent->irq = pdev->irq;
  504. probe_ent->irq_flags = SA_SHIRQ;
  505. probe_ent->mmio_base = mmio_base;
  506. pdc_ata_setup_port(&probe_ent->port[0], base + 0x200);
  507. pdc_ata_setup_port(&probe_ent->port[1], base + 0x280);
  508. probe_ent->port[0].scr_addr = base + 0x400;
  509. probe_ent->port[1].scr_addr = base + 0x500;
  510. /* notice 4-port boards */
  511. switch (board_idx) {
  512. case board_20319:
  513. probe_ent->n_ports = 4;
  514. pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
  515. pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
  516. probe_ent->port[2].scr_addr = base + 0x600;
  517. probe_ent->port[3].scr_addr = base + 0x700;
  518. break;
  519. case board_2037x:
  520. probe_ent->n_ports = 2;
  521. break;
  522. default:
  523. BUG();
  524. break;
  525. }
  526. pci_set_master(pdev);
  527. /* initialize adapter */
  528. pdc_host_init(board_idx, probe_ent);
  529. /* FIXME: check ata_device_add return value */
  530. ata_device_add(probe_ent);
  531. kfree(probe_ent);
  532. return 0;
  533. err_out_free_ent:
  534. kfree(probe_ent);
  535. err_out_regions:
  536. pci_release_regions(pdev);
  537. err_out:
  538. if (!pci_dev_busy)
  539. pci_disable_device(pdev);
  540. return rc;
  541. }
  542. static int __init pdc_ata_init(void)
  543. {
  544. return pci_module_init(&pdc_ata_pci_driver);
  545. }
  546. static void __exit pdc_ata_exit(void)
  547. {
  548. pci_unregister_driver(&pdc_ata_pci_driver);
  549. }
  550. MODULE_AUTHOR("Jeff Garzik");
  551. MODULE_DESCRIPTION("Promise SATA TX2/TX4 low-level driver");
  552. MODULE_LICENSE("GPL");
  553. MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
  554. MODULE_VERSION(DRV_VERSION);
  555. module_init(pdc_ata_init);
  556. module_exit(pdc_ata_exit);