ahci.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Copyright 2004 Red Hat, Inc.
  5. *
  6. * The contents of this file are subject to the Open
  7. * Software License version 1.1 that can be found at
  8. * http://www.opensource.org/licenses/osl-1.1.txt and is included herein
  9. * by reference.
  10. *
  11. * Alternatively, the contents of this file may be used under the terms
  12. * of the GNU General Public License version 2 (the "GPL") as distributed
  13. * in the kernel source COPYING file, in which case the provisions of
  14. * the GPL are applicable instead of the above. If you wish to allow
  15. * the use of your version of this file only under the terms of the
  16. * GPL and not to allow others to use your version of this file under
  17. * the OSL, indicate your decision by deleting the provisions above and
  18. * replace them with the notice and other provisions required by the GPL.
  19. * If you do not delete the provisions above, a recipient may use your
  20. * version of this file under either the OSL or the GPL.
  21. *
  22. * Version 1.0 of the AHCI specification:
  23. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  24. *
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/delay.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/sched.h>
  34. #include "scsi.h"
  35. #include <scsi/scsi_host.h>
  36. #include <linux/libata.h>
  37. #include <asm/io.h>
  38. #define DRV_NAME "ahci"
  39. #define DRV_VERSION "1.00"
  40. enum {
  41. AHCI_PCI_BAR = 5,
  42. AHCI_MAX_SG = 168, /* hardware max is 64K */
  43. AHCI_DMA_BOUNDARY = 0xffffffff,
  44. AHCI_USE_CLUSTERING = 0,
  45. AHCI_CMD_SLOT_SZ = 32 * 32,
  46. AHCI_RX_FIS_SZ = 256,
  47. AHCI_CMD_TBL_HDR = 0x80,
  48. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  49. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  50. AHCI_RX_FIS_SZ,
  51. AHCI_IRQ_ON_SG = (1 << 31),
  52. AHCI_CMD_ATAPI = (1 << 5),
  53. AHCI_CMD_WRITE = (1 << 6),
  54. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  55. board_ahci = 0,
  56. /* global controller registers */
  57. HOST_CAP = 0x00, /* host capabilities */
  58. HOST_CTL = 0x04, /* global host control */
  59. HOST_IRQ_STAT = 0x08, /* interrupt status */
  60. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  61. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  62. /* HOST_CTL bits */
  63. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  64. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  65. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  66. /* HOST_CAP bits */
  67. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  68. /* registers for each SATA port */
  69. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  70. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  71. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  72. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  73. PORT_IRQ_STAT = 0x10, /* interrupt status */
  74. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  75. PORT_CMD = 0x18, /* port command */
  76. PORT_TFDATA = 0x20, /* taskfile data */
  77. PORT_SIG = 0x24, /* device TF signature */
  78. PORT_CMD_ISSUE = 0x38, /* command issue */
  79. PORT_SCR = 0x28, /* SATA phy register block */
  80. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  81. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  82. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  83. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  84. /* PORT_IRQ_{STAT,MASK} bits */
  85. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  86. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  87. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  88. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  89. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  90. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  91. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  92. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  93. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  94. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  95. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  96. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  97. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  98. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  99. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  100. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  101. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  102. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  103. PORT_IRQ_HBUS_ERR |
  104. PORT_IRQ_HBUS_DATA_ERR |
  105. PORT_IRQ_IF_ERR,
  106. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  107. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  108. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  109. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  110. PORT_IRQ_D2H_REG_FIS,
  111. /* PORT_CMD bits */
  112. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  113. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  114. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  115. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  116. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  117. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  118. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  119. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  120. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  121. };
  122. struct ahci_cmd_hdr {
  123. u32 opts;
  124. u32 status;
  125. u32 tbl_addr;
  126. u32 tbl_addr_hi;
  127. u32 reserved[4];
  128. };
  129. struct ahci_sg {
  130. u32 addr;
  131. u32 addr_hi;
  132. u32 reserved;
  133. u32 flags_size;
  134. };
  135. struct ahci_host_priv {
  136. unsigned long flags;
  137. u32 cap; /* cache of HOST_CAP register */
  138. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  139. };
  140. struct ahci_port_priv {
  141. struct ahci_cmd_hdr *cmd_slot;
  142. dma_addr_t cmd_slot_dma;
  143. void *cmd_tbl;
  144. dma_addr_t cmd_tbl_dma;
  145. struct ahci_sg *cmd_tbl_sg;
  146. void *rx_fis;
  147. dma_addr_t rx_fis_dma;
  148. };
  149. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  150. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  151. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  152. static int ahci_qc_issue(struct ata_queued_cmd *qc);
  153. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  154. static void ahci_phy_reset(struct ata_port *ap);
  155. static void ahci_irq_clear(struct ata_port *ap);
  156. static void ahci_eng_timeout(struct ata_port *ap);
  157. static int ahci_port_start(struct ata_port *ap);
  158. static void ahci_port_stop(struct ata_port *ap);
  159. static void ahci_host_stop(struct ata_host_set *host_set);
  160. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  161. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  162. static u8 ahci_check_status(struct ata_port *ap);
  163. static u8 ahci_check_err(struct ata_port *ap);
  164. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  165. static Scsi_Host_Template ahci_sht = {
  166. .module = THIS_MODULE,
  167. .name = DRV_NAME,
  168. .ioctl = ata_scsi_ioctl,
  169. .queuecommand = ata_scsi_queuecmd,
  170. .eh_strategy_handler = ata_scsi_error,
  171. .can_queue = ATA_DEF_QUEUE,
  172. .this_id = ATA_SHT_THIS_ID,
  173. .sg_tablesize = AHCI_MAX_SG,
  174. .max_sectors = ATA_MAX_SECTORS,
  175. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  176. .emulated = ATA_SHT_EMULATED,
  177. .use_clustering = AHCI_USE_CLUSTERING,
  178. .proc_name = DRV_NAME,
  179. .dma_boundary = AHCI_DMA_BOUNDARY,
  180. .slave_configure = ata_scsi_slave_config,
  181. .bios_param = ata_std_bios_param,
  182. .ordered_flush = 1,
  183. };
  184. static struct ata_port_operations ahci_ops = {
  185. .port_disable = ata_port_disable,
  186. .check_status = ahci_check_status,
  187. .check_altstatus = ahci_check_status,
  188. .check_err = ahci_check_err,
  189. .dev_select = ata_noop_dev_select,
  190. .tf_read = ahci_tf_read,
  191. .phy_reset = ahci_phy_reset,
  192. .qc_prep = ahci_qc_prep,
  193. .qc_issue = ahci_qc_issue,
  194. .eng_timeout = ahci_eng_timeout,
  195. .irq_handler = ahci_interrupt,
  196. .irq_clear = ahci_irq_clear,
  197. .scr_read = ahci_scr_read,
  198. .scr_write = ahci_scr_write,
  199. .port_start = ahci_port_start,
  200. .port_stop = ahci_port_stop,
  201. .host_stop = ahci_host_stop,
  202. };
  203. static struct ata_port_info ahci_port_info[] = {
  204. /* board_ahci */
  205. {
  206. .sht = &ahci_sht,
  207. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  208. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  209. ATA_FLAG_PIO_DMA,
  210. .pio_mask = 0x03, /* pio3-4 */
  211. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  212. .port_ops = &ahci_ops,
  213. },
  214. };
  215. static struct pci_device_id ahci_pci_tbl[] = {
  216. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  217. board_ahci }, /* ICH6 */
  218. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  219. board_ahci }, /* ICH6M */
  220. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  221. board_ahci }, /* ICH7 */
  222. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  223. board_ahci }, /* ICH7M */
  224. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  225. board_ahci }, /* ICH7R */
  226. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  227. board_ahci }, /* ULi M5288 */
  228. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  229. board_ahci }, /* ESB2 */
  230. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  231. board_ahci }, /* ESB2 */
  232. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  233. board_ahci }, /* ESB2 */
  234. { } /* terminate list */
  235. };
  236. static struct pci_driver ahci_pci_driver = {
  237. .name = DRV_NAME,
  238. .id_table = ahci_pci_tbl,
  239. .probe = ahci_init_one,
  240. .remove = ata_pci_remove_one,
  241. };
  242. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  243. {
  244. return base + 0x100 + (port * 0x80);
  245. }
  246. static inline void *ahci_port_base (void *base, unsigned int port)
  247. {
  248. return (void *) ahci_port_base_ul((unsigned long)base, port);
  249. }
  250. static void ahci_host_stop(struct ata_host_set *host_set)
  251. {
  252. struct ahci_host_priv *hpriv = host_set->private_data;
  253. kfree(hpriv);
  254. }
  255. static int ahci_port_start(struct ata_port *ap)
  256. {
  257. struct device *dev = ap->host_set->dev;
  258. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  259. struct ahci_port_priv *pp;
  260. int rc;
  261. void *mem, *mmio = ap->host_set->mmio_base;
  262. void *port_mmio = ahci_port_base(mmio, ap->port_no);
  263. dma_addr_t mem_dma;
  264. rc = ata_port_start(ap);
  265. if (rc)
  266. return rc;
  267. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  268. if (!pp) {
  269. rc = -ENOMEM;
  270. goto err_out;
  271. }
  272. memset(pp, 0, sizeof(*pp));
  273. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  274. if (!mem) {
  275. rc = -ENOMEM;
  276. goto err_out_kfree;
  277. }
  278. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  279. /*
  280. * First item in chunk of DMA memory: 32-slot command table,
  281. * 32 bytes each in size
  282. */
  283. pp->cmd_slot = mem;
  284. pp->cmd_slot_dma = mem_dma;
  285. mem += AHCI_CMD_SLOT_SZ;
  286. mem_dma += AHCI_CMD_SLOT_SZ;
  287. /*
  288. * Second item: Received-FIS area
  289. */
  290. pp->rx_fis = mem;
  291. pp->rx_fis_dma = mem_dma;
  292. mem += AHCI_RX_FIS_SZ;
  293. mem_dma += AHCI_RX_FIS_SZ;
  294. /*
  295. * Third item: data area for storing a single command
  296. * and its scatter-gather table
  297. */
  298. pp->cmd_tbl = mem;
  299. pp->cmd_tbl_dma = mem_dma;
  300. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  301. ap->private_data = pp;
  302. if (hpriv->cap & HOST_CAP_64)
  303. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  304. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  305. readl(port_mmio + PORT_LST_ADDR); /* flush */
  306. if (hpriv->cap & HOST_CAP_64)
  307. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  308. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  309. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  310. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  311. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  312. PORT_CMD_START, port_mmio + PORT_CMD);
  313. readl(port_mmio + PORT_CMD); /* flush */
  314. return 0;
  315. err_out_kfree:
  316. kfree(pp);
  317. err_out:
  318. ata_port_stop(ap);
  319. return rc;
  320. }
  321. static void ahci_port_stop(struct ata_port *ap)
  322. {
  323. struct device *dev = ap->host_set->dev;
  324. struct ahci_port_priv *pp = ap->private_data;
  325. void *mmio = ap->host_set->mmio_base;
  326. void *port_mmio = ahci_port_base(mmio, ap->port_no);
  327. u32 tmp;
  328. tmp = readl(port_mmio + PORT_CMD);
  329. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  330. writel(tmp, port_mmio + PORT_CMD);
  331. readl(port_mmio + PORT_CMD); /* flush */
  332. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  333. * this is slightly incorrect.
  334. */
  335. msleep(500);
  336. ap->private_data = NULL;
  337. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  338. pp->cmd_slot, pp->cmd_slot_dma);
  339. kfree(pp);
  340. ata_port_stop(ap);
  341. }
  342. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  343. {
  344. unsigned int sc_reg;
  345. switch (sc_reg_in) {
  346. case SCR_STATUS: sc_reg = 0; break;
  347. case SCR_CONTROL: sc_reg = 1; break;
  348. case SCR_ERROR: sc_reg = 2; break;
  349. case SCR_ACTIVE: sc_reg = 3; break;
  350. default:
  351. return 0xffffffffU;
  352. }
  353. return readl((void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  354. }
  355. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  356. u32 val)
  357. {
  358. unsigned int sc_reg;
  359. switch (sc_reg_in) {
  360. case SCR_STATUS: sc_reg = 0; break;
  361. case SCR_CONTROL: sc_reg = 1; break;
  362. case SCR_ERROR: sc_reg = 2; break;
  363. case SCR_ACTIVE: sc_reg = 3; break;
  364. default:
  365. return;
  366. }
  367. writel(val, (void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  368. }
  369. static void ahci_phy_reset(struct ata_port *ap)
  370. {
  371. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  372. struct ata_taskfile tf;
  373. struct ata_device *dev = &ap->device[0];
  374. u32 tmp;
  375. __sata_phy_reset(ap);
  376. if (ap->flags & ATA_FLAG_PORT_DISABLED)
  377. return;
  378. tmp = readl(port_mmio + PORT_SIG);
  379. tf.lbah = (tmp >> 24) & 0xff;
  380. tf.lbam = (tmp >> 16) & 0xff;
  381. tf.lbal = (tmp >> 8) & 0xff;
  382. tf.nsect = (tmp) & 0xff;
  383. dev->class = ata_dev_classify(&tf);
  384. if (!ata_dev_present(dev))
  385. ata_port_disable(ap);
  386. }
  387. static u8 ahci_check_status(struct ata_port *ap)
  388. {
  389. void *mmio = (void *) ap->ioaddr.cmd_addr;
  390. return readl(mmio + PORT_TFDATA) & 0xFF;
  391. }
  392. static u8 ahci_check_err(struct ata_port *ap)
  393. {
  394. void *mmio = (void *) ap->ioaddr.cmd_addr;
  395. return (readl(mmio + PORT_TFDATA) >> 8) & 0xFF;
  396. }
  397. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  398. {
  399. struct ahci_port_priv *pp = ap->private_data;
  400. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  401. ata_tf_from_fis(d2h_fis, tf);
  402. }
  403. static void ahci_fill_sg(struct ata_queued_cmd *qc)
  404. {
  405. struct ahci_port_priv *pp = qc->ap->private_data;
  406. unsigned int i;
  407. VPRINTK("ENTER\n");
  408. /*
  409. * Next, the S/G list.
  410. */
  411. for (i = 0; i < qc->n_elem; i++) {
  412. u32 sg_len;
  413. dma_addr_t addr;
  414. addr = sg_dma_address(&qc->sg[i]);
  415. sg_len = sg_dma_len(&qc->sg[i]);
  416. pp->cmd_tbl_sg[i].addr = cpu_to_le32(addr & 0xffffffff);
  417. pp->cmd_tbl_sg[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  418. pp->cmd_tbl_sg[i].flags_size = cpu_to_le32(sg_len - 1);
  419. }
  420. }
  421. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  422. {
  423. struct ahci_port_priv *pp = qc->ap->private_data;
  424. u32 opts;
  425. const u32 cmd_fis_len = 5; /* five dwords */
  426. /*
  427. * Fill in command slot information (currently only one slot,
  428. * slot 0, is currently since we don't do queueing)
  429. */
  430. opts = (qc->n_elem << 16) | cmd_fis_len;
  431. if (qc->tf.flags & ATA_TFLAG_WRITE)
  432. opts |= AHCI_CMD_WRITE;
  433. switch (qc->tf.protocol) {
  434. case ATA_PROT_ATAPI:
  435. case ATA_PROT_ATAPI_NODATA:
  436. case ATA_PROT_ATAPI_DMA:
  437. opts |= AHCI_CMD_ATAPI;
  438. break;
  439. default:
  440. /* do nothing */
  441. break;
  442. }
  443. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  444. pp->cmd_slot[0].status = 0;
  445. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  446. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  447. /*
  448. * Fill in command table information. First, the header,
  449. * a SATA Register - Host to Device command FIS.
  450. */
  451. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  452. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  453. return;
  454. ahci_fill_sg(qc);
  455. }
  456. static void ahci_intr_error(struct ata_port *ap, u32 irq_stat)
  457. {
  458. void *mmio = ap->host_set->mmio_base;
  459. void *port_mmio = ahci_port_base(mmio, ap->port_no);
  460. u32 tmp;
  461. int work;
  462. /* stop DMA */
  463. tmp = readl(port_mmio + PORT_CMD);
  464. tmp &= ~PORT_CMD_START;
  465. writel(tmp, port_mmio + PORT_CMD);
  466. /* wait for engine to stop. TODO: this could be
  467. * as long as 500 msec
  468. */
  469. work = 1000;
  470. while (work-- > 0) {
  471. tmp = readl(port_mmio + PORT_CMD);
  472. if ((tmp & PORT_CMD_LIST_ON) == 0)
  473. break;
  474. udelay(10);
  475. }
  476. /* clear SATA phy error, if any */
  477. tmp = readl(port_mmio + PORT_SCR_ERR);
  478. writel(tmp, port_mmio + PORT_SCR_ERR);
  479. /* if DRQ/BSY is set, device needs to be reset.
  480. * if so, issue COMRESET
  481. */
  482. tmp = readl(port_mmio + PORT_TFDATA);
  483. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  484. writel(0x301, port_mmio + PORT_SCR_CTL);
  485. readl(port_mmio + PORT_SCR_CTL); /* flush */
  486. udelay(10);
  487. writel(0x300, port_mmio + PORT_SCR_CTL);
  488. readl(port_mmio + PORT_SCR_CTL); /* flush */
  489. }
  490. /* re-start DMA */
  491. tmp = readl(port_mmio + PORT_CMD);
  492. tmp |= PORT_CMD_START;
  493. writel(tmp, port_mmio + PORT_CMD);
  494. readl(port_mmio + PORT_CMD); /* flush */
  495. printk(KERN_WARNING "ata%u: error occurred, port reset\n", ap->id);
  496. }
  497. static void ahci_eng_timeout(struct ata_port *ap)
  498. {
  499. void *mmio = ap->host_set->mmio_base;
  500. void *port_mmio = ahci_port_base(mmio, ap->port_no);
  501. struct ata_queued_cmd *qc;
  502. DPRINTK("ENTER\n");
  503. ahci_intr_error(ap, readl(port_mmio + PORT_IRQ_STAT));
  504. qc = ata_qc_from_tag(ap, ap->active_tag);
  505. if (!qc) {
  506. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  507. ap->id);
  508. } else {
  509. /* hack alert! We cannot use the supplied completion
  510. * function from inside the ->eh_strategy_handler() thread.
  511. * libata is the only user of ->eh_strategy_handler() in
  512. * any kernel, so the default scsi_done() assumes it is
  513. * not being called from the SCSI EH.
  514. */
  515. qc->scsidone = scsi_finish_command;
  516. ata_qc_complete(qc, ATA_ERR);
  517. }
  518. }
  519. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  520. {
  521. void *mmio = ap->host_set->mmio_base;
  522. void *port_mmio = ahci_port_base(mmio, ap->port_no);
  523. u32 status, serr, ci;
  524. serr = readl(port_mmio + PORT_SCR_ERR);
  525. writel(serr, port_mmio + PORT_SCR_ERR);
  526. status = readl(port_mmio + PORT_IRQ_STAT);
  527. writel(status, port_mmio + PORT_IRQ_STAT);
  528. ci = readl(port_mmio + PORT_CMD_ISSUE);
  529. if (likely((ci & 0x1) == 0)) {
  530. if (qc) {
  531. ata_qc_complete(qc, 0);
  532. qc = NULL;
  533. }
  534. }
  535. if (status & PORT_IRQ_FATAL) {
  536. ahci_intr_error(ap, status);
  537. if (qc)
  538. ata_qc_complete(qc, ATA_ERR);
  539. }
  540. return 1;
  541. }
  542. static void ahci_irq_clear(struct ata_port *ap)
  543. {
  544. /* TODO */
  545. }
  546. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  547. {
  548. struct ata_host_set *host_set = dev_instance;
  549. struct ahci_host_priv *hpriv;
  550. unsigned int i, handled = 0;
  551. void *mmio;
  552. u32 irq_stat, irq_ack = 0;
  553. VPRINTK("ENTER\n");
  554. hpriv = host_set->private_data;
  555. mmio = host_set->mmio_base;
  556. /* sigh. 0xffffffff is a valid return from h/w */
  557. irq_stat = readl(mmio + HOST_IRQ_STAT);
  558. irq_stat &= hpriv->port_map;
  559. if (!irq_stat)
  560. return IRQ_NONE;
  561. spin_lock(&host_set->lock);
  562. for (i = 0; i < host_set->n_ports; i++) {
  563. struct ata_port *ap;
  564. u32 tmp;
  565. VPRINTK("port %u\n", i);
  566. ap = host_set->ports[i];
  567. tmp = irq_stat & (1 << i);
  568. if (tmp && ap) {
  569. struct ata_queued_cmd *qc;
  570. qc = ata_qc_from_tag(ap, ap->active_tag);
  571. if (ahci_host_intr(ap, qc))
  572. irq_ack |= (1 << i);
  573. }
  574. }
  575. if (irq_ack) {
  576. writel(irq_ack, mmio + HOST_IRQ_STAT);
  577. handled = 1;
  578. }
  579. spin_unlock(&host_set->lock);
  580. VPRINTK("EXIT\n");
  581. return IRQ_RETVAL(handled);
  582. }
  583. static int ahci_qc_issue(struct ata_queued_cmd *qc)
  584. {
  585. struct ata_port *ap = qc->ap;
  586. void *port_mmio = (void *) ap->ioaddr.cmd_addr;
  587. writel(1, port_mmio + PORT_SCR_ACT);
  588. readl(port_mmio + PORT_SCR_ACT); /* flush */
  589. writel(1, port_mmio + PORT_CMD_ISSUE);
  590. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  591. return 0;
  592. }
  593. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  594. unsigned int port_idx)
  595. {
  596. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  597. base = ahci_port_base_ul(base, port_idx);
  598. VPRINTK("base now==0x%lx\n", base);
  599. port->cmd_addr = base;
  600. port->scr_addr = base + PORT_SCR;
  601. VPRINTK("EXIT\n");
  602. }
  603. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  604. {
  605. struct ahci_host_priv *hpriv = probe_ent->private_data;
  606. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  607. void __iomem *mmio = probe_ent->mmio_base;
  608. u32 tmp, cap_save;
  609. u16 tmp16;
  610. unsigned int i, j, using_dac;
  611. int rc;
  612. void __iomem *port_mmio;
  613. cap_save = readl(mmio + HOST_CAP);
  614. cap_save &= ( (1<<28) | (1<<17) );
  615. cap_save |= (1 << 27);
  616. /* global controller reset */
  617. tmp = readl(mmio + HOST_CTL);
  618. if ((tmp & HOST_RESET) == 0) {
  619. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  620. readl(mmio + HOST_CTL); /* flush */
  621. }
  622. /* reset must complete within 1 second, or
  623. * the hardware should be considered fried.
  624. */
  625. ssleep(1);
  626. tmp = readl(mmio + HOST_CTL);
  627. if (tmp & HOST_RESET) {
  628. printk(KERN_ERR DRV_NAME "(%s): controller reset failed (0x%x)\n",
  629. pci_name(pdev), tmp);
  630. return -EIO;
  631. }
  632. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  633. (void) readl(mmio + HOST_CTL); /* flush */
  634. writel(cap_save, mmio + HOST_CAP);
  635. writel(0xf, mmio + HOST_PORTS_IMPL);
  636. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  637. pci_read_config_word(pdev, 0x92, &tmp16);
  638. tmp16 |= 0xf;
  639. pci_write_config_word(pdev, 0x92, tmp16);
  640. hpriv->cap = readl(mmio + HOST_CAP);
  641. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  642. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  643. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  644. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  645. using_dac = hpriv->cap & HOST_CAP_64;
  646. if (using_dac &&
  647. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  648. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  649. if (rc) {
  650. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  651. if (rc) {
  652. printk(KERN_ERR DRV_NAME "(%s): 64-bit DMA enable failed\n",
  653. pci_name(pdev));
  654. return rc;
  655. }
  656. }
  657. hpriv->flags |= HOST_CAP_64;
  658. } else {
  659. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  660. if (rc) {
  661. printk(KERN_ERR DRV_NAME "(%s): 32-bit DMA enable failed\n",
  662. pci_name(pdev));
  663. return rc;
  664. }
  665. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  666. if (rc) {
  667. printk(KERN_ERR DRV_NAME "(%s): 32-bit consistent DMA enable failed\n",
  668. pci_name(pdev));
  669. return rc;
  670. }
  671. }
  672. for (i = 0; i < probe_ent->n_ports; i++) {
  673. #if 0 /* BIOSen initialize this incorrectly */
  674. if (!(hpriv->port_map & (1 << i)))
  675. continue;
  676. #endif
  677. port_mmio = ahci_port_base(mmio, i);
  678. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  679. ahci_setup_port(&probe_ent->port[i],
  680. (unsigned long) mmio, i);
  681. /* make sure port is not active */
  682. tmp = readl(port_mmio + PORT_CMD);
  683. VPRINTK("PORT_CMD 0x%x\n", tmp);
  684. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  685. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  686. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  687. PORT_CMD_FIS_RX | PORT_CMD_START);
  688. writel(tmp, port_mmio + PORT_CMD);
  689. readl(port_mmio + PORT_CMD); /* flush */
  690. /* spec says 500 msecs for each bit, so
  691. * this is slightly incorrect.
  692. */
  693. msleep(500);
  694. }
  695. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  696. j = 0;
  697. while (j < 100) {
  698. msleep(10);
  699. tmp = readl(port_mmio + PORT_SCR_STAT);
  700. if ((tmp & 0xf) == 0x3)
  701. break;
  702. j++;
  703. }
  704. tmp = readl(port_mmio + PORT_SCR_ERR);
  705. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  706. writel(tmp, port_mmio + PORT_SCR_ERR);
  707. /* ack any pending irq events for this port */
  708. tmp = readl(port_mmio + PORT_IRQ_STAT);
  709. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  710. if (tmp)
  711. writel(tmp, port_mmio + PORT_IRQ_STAT);
  712. writel(1 << i, mmio + HOST_IRQ_STAT);
  713. /* set irq mask (enables interrupts) */
  714. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  715. }
  716. tmp = readl(mmio + HOST_CTL);
  717. VPRINTK("HOST_CTL 0x%x\n", tmp);
  718. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  719. tmp = readl(mmio + HOST_CTL);
  720. VPRINTK("HOST_CTL 0x%x\n", tmp);
  721. pci_set_master(pdev);
  722. return 0;
  723. }
  724. /* move to PCI layer, integrate w/ MSI stuff */
  725. static void pci_enable_intx(struct pci_dev *pdev)
  726. {
  727. u16 pci_command;
  728. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  729. if (pci_command & PCI_COMMAND_INTX_DISABLE) {
  730. pci_command &= ~PCI_COMMAND_INTX_DISABLE;
  731. pci_write_config_word(pdev, PCI_COMMAND, pci_command);
  732. }
  733. }
  734. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  735. {
  736. struct ahci_host_priv *hpriv = probe_ent->private_data;
  737. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  738. void *mmio = probe_ent->mmio_base;
  739. u32 vers, cap, impl, speed;
  740. const char *speed_s;
  741. u16 cc;
  742. const char *scc_s;
  743. vers = readl(mmio + HOST_VERSION);
  744. cap = hpriv->cap;
  745. impl = hpriv->port_map;
  746. speed = (cap >> 20) & 0xf;
  747. if (speed == 1)
  748. speed_s = "1.5";
  749. else if (speed == 2)
  750. speed_s = "3";
  751. else
  752. speed_s = "?";
  753. pci_read_config_word(pdev, 0x0a, &cc);
  754. if (cc == 0x0101)
  755. scc_s = "IDE";
  756. else if (cc == 0x0106)
  757. scc_s = "SATA";
  758. else if (cc == 0x0104)
  759. scc_s = "RAID";
  760. else
  761. scc_s = "unknown";
  762. printk(KERN_INFO DRV_NAME "(%s) AHCI %02x%02x.%02x%02x "
  763. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  764. ,
  765. pci_name(pdev),
  766. (vers >> 24) & 0xff,
  767. (vers >> 16) & 0xff,
  768. (vers >> 8) & 0xff,
  769. vers & 0xff,
  770. ((cap >> 8) & 0x1f) + 1,
  771. (cap & 0x1f) + 1,
  772. speed_s,
  773. impl,
  774. scc_s);
  775. printk(KERN_INFO DRV_NAME "(%s) flags: "
  776. "%s%s%s%s%s%s"
  777. "%s%s%s%s%s%s%s\n"
  778. ,
  779. pci_name(pdev),
  780. cap & (1 << 31) ? "64bit " : "",
  781. cap & (1 << 30) ? "ncq " : "",
  782. cap & (1 << 28) ? "ilck " : "",
  783. cap & (1 << 27) ? "stag " : "",
  784. cap & (1 << 26) ? "pm " : "",
  785. cap & (1 << 25) ? "led " : "",
  786. cap & (1 << 24) ? "clo " : "",
  787. cap & (1 << 19) ? "nz " : "",
  788. cap & (1 << 18) ? "only " : "",
  789. cap & (1 << 17) ? "pmp " : "",
  790. cap & (1 << 15) ? "pio " : "",
  791. cap & (1 << 14) ? "slum " : "",
  792. cap & (1 << 13) ? "part " : ""
  793. );
  794. }
  795. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  796. {
  797. static int printed_version;
  798. struct ata_probe_ent *probe_ent = NULL;
  799. struct ahci_host_priv *hpriv;
  800. unsigned long base;
  801. void *mmio_base;
  802. unsigned int board_idx = (unsigned int) ent->driver_data;
  803. int pci_dev_busy = 0;
  804. int rc;
  805. VPRINTK("ENTER\n");
  806. if (!printed_version++)
  807. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  808. rc = pci_enable_device(pdev);
  809. if (rc)
  810. return rc;
  811. rc = pci_request_regions(pdev, DRV_NAME);
  812. if (rc) {
  813. pci_dev_busy = 1;
  814. goto err_out;
  815. }
  816. pci_enable_intx(pdev);
  817. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  818. if (probe_ent == NULL) {
  819. rc = -ENOMEM;
  820. goto err_out_regions;
  821. }
  822. memset(probe_ent, 0, sizeof(*probe_ent));
  823. probe_ent->dev = pci_dev_to_dev(pdev);
  824. INIT_LIST_HEAD(&probe_ent->node);
  825. mmio_base = ioremap(pci_resource_start(pdev, AHCI_PCI_BAR),
  826. pci_resource_len(pdev, AHCI_PCI_BAR));
  827. if (mmio_base == NULL) {
  828. rc = -ENOMEM;
  829. goto err_out_free_ent;
  830. }
  831. base = (unsigned long) mmio_base;
  832. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  833. if (!hpriv) {
  834. rc = -ENOMEM;
  835. goto err_out_iounmap;
  836. }
  837. memset(hpriv, 0, sizeof(*hpriv));
  838. probe_ent->sht = ahci_port_info[board_idx].sht;
  839. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  840. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  841. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  842. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  843. probe_ent->irq = pdev->irq;
  844. probe_ent->irq_flags = SA_SHIRQ;
  845. probe_ent->mmio_base = mmio_base;
  846. probe_ent->private_data = hpriv;
  847. /* initialize adapter */
  848. rc = ahci_host_init(probe_ent);
  849. if (rc)
  850. goto err_out_hpriv;
  851. ahci_print_info(probe_ent);
  852. /* FIXME: check ata_device_add return value */
  853. ata_device_add(probe_ent);
  854. kfree(probe_ent);
  855. return 0;
  856. err_out_hpriv:
  857. kfree(hpriv);
  858. err_out_iounmap:
  859. iounmap(mmio_base);
  860. err_out_free_ent:
  861. kfree(probe_ent);
  862. err_out_regions:
  863. pci_release_regions(pdev);
  864. err_out:
  865. if (!pci_dev_busy)
  866. pci_disable_device(pdev);
  867. return rc;
  868. }
  869. static int __init ahci_init(void)
  870. {
  871. return pci_module_init(&ahci_pci_driver);
  872. }
  873. static void __exit ahci_exit(void)
  874. {
  875. pci_unregister_driver(&ahci_pci_driver);
  876. }
  877. MODULE_AUTHOR("Jeff Garzik");
  878. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  879. MODULE_LICENSE("GPL");
  880. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  881. module_init(ahci_init);
  882. module_exit(ahci_exit);