fw-ohci.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/gfp.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/kernel.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/pci.h>
  31. #include <linux/spinlock.h>
  32. #include <asm/page.h>
  33. #include <asm/system.h>
  34. #ifdef CONFIG_PPC_PMAC
  35. #include <asm/pmac_feature.h>
  36. #endif
  37. #include "fw-ohci.h"
  38. #include "fw-transaction.h"
  39. #define DESCRIPTOR_OUTPUT_MORE 0
  40. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  41. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  42. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  43. #define DESCRIPTOR_STATUS (1 << 11)
  44. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  45. #define DESCRIPTOR_PING (1 << 7)
  46. #define DESCRIPTOR_YY (1 << 6)
  47. #define DESCRIPTOR_NO_IRQ (0 << 4)
  48. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  49. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  50. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  51. #define DESCRIPTOR_WAIT (3 << 0)
  52. struct descriptor {
  53. __le16 req_count;
  54. __le16 control;
  55. __le32 data_address;
  56. __le32 branch_address;
  57. __le16 res_count;
  58. __le16 transfer_status;
  59. } __attribute__((aligned(16)));
  60. struct db_descriptor {
  61. __le16 first_size;
  62. __le16 control;
  63. __le16 second_req_count;
  64. __le16 first_req_count;
  65. __le32 branch_address;
  66. __le16 second_res_count;
  67. __le16 first_res_count;
  68. __le32 reserved0;
  69. __le32 first_buffer;
  70. __le32 second_buffer;
  71. __le32 reserved1;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. struct ar_buffer {
  78. struct descriptor descriptor;
  79. struct ar_buffer *next;
  80. __le32 data[0];
  81. };
  82. struct ar_context {
  83. struct fw_ohci *ohci;
  84. struct ar_buffer *current_buffer;
  85. struct ar_buffer *last_buffer;
  86. void *pointer;
  87. u32 regs;
  88. struct tasklet_struct tasklet;
  89. };
  90. struct context;
  91. typedef int (*descriptor_callback_t)(struct context *ctx,
  92. struct descriptor *d,
  93. struct descriptor *last);
  94. /*
  95. * A buffer that contains a block of DMA-able coherent memory used for
  96. * storing a portion of a DMA descriptor program.
  97. */
  98. struct descriptor_buffer {
  99. struct list_head list;
  100. dma_addr_t buffer_bus;
  101. size_t buffer_size;
  102. size_t used;
  103. struct descriptor buffer[0];
  104. };
  105. struct context {
  106. struct fw_ohci *ohci;
  107. u32 regs;
  108. int total_allocation;
  109. /*
  110. * List of page-sized buffers for storing DMA descriptors.
  111. * Head of list contains buffers in use and tail of list contains
  112. * free buffers.
  113. */
  114. struct list_head buffer_list;
  115. /*
  116. * Pointer to a buffer inside buffer_list that contains the tail
  117. * end of the current DMA program.
  118. */
  119. struct descriptor_buffer *buffer_tail;
  120. /*
  121. * The descriptor containing the branch address of the first
  122. * descriptor that has not yet been filled by the device.
  123. */
  124. struct descriptor *last;
  125. /*
  126. * The last descriptor in the DMA program. It contains the branch
  127. * address that must be updated upon appending a new descriptor.
  128. */
  129. struct descriptor *prev;
  130. descriptor_callback_t callback;
  131. struct tasklet_struct tasklet;
  132. };
  133. #define IT_HEADER_SY(v) ((v) << 0)
  134. #define IT_HEADER_TCODE(v) ((v) << 4)
  135. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  136. #define IT_HEADER_TAG(v) ((v) << 14)
  137. #define IT_HEADER_SPEED(v) ((v) << 16)
  138. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  139. struct iso_context {
  140. struct fw_iso_context base;
  141. struct context context;
  142. int excess_bytes;
  143. void *header;
  144. size_t header_length;
  145. };
  146. #define CONFIG_ROM_SIZE 1024
  147. struct fw_ohci {
  148. struct fw_card card;
  149. __iomem char *registers;
  150. dma_addr_t self_id_bus;
  151. __le32 *self_id_cpu;
  152. struct tasklet_struct bus_reset_tasklet;
  153. int node_id;
  154. int generation;
  155. int request_generation; /* for timestamping incoming requests */
  156. u32 bus_seconds;
  157. bool use_dualbuffer;
  158. bool old_uninorth;
  159. bool bus_reset_packet_quirk;
  160. /*
  161. * Spinlock for accessing fw_ohci data. Never call out of
  162. * this driver with this lock held.
  163. */
  164. spinlock_t lock;
  165. u32 self_id_buffer[512];
  166. /* Config rom buffers */
  167. __be32 *config_rom;
  168. dma_addr_t config_rom_bus;
  169. __be32 *next_config_rom;
  170. dma_addr_t next_config_rom_bus;
  171. u32 next_header;
  172. struct ar_context ar_request_ctx;
  173. struct ar_context ar_response_ctx;
  174. struct context at_request_ctx;
  175. struct context at_response_ctx;
  176. u32 it_context_mask;
  177. struct iso_context *it_context_list;
  178. u32 ir_context_mask;
  179. struct iso_context *ir_context_list;
  180. };
  181. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  182. {
  183. return container_of(card, struct fw_ohci, card);
  184. }
  185. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  186. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  187. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  188. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  189. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  190. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  191. #define CONTEXT_RUN 0x8000
  192. #define CONTEXT_WAKE 0x1000
  193. #define CONTEXT_DEAD 0x0800
  194. #define CONTEXT_ACTIVE 0x0400
  195. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  196. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  197. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  198. #define FW_OHCI_MAJOR 240
  199. #define OHCI1394_REGISTER_SIZE 0x800
  200. #define OHCI_LOOP_COUNT 500
  201. #define OHCI1394_PCI_HCI_Control 0x40
  202. #define SELF_ID_BUF_SIZE 0x800
  203. #define OHCI_TCODE_PHY_PACKET 0x0e
  204. #define OHCI_VERSION_1_1 0x010010
  205. static char ohci_driver_name[] = KBUILD_MODNAME;
  206. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  207. #define OHCI_PARAM_DEBUG_AT_AR 1
  208. #define OHCI_PARAM_DEBUG_SELFIDS 2
  209. #define OHCI_PARAM_DEBUG_IRQS 4
  210. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  211. static int param_debug;
  212. module_param_named(debug, param_debug, int, 0644);
  213. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  214. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  215. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  216. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  217. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  218. ", or a combination, or all = -1)");
  219. static void log_irqs(u32 evt)
  220. {
  221. if (likely(!(param_debug &
  222. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  223. return;
  224. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  225. !(evt & OHCI1394_busReset))
  226. return;
  227. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  228. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  229. evt & OHCI1394_RQPkt ? " AR_req" : "",
  230. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  231. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  232. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  233. evt & OHCI1394_isochRx ? " IR" : "",
  234. evt & OHCI1394_isochTx ? " IT" : "",
  235. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  236. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  237. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  238. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  239. evt & OHCI1394_busReset ? " busReset" : "",
  240. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  241. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  242. OHCI1394_respTxComplete | OHCI1394_isochRx |
  243. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  244. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  245. OHCI1394_regAccessFail | OHCI1394_busReset)
  246. ? " ?" : "");
  247. }
  248. static const char *speed[] = {
  249. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  250. };
  251. static const char *power[] = {
  252. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  253. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  254. };
  255. static const char port[] = { '.', '-', 'p', 'c', };
  256. static char _p(u32 *s, int shift)
  257. {
  258. return port[*s >> shift & 3];
  259. }
  260. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  261. {
  262. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  263. return;
  264. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  265. self_id_count, generation, node_id);
  266. for (; self_id_count--; ++s)
  267. if ((*s & 1 << 23) == 0)
  268. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  269. "%s gc=%d %s %s%s%s\n",
  270. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  271. speed[*s >> 14 & 3], *s >> 16 & 63,
  272. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  273. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  274. else
  275. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  276. *s, *s >> 24 & 63,
  277. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  278. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  279. }
  280. static const char *evts[] = {
  281. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  282. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  283. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  284. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  285. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  286. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  287. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  288. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  289. [0x10] = "-reserved-", [0x11] = "ack_complete",
  290. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  291. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  292. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  293. [0x18] = "-reserved-", [0x19] = "-reserved-",
  294. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  295. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  296. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  297. [0x20] = "pending/cancelled",
  298. };
  299. static const char *tcodes[] = {
  300. [0x0] = "QW req", [0x1] = "BW req",
  301. [0x2] = "W resp", [0x3] = "-reserved-",
  302. [0x4] = "QR req", [0x5] = "BR req",
  303. [0x6] = "QR resp", [0x7] = "BR resp",
  304. [0x8] = "cycle start", [0x9] = "Lk req",
  305. [0xa] = "async stream packet", [0xb] = "Lk resp",
  306. [0xc] = "-reserved-", [0xd] = "-reserved-",
  307. [0xe] = "link internal", [0xf] = "-reserved-",
  308. };
  309. static const char *phys[] = {
  310. [0x0] = "phy config packet", [0x1] = "link-on packet",
  311. [0x2] = "self-id packet", [0x3] = "-reserved-",
  312. };
  313. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  314. {
  315. int tcode = header[0] >> 4 & 0xf;
  316. char specific[12];
  317. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  318. return;
  319. if (unlikely(evt >= ARRAY_SIZE(evts)))
  320. evt = 0x1f;
  321. if (evt == OHCI1394_evt_bus_reset) {
  322. fw_notify("A%c evt_bus_reset, generation %d\n",
  323. dir, (header[2] >> 16) & 0xff);
  324. return;
  325. }
  326. if (header[0] == ~header[1]) {
  327. fw_notify("A%c %s, %s, %08x\n",
  328. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  329. return;
  330. }
  331. switch (tcode) {
  332. case 0x0: case 0x6: case 0x8:
  333. snprintf(specific, sizeof(specific), " = %08x",
  334. be32_to_cpu((__force __be32)header[3]));
  335. break;
  336. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  337. snprintf(specific, sizeof(specific), " %x,%x",
  338. header[3] >> 16, header[3] & 0xffff);
  339. break;
  340. default:
  341. specific[0] = '\0';
  342. }
  343. switch (tcode) {
  344. case 0xe: case 0xa:
  345. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  346. break;
  347. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  348. fw_notify("A%c spd %x tl %02x, "
  349. "%04x -> %04x, %s, "
  350. "%s, %04x%08x%s\n",
  351. dir, speed, header[0] >> 10 & 0x3f,
  352. header[1] >> 16, header[0] >> 16, evts[evt],
  353. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  354. break;
  355. default:
  356. fw_notify("A%c spd %x tl %02x, "
  357. "%04x -> %04x, %s, "
  358. "%s%s\n",
  359. dir, speed, header[0] >> 10 & 0x3f,
  360. header[1] >> 16, header[0] >> 16, evts[evt],
  361. tcodes[tcode], specific);
  362. }
  363. }
  364. #else
  365. #define log_irqs(evt)
  366. #define log_selfids(node_id, generation, self_id_count, sid)
  367. #define log_ar_at_event(dir, speed, header, evt)
  368. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  369. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  370. {
  371. writel(data, ohci->registers + offset);
  372. }
  373. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  374. {
  375. return readl(ohci->registers + offset);
  376. }
  377. static inline void flush_writes(const struct fw_ohci *ohci)
  378. {
  379. /* Do a dummy read to flush writes. */
  380. reg_read(ohci, OHCI1394_Version);
  381. }
  382. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  383. int clear_bits, int set_bits)
  384. {
  385. struct fw_ohci *ohci = fw_ohci(card);
  386. u32 val, old;
  387. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  388. flush_writes(ohci);
  389. msleep(2);
  390. val = reg_read(ohci, OHCI1394_PhyControl);
  391. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  392. fw_error("failed to set phy reg bits.\n");
  393. return -EBUSY;
  394. }
  395. old = OHCI1394_PhyControl_ReadData(val);
  396. old = (old & ~clear_bits) | set_bits;
  397. reg_write(ohci, OHCI1394_PhyControl,
  398. OHCI1394_PhyControl_Write(addr, old));
  399. return 0;
  400. }
  401. static int ar_context_add_page(struct ar_context *ctx)
  402. {
  403. struct device *dev = ctx->ohci->card.device;
  404. struct ar_buffer *ab;
  405. dma_addr_t uninitialized_var(ab_bus);
  406. size_t offset;
  407. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  408. if (ab == NULL)
  409. return -ENOMEM;
  410. ab->next = NULL;
  411. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  412. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  413. DESCRIPTOR_STATUS |
  414. DESCRIPTOR_BRANCH_ALWAYS);
  415. offset = offsetof(struct ar_buffer, data);
  416. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  417. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  418. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  419. ab->descriptor.branch_address = 0;
  420. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  421. ctx->last_buffer->next = ab;
  422. ctx->last_buffer = ab;
  423. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  424. flush_writes(ctx->ohci);
  425. return 0;
  426. }
  427. static void ar_context_release(struct ar_context *ctx)
  428. {
  429. struct ar_buffer *ab, *ab_next;
  430. size_t offset;
  431. dma_addr_t ab_bus;
  432. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  433. ab_next = ab->next;
  434. offset = offsetof(struct ar_buffer, data);
  435. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  436. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  437. ab, ab_bus);
  438. }
  439. }
  440. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  441. #define cond_le32_to_cpu(v) \
  442. (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
  443. #else
  444. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  445. #endif
  446. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  447. {
  448. struct fw_ohci *ohci = ctx->ohci;
  449. struct fw_packet p;
  450. u32 status, length, tcode;
  451. int evt;
  452. p.header[0] = cond_le32_to_cpu(buffer[0]);
  453. p.header[1] = cond_le32_to_cpu(buffer[1]);
  454. p.header[2] = cond_le32_to_cpu(buffer[2]);
  455. tcode = (p.header[0] >> 4) & 0x0f;
  456. switch (tcode) {
  457. case TCODE_WRITE_QUADLET_REQUEST:
  458. case TCODE_READ_QUADLET_RESPONSE:
  459. p.header[3] = (__force __u32) buffer[3];
  460. p.header_length = 16;
  461. p.payload_length = 0;
  462. break;
  463. case TCODE_READ_BLOCK_REQUEST :
  464. p.header[3] = cond_le32_to_cpu(buffer[3]);
  465. p.header_length = 16;
  466. p.payload_length = 0;
  467. break;
  468. case TCODE_WRITE_BLOCK_REQUEST:
  469. case TCODE_READ_BLOCK_RESPONSE:
  470. case TCODE_LOCK_REQUEST:
  471. case TCODE_LOCK_RESPONSE:
  472. p.header[3] = cond_le32_to_cpu(buffer[3]);
  473. p.header_length = 16;
  474. p.payload_length = p.header[3] >> 16;
  475. break;
  476. case TCODE_WRITE_RESPONSE:
  477. case TCODE_READ_QUADLET_REQUEST:
  478. case OHCI_TCODE_PHY_PACKET:
  479. p.header_length = 12;
  480. p.payload_length = 0;
  481. break;
  482. default:
  483. /* FIXME: Stop context, discard everything, and restart? */
  484. p.header_length = 0;
  485. p.payload_length = 0;
  486. }
  487. p.payload = (void *) buffer + p.header_length;
  488. /* FIXME: What to do about evt_* errors? */
  489. length = (p.header_length + p.payload_length + 3) / 4;
  490. status = cond_le32_to_cpu(buffer[length]);
  491. evt = (status >> 16) & 0x1f;
  492. p.ack = evt - 16;
  493. p.speed = (status >> 21) & 0x7;
  494. p.timestamp = status & 0xffff;
  495. p.generation = ohci->request_generation;
  496. log_ar_at_event('R', p.speed, p.header, evt);
  497. /*
  498. * The OHCI bus reset handler synthesizes a phy packet with
  499. * the new generation number when a bus reset happens (see
  500. * section 8.4.2.3). This helps us determine when a request
  501. * was received and make sure we send the response in the same
  502. * generation. We only need this for requests; for responses
  503. * we use the unique tlabel for finding the matching
  504. * request.
  505. *
  506. * Alas some chips sometimes emit bus reset packets with a
  507. * wrong generation. We set the correct generation for these
  508. * at a slightly incorrect time (in bus_reset_tasklet).
  509. */
  510. if (evt == OHCI1394_evt_bus_reset) {
  511. if (!ohci->bus_reset_packet_quirk)
  512. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  513. } else if (ctx == &ohci->ar_request_ctx) {
  514. fw_core_handle_request(&ohci->card, &p);
  515. } else {
  516. fw_core_handle_response(&ohci->card, &p);
  517. }
  518. return buffer + length + 1;
  519. }
  520. static void ar_context_tasklet(unsigned long data)
  521. {
  522. struct ar_context *ctx = (struct ar_context *)data;
  523. struct fw_ohci *ohci = ctx->ohci;
  524. struct ar_buffer *ab;
  525. struct descriptor *d;
  526. void *buffer, *end;
  527. ab = ctx->current_buffer;
  528. d = &ab->descriptor;
  529. if (d->res_count == 0) {
  530. size_t size, rest, offset;
  531. dma_addr_t start_bus;
  532. void *start;
  533. /*
  534. * This descriptor is finished and we may have a
  535. * packet split across this and the next buffer. We
  536. * reuse the page for reassembling the split packet.
  537. */
  538. offset = offsetof(struct ar_buffer, data);
  539. start = buffer = ab;
  540. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  541. ab = ab->next;
  542. d = &ab->descriptor;
  543. size = buffer + PAGE_SIZE - ctx->pointer;
  544. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  545. memmove(buffer, ctx->pointer, size);
  546. memcpy(buffer + size, ab->data, rest);
  547. ctx->current_buffer = ab;
  548. ctx->pointer = (void *) ab->data + rest;
  549. end = buffer + size + rest;
  550. while (buffer < end)
  551. buffer = handle_ar_packet(ctx, buffer);
  552. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  553. start, start_bus);
  554. ar_context_add_page(ctx);
  555. } else {
  556. buffer = ctx->pointer;
  557. ctx->pointer = end =
  558. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  559. while (buffer < end)
  560. buffer = handle_ar_packet(ctx, buffer);
  561. }
  562. }
  563. static int ar_context_init(struct ar_context *ctx,
  564. struct fw_ohci *ohci, u32 regs)
  565. {
  566. struct ar_buffer ab;
  567. ctx->regs = regs;
  568. ctx->ohci = ohci;
  569. ctx->last_buffer = &ab;
  570. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  571. ar_context_add_page(ctx);
  572. ar_context_add_page(ctx);
  573. ctx->current_buffer = ab.next;
  574. ctx->pointer = ctx->current_buffer->data;
  575. return 0;
  576. }
  577. static void ar_context_run(struct ar_context *ctx)
  578. {
  579. struct ar_buffer *ab = ctx->current_buffer;
  580. dma_addr_t ab_bus;
  581. size_t offset;
  582. offset = offsetof(struct ar_buffer, data);
  583. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  584. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  585. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  586. flush_writes(ctx->ohci);
  587. }
  588. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  589. {
  590. int b, key;
  591. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  592. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  593. /* figure out which descriptor the branch address goes in */
  594. if (z == 2 && (b == 3 || key == 2))
  595. return d;
  596. else
  597. return d + z - 1;
  598. }
  599. static void context_tasklet(unsigned long data)
  600. {
  601. struct context *ctx = (struct context *) data;
  602. struct descriptor *d, *last;
  603. u32 address;
  604. int z;
  605. struct descriptor_buffer *desc;
  606. desc = list_entry(ctx->buffer_list.next,
  607. struct descriptor_buffer, list);
  608. last = ctx->last;
  609. while (last->branch_address != 0) {
  610. struct descriptor_buffer *old_desc = desc;
  611. address = le32_to_cpu(last->branch_address);
  612. z = address & 0xf;
  613. address &= ~0xf;
  614. /* If the branch address points to a buffer outside of the
  615. * current buffer, advance to the next buffer. */
  616. if (address < desc->buffer_bus ||
  617. address >= desc->buffer_bus + desc->used)
  618. desc = list_entry(desc->list.next,
  619. struct descriptor_buffer, list);
  620. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  621. last = find_branch_descriptor(d, z);
  622. if (!ctx->callback(ctx, d, last))
  623. break;
  624. if (old_desc != desc) {
  625. /* If we've advanced to the next buffer, move the
  626. * previous buffer to the free list. */
  627. unsigned long flags;
  628. old_desc->used = 0;
  629. spin_lock_irqsave(&ctx->ohci->lock, flags);
  630. list_move_tail(&old_desc->list, &ctx->buffer_list);
  631. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  632. }
  633. ctx->last = last;
  634. }
  635. }
  636. /*
  637. * Allocate a new buffer and add it to the list of free buffers for this
  638. * context. Must be called with ohci->lock held.
  639. */
  640. static int context_add_buffer(struct context *ctx)
  641. {
  642. struct descriptor_buffer *desc;
  643. dma_addr_t uninitialized_var(bus_addr);
  644. int offset;
  645. /*
  646. * 16MB of descriptors should be far more than enough for any DMA
  647. * program. This will catch run-away userspace or DoS attacks.
  648. */
  649. if (ctx->total_allocation >= 16*1024*1024)
  650. return -ENOMEM;
  651. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  652. &bus_addr, GFP_ATOMIC);
  653. if (!desc)
  654. return -ENOMEM;
  655. offset = (void *)&desc->buffer - (void *)desc;
  656. desc->buffer_size = PAGE_SIZE - offset;
  657. desc->buffer_bus = bus_addr + offset;
  658. desc->used = 0;
  659. list_add_tail(&desc->list, &ctx->buffer_list);
  660. ctx->total_allocation += PAGE_SIZE;
  661. return 0;
  662. }
  663. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  664. u32 regs, descriptor_callback_t callback)
  665. {
  666. ctx->ohci = ohci;
  667. ctx->regs = regs;
  668. ctx->total_allocation = 0;
  669. INIT_LIST_HEAD(&ctx->buffer_list);
  670. if (context_add_buffer(ctx) < 0)
  671. return -ENOMEM;
  672. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  673. struct descriptor_buffer, list);
  674. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  675. ctx->callback = callback;
  676. /*
  677. * We put a dummy descriptor in the buffer that has a NULL
  678. * branch address and looks like it's been sent. That way we
  679. * have a descriptor to append DMA programs to.
  680. */
  681. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  682. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  683. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  684. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  685. ctx->last = ctx->buffer_tail->buffer;
  686. ctx->prev = ctx->buffer_tail->buffer;
  687. return 0;
  688. }
  689. static void context_release(struct context *ctx)
  690. {
  691. struct fw_card *card = &ctx->ohci->card;
  692. struct descriptor_buffer *desc, *tmp;
  693. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  694. dma_free_coherent(card->device, PAGE_SIZE, desc,
  695. desc->buffer_bus -
  696. ((void *)&desc->buffer - (void *)desc));
  697. }
  698. /* Must be called with ohci->lock held */
  699. static struct descriptor *context_get_descriptors(struct context *ctx,
  700. int z, dma_addr_t *d_bus)
  701. {
  702. struct descriptor *d = NULL;
  703. struct descriptor_buffer *desc = ctx->buffer_tail;
  704. if (z * sizeof(*d) > desc->buffer_size)
  705. return NULL;
  706. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  707. /* No room for the descriptor in this buffer, so advance to the
  708. * next one. */
  709. if (desc->list.next == &ctx->buffer_list) {
  710. /* If there is no free buffer next in the list,
  711. * allocate one. */
  712. if (context_add_buffer(ctx) < 0)
  713. return NULL;
  714. }
  715. desc = list_entry(desc->list.next,
  716. struct descriptor_buffer, list);
  717. ctx->buffer_tail = desc;
  718. }
  719. d = desc->buffer + desc->used / sizeof(*d);
  720. memset(d, 0, z * sizeof(*d));
  721. *d_bus = desc->buffer_bus + desc->used;
  722. return d;
  723. }
  724. static void context_run(struct context *ctx, u32 extra)
  725. {
  726. struct fw_ohci *ohci = ctx->ohci;
  727. reg_write(ohci, COMMAND_PTR(ctx->regs),
  728. le32_to_cpu(ctx->last->branch_address));
  729. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  730. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  731. flush_writes(ohci);
  732. }
  733. static void context_append(struct context *ctx,
  734. struct descriptor *d, int z, int extra)
  735. {
  736. dma_addr_t d_bus;
  737. struct descriptor_buffer *desc = ctx->buffer_tail;
  738. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  739. desc->used += (z + extra) * sizeof(*d);
  740. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  741. ctx->prev = find_branch_descriptor(d, z);
  742. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  743. flush_writes(ctx->ohci);
  744. }
  745. static void context_stop(struct context *ctx)
  746. {
  747. u32 reg;
  748. int i;
  749. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  750. flush_writes(ctx->ohci);
  751. for (i = 0; i < 10; i++) {
  752. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  753. if ((reg & CONTEXT_ACTIVE) == 0)
  754. return;
  755. mdelay(1);
  756. }
  757. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  758. }
  759. struct driver_data {
  760. struct fw_packet *packet;
  761. };
  762. /*
  763. * This function apppends a packet to the DMA queue for transmission.
  764. * Must always be called with the ochi->lock held to ensure proper
  765. * generation handling and locking around packet queue manipulation.
  766. */
  767. static int at_context_queue_packet(struct context *ctx,
  768. struct fw_packet *packet)
  769. {
  770. struct fw_ohci *ohci = ctx->ohci;
  771. dma_addr_t d_bus, uninitialized_var(payload_bus);
  772. struct driver_data *driver_data;
  773. struct descriptor *d, *last;
  774. __le32 *header;
  775. int z, tcode;
  776. u32 reg;
  777. d = context_get_descriptors(ctx, 4, &d_bus);
  778. if (d == NULL) {
  779. packet->ack = RCODE_SEND_ERROR;
  780. return -1;
  781. }
  782. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  783. d[0].res_count = cpu_to_le16(packet->timestamp);
  784. /*
  785. * The DMA format for asyncronous link packets is different
  786. * from the IEEE1394 layout, so shift the fields around
  787. * accordingly. If header_length is 8, it's a PHY packet, to
  788. * which we need to prepend an extra quadlet.
  789. */
  790. header = (__le32 *) &d[1];
  791. if (packet->header_length > 8) {
  792. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  793. (packet->speed << 16));
  794. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  795. (packet->header[0] & 0xffff0000));
  796. header[2] = cpu_to_le32(packet->header[2]);
  797. tcode = (packet->header[0] >> 4) & 0x0f;
  798. if (TCODE_IS_BLOCK_PACKET(tcode))
  799. header[3] = cpu_to_le32(packet->header[3]);
  800. else
  801. header[3] = (__force __le32) packet->header[3];
  802. d[0].req_count = cpu_to_le16(packet->header_length);
  803. } else {
  804. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  805. (packet->speed << 16));
  806. header[1] = cpu_to_le32(packet->header[0]);
  807. header[2] = cpu_to_le32(packet->header[1]);
  808. d[0].req_count = cpu_to_le16(12);
  809. }
  810. driver_data = (struct driver_data *) &d[3];
  811. driver_data->packet = packet;
  812. packet->driver_data = driver_data;
  813. if (packet->payload_length > 0) {
  814. payload_bus =
  815. dma_map_single(ohci->card.device, packet->payload,
  816. packet->payload_length, DMA_TO_DEVICE);
  817. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  818. packet->ack = RCODE_SEND_ERROR;
  819. return -1;
  820. }
  821. packet->payload_bus = payload_bus;
  822. d[2].req_count = cpu_to_le16(packet->payload_length);
  823. d[2].data_address = cpu_to_le32(payload_bus);
  824. last = &d[2];
  825. z = 3;
  826. } else {
  827. last = &d[0];
  828. z = 2;
  829. }
  830. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  831. DESCRIPTOR_IRQ_ALWAYS |
  832. DESCRIPTOR_BRANCH_ALWAYS);
  833. /*
  834. * If the controller and packet generations don't match, we need to
  835. * bail out and try again. If IntEvent.busReset is set, the AT context
  836. * is halted, so appending to the context and trying to run it is
  837. * futile. Most controllers do the right thing and just flush the AT
  838. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  839. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  840. * up stalling out. So we just bail out in software and try again
  841. * later, and everyone is happy.
  842. * FIXME: Document how the locking works.
  843. */
  844. if (ohci->generation != packet->generation ||
  845. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  846. if (packet->payload_length > 0)
  847. dma_unmap_single(ohci->card.device, payload_bus,
  848. packet->payload_length, DMA_TO_DEVICE);
  849. packet->ack = RCODE_GENERATION;
  850. return -1;
  851. }
  852. context_append(ctx, d, z, 4 - z);
  853. /* If the context isn't already running, start it up. */
  854. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  855. if ((reg & CONTEXT_RUN) == 0)
  856. context_run(ctx, 0);
  857. return 0;
  858. }
  859. static int handle_at_packet(struct context *context,
  860. struct descriptor *d,
  861. struct descriptor *last)
  862. {
  863. struct driver_data *driver_data;
  864. struct fw_packet *packet;
  865. struct fw_ohci *ohci = context->ohci;
  866. int evt;
  867. if (last->transfer_status == 0)
  868. /* This descriptor isn't done yet, stop iteration. */
  869. return 0;
  870. driver_data = (struct driver_data *) &d[3];
  871. packet = driver_data->packet;
  872. if (packet == NULL)
  873. /* This packet was cancelled, just continue. */
  874. return 1;
  875. if (packet->payload_bus)
  876. dma_unmap_single(ohci->card.device, packet->payload_bus,
  877. packet->payload_length, DMA_TO_DEVICE);
  878. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  879. packet->timestamp = le16_to_cpu(last->res_count);
  880. log_ar_at_event('T', packet->speed, packet->header, evt);
  881. switch (evt) {
  882. case OHCI1394_evt_timeout:
  883. /* Async response transmit timed out. */
  884. packet->ack = RCODE_CANCELLED;
  885. break;
  886. case OHCI1394_evt_flushed:
  887. /*
  888. * The packet was flushed should give same error as
  889. * when we try to use a stale generation count.
  890. */
  891. packet->ack = RCODE_GENERATION;
  892. break;
  893. case OHCI1394_evt_missing_ack:
  894. /*
  895. * Using a valid (current) generation count, but the
  896. * node is not on the bus or not sending acks.
  897. */
  898. packet->ack = RCODE_NO_ACK;
  899. break;
  900. case ACK_COMPLETE + 0x10:
  901. case ACK_PENDING + 0x10:
  902. case ACK_BUSY_X + 0x10:
  903. case ACK_BUSY_A + 0x10:
  904. case ACK_BUSY_B + 0x10:
  905. case ACK_DATA_ERROR + 0x10:
  906. case ACK_TYPE_ERROR + 0x10:
  907. packet->ack = evt - 0x10;
  908. break;
  909. default:
  910. packet->ack = RCODE_SEND_ERROR;
  911. break;
  912. }
  913. packet->callback(packet, &ohci->card, packet->ack);
  914. return 1;
  915. }
  916. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  917. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  918. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  919. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  920. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  921. static void handle_local_rom(struct fw_ohci *ohci,
  922. struct fw_packet *packet, u32 csr)
  923. {
  924. struct fw_packet response;
  925. int tcode, length, i;
  926. tcode = HEADER_GET_TCODE(packet->header[0]);
  927. if (TCODE_IS_BLOCK_PACKET(tcode))
  928. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  929. else
  930. length = 4;
  931. i = csr - CSR_CONFIG_ROM;
  932. if (i + length > CONFIG_ROM_SIZE) {
  933. fw_fill_response(&response, packet->header,
  934. RCODE_ADDRESS_ERROR, NULL, 0);
  935. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  936. fw_fill_response(&response, packet->header,
  937. RCODE_TYPE_ERROR, NULL, 0);
  938. } else {
  939. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  940. (void *) ohci->config_rom + i, length);
  941. }
  942. fw_core_handle_response(&ohci->card, &response);
  943. }
  944. static void handle_local_lock(struct fw_ohci *ohci,
  945. struct fw_packet *packet, u32 csr)
  946. {
  947. struct fw_packet response;
  948. int tcode, length, ext_tcode, sel;
  949. __be32 *payload, lock_old;
  950. u32 lock_arg, lock_data;
  951. tcode = HEADER_GET_TCODE(packet->header[0]);
  952. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  953. payload = packet->payload;
  954. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  955. if (tcode == TCODE_LOCK_REQUEST &&
  956. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  957. lock_arg = be32_to_cpu(payload[0]);
  958. lock_data = be32_to_cpu(payload[1]);
  959. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  960. lock_arg = 0;
  961. lock_data = 0;
  962. } else {
  963. fw_fill_response(&response, packet->header,
  964. RCODE_TYPE_ERROR, NULL, 0);
  965. goto out;
  966. }
  967. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  968. reg_write(ohci, OHCI1394_CSRData, lock_data);
  969. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  970. reg_write(ohci, OHCI1394_CSRControl, sel);
  971. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  972. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  973. else
  974. fw_notify("swap not done yet\n");
  975. fw_fill_response(&response, packet->header,
  976. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  977. out:
  978. fw_core_handle_response(&ohci->card, &response);
  979. }
  980. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  981. {
  982. u64 offset;
  983. u32 csr;
  984. if (ctx == &ctx->ohci->at_request_ctx) {
  985. packet->ack = ACK_PENDING;
  986. packet->callback(packet, &ctx->ohci->card, packet->ack);
  987. }
  988. offset =
  989. ((unsigned long long)
  990. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  991. packet->header[2];
  992. csr = offset - CSR_REGISTER_BASE;
  993. /* Handle config rom reads. */
  994. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  995. handle_local_rom(ctx->ohci, packet, csr);
  996. else switch (csr) {
  997. case CSR_BUS_MANAGER_ID:
  998. case CSR_BANDWIDTH_AVAILABLE:
  999. case CSR_CHANNELS_AVAILABLE_HI:
  1000. case CSR_CHANNELS_AVAILABLE_LO:
  1001. handle_local_lock(ctx->ohci, packet, csr);
  1002. break;
  1003. default:
  1004. if (ctx == &ctx->ohci->at_request_ctx)
  1005. fw_core_handle_request(&ctx->ohci->card, packet);
  1006. else
  1007. fw_core_handle_response(&ctx->ohci->card, packet);
  1008. break;
  1009. }
  1010. if (ctx == &ctx->ohci->at_response_ctx) {
  1011. packet->ack = ACK_COMPLETE;
  1012. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1013. }
  1014. }
  1015. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1016. {
  1017. unsigned long flags;
  1018. int ret;
  1019. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1020. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1021. ctx->ohci->generation == packet->generation) {
  1022. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1023. handle_local_request(ctx, packet);
  1024. return;
  1025. }
  1026. ret = at_context_queue_packet(ctx, packet);
  1027. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1028. if (ret < 0)
  1029. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1030. }
  1031. static void bus_reset_tasklet(unsigned long data)
  1032. {
  1033. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1034. int self_id_count, i, j, reg;
  1035. int generation, new_generation;
  1036. unsigned long flags;
  1037. void *free_rom = NULL;
  1038. dma_addr_t free_rom_bus = 0;
  1039. reg = reg_read(ohci, OHCI1394_NodeID);
  1040. if (!(reg & OHCI1394_NodeID_idValid)) {
  1041. fw_notify("node ID not valid, new bus reset in progress\n");
  1042. return;
  1043. }
  1044. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1045. fw_notify("malconfigured bus\n");
  1046. return;
  1047. }
  1048. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1049. OHCI1394_NodeID_nodeNumber);
  1050. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1051. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1052. fw_notify("inconsistent self IDs\n");
  1053. return;
  1054. }
  1055. /*
  1056. * The count in the SelfIDCount register is the number of
  1057. * bytes in the self ID receive buffer. Since we also receive
  1058. * the inverted quadlets and a header quadlet, we shift one
  1059. * bit extra to get the actual number of self IDs.
  1060. */
  1061. self_id_count = (reg >> 3) & 0x3ff;
  1062. if (self_id_count == 0) {
  1063. fw_notify("inconsistent self IDs\n");
  1064. return;
  1065. }
  1066. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1067. rmb();
  1068. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1069. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1070. fw_notify("inconsistent self IDs\n");
  1071. return;
  1072. }
  1073. ohci->self_id_buffer[j] =
  1074. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1075. }
  1076. rmb();
  1077. /*
  1078. * Check the consistency of the self IDs we just read. The
  1079. * problem we face is that a new bus reset can start while we
  1080. * read out the self IDs from the DMA buffer. If this happens,
  1081. * the DMA buffer will be overwritten with new self IDs and we
  1082. * will read out inconsistent data. The OHCI specification
  1083. * (section 11.2) recommends a technique similar to
  1084. * linux/seqlock.h, where we remember the generation of the
  1085. * self IDs in the buffer before reading them out and compare
  1086. * it to the current generation after reading them out. If
  1087. * the two generations match we know we have a consistent set
  1088. * of self IDs.
  1089. */
  1090. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1091. if (new_generation != generation) {
  1092. fw_notify("recursive bus reset detected, "
  1093. "discarding self ids\n");
  1094. return;
  1095. }
  1096. /* FIXME: Document how the locking works. */
  1097. spin_lock_irqsave(&ohci->lock, flags);
  1098. ohci->generation = generation;
  1099. context_stop(&ohci->at_request_ctx);
  1100. context_stop(&ohci->at_response_ctx);
  1101. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1102. if (ohci->bus_reset_packet_quirk)
  1103. ohci->request_generation = generation;
  1104. /*
  1105. * This next bit is unrelated to the AT context stuff but we
  1106. * have to do it under the spinlock also. If a new config rom
  1107. * was set up before this reset, the old one is now no longer
  1108. * in use and we can free it. Update the config rom pointers
  1109. * to point to the current config rom and clear the
  1110. * next_config_rom pointer so a new udpate can take place.
  1111. */
  1112. if (ohci->next_config_rom != NULL) {
  1113. if (ohci->next_config_rom != ohci->config_rom) {
  1114. free_rom = ohci->config_rom;
  1115. free_rom_bus = ohci->config_rom_bus;
  1116. }
  1117. ohci->config_rom = ohci->next_config_rom;
  1118. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1119. ohci->next_config_rom = NULL;
  1120. /*
  1121. * Restore config_rom image and manually update
  1122. * config_rom registers. Writing the header quadlet
  1123. * will indicate that the config rom is ready, so we
  1124. * do that last.
  1125. */
  1126. reg_write(ohci, OHCI1394_BusOptions,
  1127. be32_to_cpu(ohci->config_rom[2]));
  1128. ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
  1129. reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
  1130. }
  1131. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1132. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1133. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1134. #endif
  1135. spin_unlock_irqrestore(&ohci->lock, flags);
  1136. if (free_rom)
  1137. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1138. free_rom, free_rom_bus);
  1139. log_selfids(ohci->node_id, generation,
  1140. self_id_count, ohci->self_id_buffer);
  1141. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1142. self_id_count, ohci->self_id_buffer);
  1143. }
  1144. static irqreturn_t irq_handler(int irq, void *data)
  1145. {
  1146. struct fw_ohci *ohci = data;
  1147. u32 event, iso_event, cycle_time;
  1148. int i;
  1149. event = reg_read(ohci, OHCI1394_IntEventClear);
  1150. if (!event || !~event)
  1151. return IRQ_NONE;
  1152. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1153. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1154. log_irqs(event);
  1155. if (event & OHCI1394_selfIDComplete)
  1156. tasklet_schedule(&ohci->bus_reset_tasklet);
  1157. if (event & OHCI1394_RQPkt)
  1158. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1159. if (event & OHCI1394_RSPkt)
  1160. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1161. if (event & OHCI1394_reqTxComplete)
  1162. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1163. if (event & OHCI1394_respTxComplete)
  1164. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1165. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1166. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1167. while (iso_event) {
  1168. i = ffs(iso_event) - 1;
  1169. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1170. iso_event &= ~(1 << i);
  1171. }
  1172. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1173. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1174. while (iso_event) {
  1175. i = ffs(iso_event) - 1;
  1176. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1177. iso_event &= ~(1 << i);
  1178. }
  1179. if (unlikely(event & OHCI1394_regAccessFail))
  1180. fw_error("Register access failure - "
  1181. "please notify linux1394-devel@lists.sf.net\n");
  1182. if (unlikely(event & OHCI1394_postedWriteErr))
  1183. fw_error("PCI posted write error\n");
  1184. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1185. if (printk_ratelimit())
  1186. fw_notify("isochronous cycle too long\n");
  1187. reg_write(ohci, OHCI1394_LinkControlSet,
  1188. OHCI1394_LinkControl_cycleMaster);
  1189. }
  1190. if (event & OHCI1394_cycle64Seconds) {
  1191. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1192. if ((cycle_time & 0x80000000) == 0)
  1193. ohci->bus_seconds++;
  1194. }
  1195. return IRQ_HANDLED;
  1196. }
  1197. static int software_reset(struct fw_ohci *ohci)
  1198. {
  1199. int i;
  1200. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1201. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1202. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1203. OHCI1394_HCControl_softReset) == 0)
  1204. return 0;
  1205. msleep(1);
  1206. }
  1207. return -EBUSY;
  1208. }
  1209. static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
  1210. {
  1211. struct fw_ohci *ohci = fw_ohci(card);
  1212. struct pci_dev *dev = to_pci_dev(card->device);
  1213. u32 lps;
  1214. int i;
  1215. if (software_reset(ohci)) {
  1216. fw_error("Failed to reset ohci card.\n");
  1217. return -EBUSY;
  1218. }
  1219. /*
  1220. * Now enable LPS, which we need in order to start accessing
  1221. * most of the registers. In fact, on some cards (ALI M5251),
  1222. * accessing registers in the SClk domain without LPS enabled
  1223. * will lock up the machine. Wait 50msec to make sure we have
  1224. * full link enabled. However, with some cards (well, at least
  1225. * a JMicron PCIe card), we have to try again sometimes.
  1226. */
  1227. reg_write(ohci, OHCI1394_HCControlSet,
  1228. OHCI1394_HCControl_LPS |
  1229. OHCI1394_HCControl_postedWriteEnable);
  1230. flush_writes(ohci);
  1231. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1232. msleep(50);
  1233. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1234. OHCI1394_HCControl_LPS;
  1235. }
  1236. if (!lps) {
  1237. fw_error("Failed to set Link Power Status\n");
  1238. return -EIO;
  1239. }
  1240. reg_write(ohci, OHCI1394_HCControlClear,
  1241. OHCI1394_HCControl_noByteSwapData);
  1242. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1243. reg_write(ohci, OHCI1394_LinkControlClear,
  1244. OHCI1394_LinkControl_rcvPhyPkt);
  1245. reg_write(ohci, OHCI1394_LinkControlSet,
  1246. OHCI1394_LinkControl_rcvSelfID |
  1247. OHCI1394_LinkControl_cycleTimerEnable |
  1248. OHCI1394_LinkControl_cycleMaster);
  1249. reg_write(ohci, OHCI1394_ATRetries,
  1250. OHCI1394_MAX_AT_REQ_RETRIES |
  1251. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1252. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1253. ar_context_run(&ohci->ar_request_ctx);
  1254. ar_context_run(&ohci->ar_response_ctx);
  1255. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1256. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1257. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1258. reg_write(ohci, OHCI1394_IntMaskSet,
  1259. OHCI1394_selfIDComplete |
  1260. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1261. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1262. OHCI1394_isochRx | OHCI1394_isochTx |
  1263. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1264. OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
  1265. OHCI1394_masterIntEnable);
  1266. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1267. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1268. /* Activate link_on bit and contender bit in our self ID packets.*/
  1269. if (ohci_update_phy_reg(card, 4, 0,
  1270. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1271. return -EIO;
  1272. /*
  1273. * When the link is not yet enabled, the atomic config rom
  1274. * update mechanism described below in ohci_set_config_rom()
  1275. * is not active. We have to update ConfigRomHeader and
  1276. * BusOptions manually, and the write to ConfigROMmap takes
  1277. * effect immediately. We tie this to the enabling of the
  1278. * link, so we have a valid config rom before enabling - the
  1279. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1280. * values before enabling.
  1281. *
  1282. * However, when the ConfigROMmap is written, some controllers
  1283. * always read back quadlets 0 and 2 from the config rom to
  1284. * the ConfigRomHeader and BusOptions registers on bus reset.
  1285. * They shouldn't do that in this initial case where the link
  1286. * isn't enabled. This means we have to use the same
  1287. * workaround here, setting the bus header to 0 and then write
  1288. * the right values in the bus reset tasklet.
  1289. */
  1290. if (config_rom) {
  1291. ohci->next_config_rom =
  1292. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1293. &ohci->next_config_rom_bus,
  1294. GFP_KERNEL);
  1295. if (ohci->next_config_rom == NULL)
  1296. return -ENOMEM;
  1297. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1298. fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
  1299. } else {
  1300. /*
  1301. * In the suspend case, config_rom is NULL, which
  1302. * means that we just reuse the old config rom.
  1303. */
  1304. ohci->next_config_rom = ohci->config_rom;
  1305. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1306. }
  1307. ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
  1308. ohci->next_config_rom[0] = 0;
  1309. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1310. reg_write(ohci, OHCI1394_BusOptions,
  1311. be32_to_cpu(ohci->next_config_rom[2]));
  1312. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1313. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1314. if (request_irq(dev->irq, irq_handler,
  1315. IRQF_SHARED, ohci_driver_name, ohci)) {
  1316. fw_error("Failed to allocate shared interrupt %d.\n",
  1317. dev->irq);
  1318. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1319. ohci->config_rom, ohci->config_rom_bus);
  1320. return -EIO;
  1321. }
  1322. reg_write(ohci, OHCI1394_HCControlSet,
  1323. OHCI1394_HCControl_linkEnable |
  1324. OHCI1394_HCControl_BIBimageValid);
  1325. flush_writes(ohci);
  1326. /*
  1327. * We are ready to go, initiate bus reset to finish the
  1328. * initialization.
  1329. */
  1330. fw_core_initiate_bus_reset(&ohci->card, 1);
  1331. return 0;
  1332. }
  1333. static int ohci_set_config_rom(struct fw_card *card,
  1334. u32 *config_rom, size_t length)
  1335. {
  1336. struct fw_ohci *ohci;
  1337. unsigned long flags;
  1338. int ret = -EBUSY;
  1339. __be32 *next_config_rom;
  1340. dma_addr_t uninitialized_var(next_config_rom_bus);
  1341. ohci = fw_ohci(card);
  1342. /*
  1343. * When the OHCI controller is enabled, the config rom update
  1344. * mechanism is a bit tricky, but easy enough to use. See
  1345. * section 5.5.6 in the OHCI specification.
  1346. *
  1347. * The OHCI controller caches the new config rom address in a
  1348. * shadow register (ConfigROMmapNext) and needs a bus reset
  1349. * for the changes to take place. When the bus reset is
  1350. * detected, the controller loads the new values for the
  1351. * ConfigRomHeader and BusOptions registers from the specified
  1352. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1353. * shadow register. All automatically and atomically.
  1354. *
  1355. * Now, there's a twist to this story. The automatic load of
  1356. * ConfigRomHeader and BusOptions doesn't honor the
  1357. * noByteSwapData bit, so with a be32 config rom, the
  1358. * controller will load be32 values in to these registers
  1359. * during the atomic update, even on litte endian
  1360. * architectures. The workaround we use is to put a 0 in the
  1361. * header quadlet; 0 is endian agnostic and means that the
  1362. * config rom isn't ready yet. In the bus reset tasklet we
  1363. * then set up the real values for the two registers.
  1364. *
  1365. * We use ohci->lock to avoid racing with the code that sets
  1366. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1367. */
  1368. next_config_rom =
  1369. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1370. &next_config_rom_bus, GFP_KERNEL);
  1371. if (next_config_rom == NULL)
  1372. return -ENOMEM;
  1373. spin_lock_irqsave(&ohci->lock, flags);
  1374. if (ohci->next_config_rom == NULL) {
  1375. ohci->next_config_rom = next_config_rom;
  1376. ohci->next_config_rom_bus = next_config_rom_bus;
  1377. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1378. fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
  1379. length * 4);
  1380. ohci->next_header = config_rom[0];
  1381. ohci->next_config_rom[0] = 0;
  1382. reg_write(ohci, OHCI1394_ConfigROMmap,
  1383. ohci->next_config_rom_bus);
  1384. ret = 0;
  1385. }
  1386. spin_unlock_irqrestore(&ohci->lock, flags);
  1387. /*
  1388. * Now initiate a bus reset to have the changes take
  1389. * effect. We clean up the old config rom memory and DMA
  1390. * mappings in the bus reset tasklet, since the OHCI
  1391. * controller could need to access it before the bus reset
  1392. * takes effect.
  1393. */
  1394. if (ret == 0)
  1395. fw_core_initiate_bus_reset(&ohci->card, 1);
  1396. else
  1397. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1398. next_config_rom, next_config_rom_bus);
  1399. return ret;
  1400. }
  1401. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1402. {
  1403. struct fw_ohci *ohci = fw_ohci(card);
  1404. at_context_transmit(&ohci->at_request_ctx, packet);
  1405. }
  1406. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1407. {
  1408. struct fw_ohci *ohci = fw_ohci(card);
  1409. at_context_transmit(&ohci->at_response_ctx, packet);
  1410. }
  1411. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1412. {
  1413. struct fw_ohci *ohci = fw_ohci(card);
  1414. struct context *ctx = &ohci->at_request_ctx;
  1415. struct driver_data *driver_data = packet->driver_data;
  1416. int ret = -ENOENT;
  1417. tasklet_disable(&ctx->tasklet);
  1418. if (packet->ack != 0)
  1419. goto out;
  1420. if (packet->payload_bus)
  1421. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1422. packet->payload_length, DMA_TO_DEVICE);
  1423. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1424. driver_data->packet = NULL;
  1425. packet->ack = RCODE_CANCELLED;
  1426. packet->callback(packet, &ohci->card, packet->ack);
  1427. ret = 0;
  1428. out:
  1429. tasklet_enable(&ctx->tasklet);
  1430. return ret;
  1431. }
  1432. static int ohci_enable_phys_dma(struct fw_card *card,
  1433. int node_id, int generation)
  1434. {
  1435. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1436. return 0;
  1437. #else
  1438. struct fw_ohci *ohci = fw_ohci(card);
  1439. unsigned long flags;
  1440. int n, ret = 0;
  1441. /*
  1442. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1443. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1444. */
  1445. spin_lock_irqsave(&ohci->lock, flags);
  1446. if (ohci->generation != generation) {
  1447. ret = -ESTALE;
  1448. goto out;
  1449. }
  1450. /*
  1451. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1452. * enabled for _all_ nodes on remote buses.
  1453. */
  1454. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1455. if (n < 32)
  1456. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1457. else
  1458. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1459. flush_writes(ohci);
  1460. out:
  1461. spin_unlock_irqrestore(&ohci->lock, flags);
  1462. return ret;
  1463. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1464. }
  1465. static u64 ohci_get_bus_time(struct fw_card *card)
  1466. {
  1467. struct fw_ohci *ohci = fw_ohci(card);
  1468. u32 cycle_time;
  1469. u64 bus_time;
  1470. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1471. bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
  1472. return bus_time;
  1473. }
  1474. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1475. {
  1476. int i = ctx->header_length;
  1477. if (i + ctx->base.header_size > PAGE_SIZE)
  1478. return;
  1479. /*
  1480. * The iso header is byteswapped to little endian by
  1481. * the controller, but the remaining header quadlets
  1482. * are big endian. We want to present all the headers
  1483. * as big endian, so we have to swap the first quadlet.
  1484. */
  1485. if (ctx->base.header_size > 0)
  1486. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1487. if (ctx->base.header_size > 4)
  1488. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1489. if (ctx->base.header_size > 8)
  1490. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1491. ctx->header_length += ctx->base.header_size;
  1492. }
  1493. static int handle_ir_dualbuffer_packet(struct context *context,
  1494. struct descriptor *d,
  1495. struct descriptor *last)
  1496. {
  1497. struct iso_context *ctx =
  1498. container_of(context, struct iso_context, context);
  1499. struct db_descriptor *db = (struct db_descriptor *) d;
  1500. __le32 *ir_header;
  1501. size_t header_length;
  1502. void *p, *end;
  1503. if (db->first_res_count != 0 && db->second_res_count != 0) {
  1504. if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
  1505. /* This descriptor isn't done yet, stop iteration. */
  1506. return 0;
  1507. }
  1508. ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
  1509. }
  1510. header_length = le16_to_cpu(db->first_req_count) -
  1511. le16_to_cpu(db->first_res_count);
  1512. p = db + 1;
  1513. end = p + header_length;
  1514. while (p < end) {
  1515. copy_iso_headers(ctx, p);
  1516. ctx->excess_bytes +=
  1517. (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
  1518. p += max(ctx->base.header_size, (size_t)8);
  1519. }
  1520. ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
  1521. le16_to_cpu(db->second_res_count);
  1522. if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1523. ir_header = (__le32 *) (db + 1);
  1524. ctx->base.callback(&ctx->base,
  1525. le32_to_cpu(ir_header[0]) & 0xffff,
  1526. ctx->header_length, ctx->header,
  1527. ctx->base.callback_data);
  1528. ctx->header_length = 0;
  1529. }
  1530. return 1;
  1531. }
  1532. static int handle_ir_packet_per_buffer(struct context *context,
  1533. struct descriptor *d,
  1534. struct descriptor *last)
  1535. {
  1536. struct iso_context *ctx =
  1537. container_of(context, struct iso_context, context);
  1538. struct descriptor *pd;
  1539. __le32 *ir_header;
  1540. void *p;
  1541. for (pd = d; pd <= last; pd++) {
  1542. if (pd->transfer_status)
  1543. break;
  1544. }
  1545. if (pd > last)
  1546. /* Descriptor(s) not done yet, stop iteration */
  1547. return 0;
  1548. p = last + 1;
  1549. copy_iso_headers(ctx, p);
  1550. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1551. ir_header = (__le32 *) p;
  1552. ctx->base.callback(&ctx->base,
  1553. le32_to_cpu(ir_header[0]) & 0xffff,
  1554. ctx->header_length, ctx->header,
  1555. ctx->base.callback_data);
  1556. ctx->header_length = 0;
  1557. }
  1558. return 1;
  1559. }
  1560. static int handle_it_packet(struct context *context,
  1561. struct descriptor *d,
  1562. struct descriptor *last)
  1563. {
  1564. struct iso_context *ctx =
  1565. container_of(context, struct iso_context, context);
  1566. if (last->transfer_status == 0)
  1567. /* This descriptor isn't done yet, stop iteration. */
  1568. return 0;
  1569. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  1570. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1571. 0, NULL, ctx->base.callback_data);
  1572. return 1;
  1573. }
  1574. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1575. int type, size_t header_size)
  1576. {
  1577. struct fw_ohci *ohci = fw_ohci(card);
  1578. struct iso_context *ctx, *list;
  1579. descriptor_callback_t callback;
  1580. u32 *mask, regs;
  1581. unsigned long flags;
  1582. int index, ret = -ENOMEM;
  1583. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1584. mask = &ohci->it_context_mask;
  1585. list = ohci->it_context_list;
  1586. callback = handle_it_packet;
  1587. } else {
  1588. mask = &ohci->ir_context_mask;
  1589. list = ohci->ir_context_list;
  1590. if (ohci->use_dualbuffer)
  1591. callback = handle_ir_dualbuffer_packet;
  1592. else
  1593. callback = handle_ir_packet_per_buffer;
  1594. }
  1595. spin_lock_irqsave(&ohci->lock, flags);
  1596. index = ffs(*mask) - 1;
  1597. if (index >= 0)
  1598. *mask &= ~(1 << index);
  1599. spin_unlock_irqrestore(&ohci->lock, flags);
  1600. if (index < 0)
  1601. return ERR_PTR(-EBUSY);
  1602. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1603. regs = OHCI1394_IsoXmitContextBase(index);
  1604. else
  1605. regs = OHCI1394_IsoRcvContextBase(index);
  1606. ctx = &list[index];
  1607. memset(ctx, 0, sizeof(*ctx));
  1608. ctx->header_length = 0;
  1609. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1610. if (ctx->header == NULL)
  1611. goto out;
  1612. ret = context_init(&ctx->context, ohci, regs, callback);
  1613. if (ret < 0)
  1614. goto out_with_header;
  1615. return &ctx->base;
  1616. out_with_header:
  1617. free_page((unsigned long)ctx->header);
  1618. out:
  1619. spin_lock_irqsave(&ohci->lock, flags);
  1620. *mask |= 1 << index;
  1621. spin_unlock_irqrestore(&ohci->lock, flags);
  1622. return ERR_PTR(ret);
  1623. }
  1624. static int ohci_start_iso(struct fw_iso_context *base,
  1625. s32 cycle, u32 sync, u32 tags)
  1626. {
  1627. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1628. struct fw_ohci *ohci = ctx->context.ohci;
  1629. u32 control, match;
  1630. int index;
  1631. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1632. index = ctx - ohci->it_context_list;
  1633. match = 0;
  1634. if (cycle >= 0)
  1635. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1636. (cycle & 0x7fff) << 16;
  1637. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1638. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1639. context_run(&ctx->context, match);
  1640. } else {
  1641. index = ctx - ohci->ir_context_list;
  1642. control = IR_CONTEXT_ISOCH_HEADER;
  1643. if (ohci->use_dualbuffer)
  1644. control |= IR_CONTEXT_DUAL_BUFFER_MODE;
  1645. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1646. if (cycle >= 0) {
  1647. match |= (cycle & 0x07fff) << 12;
  1648. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1649. }
  1650. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1651. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1652. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1653. context_run(&ctx->context, control);
  1654. }
  1655. return 0;
  1656. }
  1657. static int ohci_stop_iso(struct fw_iso_context *base)
  1658. {
  1659. struct fw_ohci *ohci = fw_ohci(base->card);
  1660. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1661. int index;
  1662. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1663. index = ctx - ohci->it_context_list;
  1664. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1665. } else {
  1666. index = ctx - ohci->ir_context_list;
  1667. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1668. }
  1669. flush_writes(ohci);
  1670. context_stop(&ctx->context);
  1671. return 0;
  1672. }
  1673. static void ohci_free_iso_context(struct fw_iso_context *base)
  1674. {
  1675. struct fw_ohci *ohci = fw_ohci(base->card);
  1676. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1677. unsigned long flags;
  1678. int index;
  1679. ohci_stop_iso(base);
  1680. context_release(&ctx->context);
  1681. free_page((unsigned long)ctx->header);
  1682. spin_lock_irqsave(&ohci->lock, flags);
  1683. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1684. index = ctx - ohci->it_context_list;
  1685. ohci->it_context_mask |= 1 << index;
  1686. } else {
  1687. index = ctx - ohci->ir_context_list;
  1688. ohci->ir_context_mask |= 1 << index;
  1689. }
  1690. spin_unlock_irqrestore(&ohci->lock, flags);
  1691. }
  1692. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1693. struct fw_iso_packet *packet,
  1694. struct fw_iso_buffer *buffer,
  1695. unsigned long payload)
  1696. {
  1697. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1698. struct descriptor *d, *last, *pd;
  1699. struct fw_iso_packet *p;
  1700. __le32 *header;
  1701. dma_addr_t d_bus, page_bus;
  1702. u32 z, header_z, payload_z, irq;
  1703. u32 payload_index, payload_end_index, next_page_index;
  1704. int page, end_page, i, length, offset;
  1705. /*
  1706. * FIXME: Cycle lost behavior should be configurable: lose
  1707. * packet, retransmit or terminate..
  1708. */
  1709. p = packet;
  1710. payload_index = payload;
  1711. if (p->skip)
  1712. z = 1;
  1713. else
  1714. z = 2;
  1715. if (p->header_length > 0)
  1716. z++;
  1717. /* Determine the first page the payload isn't contained in. */
  1718. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1719. if (p->payload_length > 0)
  1720. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1721. else
  1722. payload_z = 0;
  1723. z += payload_z;
  1724. /* Get header size in number of descriptors. */
  1725. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1726. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1727. if (d == NULL)
  1728. return -ENOMEM;
  1729. if (!p->skip) {
  1730. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1731. d[0].req_count = cpu_to_le16(8);
  1732. header = (__le32 *) &d[1];
  1733. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1734. IT_HEADER_TAG(p->tag) |
  1735. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1736. IT_HEADER_CHANNEL(ctx->base.channel) |
  1737. IT_HEADER_SPEED(ctx->base.speed));
  1738. header[1] =
  1739. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1740. p->payload_length));
  1741. }
  1742. if (p->header_length > 0) {
  1743. d[2].req_count = cpu_to_le16(p->header_length);
  1744. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1745. memcpy(&d[z], p->header, p->header_length);
  1746. }
  1747. pd = d + z - payload_z;
  1748. payload_end_index = payload_index + p->payload_length;
  1749. for (i = 0; i < payload_z; i++) {
  1750. page = payload_index >> PAGE_SHIFT;
  1751. offset = payload_index & ~PAGE_MASK;
  1752. next_page_index = (page + 1) << PAGE_SHIFT;
  1753. length =
  1754. min(next_page_index, payload_end_index) - payload_index;
  1755. pd[i].req_count = cpu_to_le16(length);
  1756. page_bus = page_private(buffer->pages[page]);
  1757. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1758. payload_index += length;
  1759. }
  1760. if (p->interrupt)
  1761. irq = DESCRIPTOR_IRQ_ALWAYS;
  1762. else
  1763. irq = DESCRIPTOR_NO_IRQ;
  1764. last = z == 2 ? d : d + z - 1;
  1765. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1766. DESCRIPTOR_STATUS |
  1767. DESCRIPTOR_BRANCH_ALWAYS |
  1768. irq);
  1769. context_append(&ctx->context, d, z, header_z);
  1770. return 0;
  1771. }
  1772. static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
  1773. struct fw_iso_packet *packet,
  1774. struct fw_iso_buffer *buffer,
  1775. unsigned long payload)
  1776. {
  1777. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1778. struct db_descriptor *db = NULL;
  1779. struct descriptor *d;
  1780. struct fw_iso_packet *p;
  1781. dma_addr_t d_bus, page_bus;
  1782. u32 z, header_z, length, rest;
  1783. int page, offset, packet_count, header_size;
  1784. /*
  1785. * FIXME: Cycle lost behavior should be configurable: lose
  1786. * packet, retransmit or terminate..
  1787. */
  1788. p = packet;
  1789. z = 2;
  1790. /*
  1791. * The OHCI controller puts the isochronous header and trailer in the
  1792. * buffer, so we need at least 8 bytes.
  1793. */
  1794. packet_count = p->header_length / ctx->base.header_size;
  1795. header_size = packet_count * max(ctx->base.header_size, (size_t)8);
  1796. /* Get header size in number of descriptors. */
  1797. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1798. page = payload >> PAGE_SHIFT;
  1799. offset = payload & ~PAGE_MASK;
  1800. rest = p->payload_length;
  1801. /* FIXME: make packet-per-buffer/dual-buffer a context option */
  1802. while (rest > 0) {
  1803. d = context_get_descriptors(&ctx->context,
  1804. z + header_z, &d_bus);
  1805. if (d == NULL)
  1806. return -ENOMEM;
  1807. db = (struct db_descriptor *) d;
  1808. db->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1809. DESCRIPTOR_BRANCH_ALWAYS);
  1810. db->first_size =
  1811. cpu_to_le16(max(ctx->base.header_size, (size_t)8));
  1812. if (p->skip && rest == p->payload_length) {
  1813. db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1814. db->first_req_count = db->first_size;
  1815. } else {
  1816. db->first_req_count = cpu_to_le16(header_size);
  1817. }
  1818. db->first_res_count = db->first_req_count;
  1819. db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
  1820. if (p->skip && rest == p->payload_length)
  1821. length = 4;
  1822. else if (offset + rest < PAGE_SIZE)
  1823. length = rest;
  1824. else
  1825. length = PAGE_SIZE - offset;
  1826. db->second_req_count = cpu_to_le16(length);
  1827. db->second_res_count = db->second_req_count;
  1828. page_bus = page_private(buffer->pages[page]);
  1829. db->second_buffer = cpu_to_le32(page_bus + offset);
  1830. if (p->interrupt && length == rest)
  1831. db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1832. context_append(&ctx->context, d, z, header_z);
  1833. offset = (offset + length) & ~PAGE_MASK;
  1834. rest -= length;
  1835. if (offset == 0)
  1836. page++;
  1837. }
  1838. return 0;
  1839. }
  1840. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1841. struct fw_iso_packet *packet,
  1842. struct fw_iso_buffer *buffer,
  1843. unsigned long payload)
  1844. {
  1845. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1846. struct descriptor *d = NULL, *pd = NULL;
  1847. struct fw_iso_packet *p = packet;
  1848. dma_addr_t d_bus, page_bus;
  1849. u32 z, header_z, rest;
  1850. int i, j, length;
  1851. int page, offset, packet_count, header_size, payload_per_buffer;
  1852. /*
  1853. * The OHCI controller puts the isochronous header and trailer in the
  1854. * buffer, so we need at least 8 bytes.
  1855. */
  1856. packet_count = p->header_length / ctx->base.header_size;
  1857. header_size = max(ctx->base.header_size, (size_t)8);
  1858. /* Get header size in number of descriptors. */
  1859. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1860. page = payload >> PAGE_SHIFT;
  1861. offset = payload & ~PAGE_MASK;
  1862. payload_per_buffer = p->payload_length / packet_count;
  1863. for (i = 0; i < packet_count; i++) {
  1864. /* d points to the header descriptor */
  1865. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1866. d = context_get_descriptors(&ctx->context,
  1867. z + header_z, &d_bus);
  1868. if (d == NULL)
  1869. return -ENOMEM;
  1870. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1871. DESCRIPTOR_INPUT_MORE);
  1872. if (p->skip && i == 0)
  1873. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1874. d->req_count = cpu_to_le16(header_size);
  1875. d->res_count = d->req_count;
  1876. d->transfer_status = 0;
  1877. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1878. rest = payload_per_buffer;
  1879. for (j = 1; j < z; j++) {
  1880. pd = d + j;
  1881. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1882. DESCRIPTOR_INPUT_MORE);
  1883. if (offset + rest < PAGE_SIZE)
  1884. length = rest;
  1885. else
  1886. length = PAGE_SIZE - offset;
  1887. pd->req_count = cpu_to_le16(length);
  1888. pd->res_count = pd->req_count;
  1889. pd->transfer_status = 0;
  1890. page_bus = page_private(buffer->pages[page]);
  1891. pd->data_address = cpu_to_le32(page_bus + offset);
  1892. offset = (offset + length) & ~PAGE_MASK;
  1893. rest -= length;
  1894. if (offset == 0)
  1895. page++;
  1896. }
  1897. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1898. DESCRIPTOR_INPUT_LAST |
  1899. DESCRIPTOR_BRANCH_ALWAYS);
  1900. if (p->interrupt && i == packet_count - 1)
  1901. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1902. context_append(&ctx->context, d, z, header_z);
  1903. }
  1904. return 0;
  1905. }
  1906. static int ohci_queue_iso(struct fw_iso_context *base,
  1907. struct fw_iso_packet *packet,
  1908. struct fw_iso_buffer *buffer,
  1909. unsigned long payload)
  1910. {
  1911. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1912. unsigned long flags;
  1913. int ret;
  1914. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1915. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1916. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1917. else if (ctx->context.ohci->use_dualbuffer)
  1918. ret = ohci_queue_iso_receive_dualbuffer(base, packet,
  1919. buffer, payload);
  1920. else
  1921. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1922. buffer, payload);
  1923. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1924. return ret;
  1925. }
  1926. static const struct fw_card_driver ohci_driver = {
  1927. .enable = ohci_enable,
  1928. .update_phy_reg = ohci_update_phy_reg,
  1929. .set_config_rom = ohci_set_config_rom,
  1930. .send_request = ohci_send_request,
  1931. .send_response = ohci_send_response,
  1932. .cancel_packet = ohci_cancel_packet,
  1933. .enable_phys_dma = ohci_enable_phys_dma,
  1934. .get_bus_time = ohci_get_bus_time,
  1935. .allocate_iso_context = ohci_allocate_iso_context,
  1936. .free_iso_context = ohci_free_iso_context,
  1937. .queue_iso = ohci_queue_iso,
  1938. .start_iso = ohci_start_iso,
  1939. .stop_iso = ohci_stop_iso,
  1940. };
  1941. #ifdef CONFIG_PPC_PMAC
  1942. static void ohci_pmac_on(struct pci_dev *dev)
  1943. {
  1944. if (machine_is(powermac)) {
  1945. struct device_node *ofn = pci_device_to_OF_node(dev);
  1946. if (ofn) {
  1947. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  1948. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  1949. }
  1950. }
  1951. }
  1952. static void ohci_pmac_off(struct pci_dev *dev)
  1953. {
  1954. if (machine_is(powermac)) {
  1955. struct device_node *ofn = pci_device_to_OF_node(dev);
  1956. if (ofn) {
  1957. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  1958. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  1959. }
  1960. }
  1961. }
  1962. #else
  1963. #define ohci_pmac_on(dev)
  1964. #define ohci_pmac_off(dev)
  1965. #endif /* CONFIG_PPC_PMAC */
  1966. static int __devinit pci_probe(struct pci_dev *dev,
  1967. const struct pci_device_id *ent)
  1968. {
  1969. struct fw_ohci *ohci;
  1970. u32 bus_options, max_receive, link_speed, version;
  1971. u64 guid;
  1972. int err;
  1973. size_t size;
  1974. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  1975. if (ohci == NULL) {
  1976. err = -ENOMEM;
  1977. goto fail;
  1978. }
  1979. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  1980. ohci_pmac_on(dev);
  1981. err = pci_enable_device(dev);
  1982. if (err) {
  1983. fw_error("Failed to enable OHCI hardware\n");
  1984. goto fail_free;
  1985. }
  1986. pci_set_master(dev);
  1987. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  1988. pci_set_drvdata(dev, ohci);
  1989. spin_lock_init(&ohci->lock);
  1990. tasklet_init(&ohci->bus_reset_tasklet,
  1991. bus_reset_tasklet, (unsigned long)ohci);
  1992. err = pci_request_region(dev, 0, ohci_driver_name);
  1993. if (err) {
  1994. fw_error("MMIO resource unavailable\n");
  1995. goto fail_disable;
  1996. }
  1997. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  1998. if (ohci->registers == NULL) {
  1999. fw_error("Failed to remap registers\n");
  2000. err = -ENXIO;
  2001. goto fail_iomem;
  2002. }
  2003. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2004. ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
  2005. /* x86-32 currently doesn't use highmem for dma_alloc_coherent */
  2006. #if !defined(CONFIG_X86_32)
  2007. /* dual-buffer mode is broken with descriptor addresses above 2G */
  2008. if (dev->vendor == PCI_VENDOR_ID_TI &&
  2009. dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
  2010. ohci->use_dualbuffer = false;
  2011. #endif
  2012. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  2013. ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
  2014. dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
  2015. #endif
  2016. ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
  2017. ar_context_init(&ohci->ar_request_ctx, ohci,
  2018. OHCI1394_AsReqRcvContextControlSet);
  2019. ar_context_init(&ohci->ar_response_ctx, ohci,
  2020. OHCI1394_AsRspRcvContextControlSet);
  2021. context_init(&ohci->at_request_ctx, ohci,
  2022. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2023. context_init(&ohci->at_response_ctx, ohci,
  2024. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2025. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2026. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2027. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2028. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2029. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2030. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2031. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2032. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2033. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2034. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2035. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2036. err = -ENOMEM;
  2037. goto fail_contexts;
  2038. }
  2039. /* self-id dma buffer allocation */
  2040. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2041. SELF_ID_BUF_SIZE,
  2042. &ohci->self_id_bus,
  2043. GFP_KERNEL);
  2044. if (ohci->self_id_cpu == NULL) {
  2045. err = -ENOMEM;
  2046. goto fail_contexts;
  2047. }
  2048. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2049. max_receive = (bus_options >> 12) & 0xf;
  2050. link_speed = bus_options & 0x7;
  2051. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2052. reg_read(ohci, OHCI1394_GUIDLo);
  2053. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2054. if (err < 0)
  2055. goto fail_self_id;
  2056. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2057. dev_name(&dev->dev), version >> 16, version & 0xff);
  2058. return 0;
  2059. fail_self_id:
  2060. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2061. ohci->self_id_cpu, ohci->self_id_bus);
  2062. fail_contexts:
  2063. kfree(ohci->ir_context_list);
  2064. kfree(ohci->it_context_list);
  2065. context_release(&ohci->at_response_ctx);
  2066. context_release(&ohci->at_request_ctx);
  2067. ar_context_release(&ohci->ar_response_ctx);
  2068. ar_context_release(&ohci->ar_request_ctx);
  2069. pci_iounmap(dev, ohci->registers);
  2070. fail_iomem:
  2071. pci_release_region(dev, 0);
  2072. fail_disable:
  2073. pci_disable_device(dev);
  2074. fail_free:
  2075. kfree(&ohci->card);
  2076. ohci_pmac_off(dev);
  2077. fail:
  2078. if (err == -ENOMEM)
  2079. fw_error("Out of memory\n");
  2080. return err;
  2081. }
  2082. static void pci_remove(struct pci_dev *dev)
  2083. {
  2084. struct fw_ohci *ohci;
  2085. ohci = pci_get_drvdata(dev);
  2086. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2087. flush_writes(ohci);
  2088. fw_core_remove_card(&ohci->card);
  2089. /*
  2090. * FIXME: Fail all pending packets here, now that the upper
  2091. * layers can't queue any more.
  2092. */
  2093. software_reset(ohci);
  2094. free_irq(dev->irq, ohci);
  2095. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2096. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2097. ohci->next_config_rom, ohci->next_config_rom_bus);
  2098. if (ohci->config_rom)
  2099. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2100. ohci->config_rom, ohci->config_rom_bus);
  2101. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2102. ohci->self_id_cpu, ohci->self_id_bus);
  2103. ar_context_release(&ohci->ar_request_ctx);
  2104. ar_context_release(&ohci->ar_response_ctx);
  2105. context_release(&ohci->at_request_ctx);
  2106. context_release(&ohci->at_response_ctx);
  2107. kfree(ohci->it_context_list);
  2108. kfree(ohci->ir_context_list);
  2109. pci_iounmap(dev, ohci->registers);
  2110. pci_release_region(dev, 0);
  2111. pci_disable_device(dev);
  2112. kfree(&ohci->card);
  2113. ohci_pmac_off(dev);
  2114. fw_notify("Removed fw-ohci device.\n");
  2115. }
  2116. #ifdef CONFIG_PM
  2117. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2118. {
  2119. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2120. int err;
  2121. software_reset(ohci);
  2122. free_irq(dev->irq, ohci);
  2123. err = pci_save_state(dev);
  2124. if (err) {
  2125. fw_error("pci_save_state failed\n");
  2126. return err;
  2127. }
  2128. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2129. if (err)
  2130. fw_error("pci_set_power_state failed with %d\n", err);
  2131. ohci_pmac_off(dev);
  2132. return 0;
  2133. }
  2134. static int pci_resume(struct pci_dev *dev)
  2135. {
  2136. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2137. int err;
  2138. ohci_pmac_on(dev);
  2139. pci_set_power_state(dev, PCI_D0);
  2140. pci_restore_state(dev);
  2141. err = pci_enable_device(dev);
  2142. if (err) {
  2143. fw_error("pci_enable_device failed\n");
  2144. return err;
  2145. }
  2146. return ohci_enable(&ohci->card, NULL, 0);
  2147. }
  2148. #endif
  2149. static struct pci_device_id pci_table[] = {
  2150. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2151. { }
  2152. };
  2153. MODULE_DEVICE_TABLE(pci, pci_table);
  2154. static struct pci_driver fw_ohci_pci_driver = {
  2155. .name = ohci_driver_name,
  2156. .id_table = pci_table,
  2157. .probe = pci_probe,
  2158. .remove = pci_remove,
  2159. #ifdef CONFIG_PM
  2160. .resume = pci_resume,
  2161. .suspend = pci_suspend,
  2162. #endif
  2163. };
  2164. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2165. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2166. MODULE_LICENSE("GPL");
  2167. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2168. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2169. MODULE_ALIAS("ohci1394");
  2170. #endif
  2171. static int __init fw_ohci_init(void)
  2172. {
  2173. return pci_register_driver(&fw_ohci_pci_driver);
  2174. }
  2175. static void __exit fw_ohci_cleanup(void)
  2176. {
  2177. pci_unregister_driver(&fw_ohci_pci_driver);
  2178. }
  2179. module_init(fw_ohci_init);
  2180. module_exit(fw_ohci_cleanup);