i915_gem.c 106 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/shmem_fs.h>
  34. #include <linux/slab.h>
  35. #include <linux/swap.h>
  36. #include <linux/pci.h>
  37. static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  39. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  40. static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
  41. bool write);
  42. static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  43. uint64_t offset,
  44. uint64_t size);
  45. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
  46. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  47. unsigned alignment,
  48. bool map_and_fenceable);
  49. static void i915_gem_clear_fence_reg(struct drm_device *dev,
  50. struct drm_i915_fence_reg *reg);
  51. static int i915_gem_phys_pwrite(struct drm_device *dev,
  52. struct drm_i915_gem_object *obj,
  53. struct drm_i915_gem_pwrite *args,
  54. struct drm_file *file);
  55. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
  56. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  57. struct shrink_control *sc);
  58. static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
  59. /* some bookkeeping */
  60. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  61. size_t size)
  62. {
  63. dev_priv->mm.object_count++;
  64. dev_priv->mm.object_memory += size;
  65. }
  66. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  67. size_t size)
  68. {
  69. dev_priv->mm.object_count--;
  70. dev_priv->mm.object_memory -= size;
  71. }
  72. static int
  73. i915_gem_wait_for_error(struct drm_device *dev)
  74. {
  75. struct drm_i915_private *dev_priv = dev->dev_private;
  76. struct completion *x = &dev_priv->error_completion;
  77. unsigned long flags;
  78. int ret;
  79. if (!atomic_read(&dev_priv->mm.wedged))
  80. return 0;
  81. ret = wait_for_completion_interruptible(x);
  82. if (ret)
  83. return ret;
  84. if (atomic_read(&dev_priv->mm.wedged)) {
  85. /* GPU is hung, bump the completion count to account for
  86. * the token we just consumed so that we never hit zero and
  87. * end up waiting upon a subsequent completion event that
  88. * will never happen.
  89. */
  90. spin_lock_irqsave(&x->wait.lock, flags);
  91. x->done++;
  92. spin_unlock_irqrestore(&x->wait.lock, flags);
  93. }
  94. return 0;
  95. }
  96. int i915_mutex_lock_interruptible(struct drm_device *dev)
  97. {
  98. int ret;
  99. ret = i915_gem_wait_for_error(dev);
  100. if (ret)
  101. return ret;
  102. ret = mutex_lock_interruptible(&dev->struct_mutex);
  103. if (ret)
  104. return ret;
  105. WARN_ON(i915_verify_lists(dev));
  106. return 0;
  107. }
  108. static inline bool
  109. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  110. {
  111. return obj->gtt_space && !obj->active && obj->pin_count == 0;
  112. }
  113. void i915_gem_do_init(struct drm_device *dev,
  114. unsigned long start,
  115. unsigned long mappable_end,
  116. unsigned long end)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
  120. dev_priv->mm.gtt_start = start;
  121. dev_priv->mm.gtt_mappable_end = mappable_end;
  122. dev_priv->mm.gtt_end = end;
  123. dev_priv->mm.gtt_total = end - start;
  124. dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
  125. /* Take over this portion of the GTT */
  126. intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
  127. }
  128. int
  129. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  130. struct drm_file *file)
  131. {
  132. struct drm_i915_gem_init *args = data;
  133. if (args->gtt_start >= args->gtt_end ||
  134. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  135. return -EINVAL;
  136. mutex_lock(&dev->struct_mutex);
  137. i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
  138. mutex_unlock(&dev->struct_mutex);
  139. return 0;
  140. }
  141. int
  142. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  143. struct drm_file *file)
  144. {
  145. struct drm_i915_private *dev_priv = dev->dev_private;
  146. struct drm_i915_gem_get_aperture *args = data;
  147. struct drm_i915_gem_object *obj;
  148. size_t pinned;
  149. if (!(dev->driver->driver_features & DRIVER_GEM))
  150. return -ENODEV;
  151. pinned = 0;
  152. mutex_lock(&dev->struct_mutex);
  153. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  154. pinned += obj->gtt_space->size;
  155. mutex_unlock(&dev->struct_mutex);
  156. args->aper_size = dev_priv->mm.gtt_total;
  157. args->aper_available_size = args->aper_size - pinned;
  158. return 0;
  159. }
  160. static int
  161. i915_gem_create(struct drm_file *file,
  162. struct drm_device *dev,
  163. uint64_t size,
  164. uint32_t *handle_p)
  165. {
  166. struct drm_i915_gem_object *obj;
  167. int ret;
  168. u32 handle;
  169. size = roundup(size, PAGE_SIZE);
  170. if (size == 0)
  171. return -EINVAL;
  172. /* Allocate the new object */
  173. obj = i915_gem_alloc_object(dev, size);
  174. if (obj == NULL)
  175. return -ENOMEM;
  176. ret = drm_gem_handle_create(file, &obj->base, &handle);
  177. if (ret) {
  178. drm_gem_object_release(&obj->base);
  179. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  180. kfree(obj);
  181. return ret;
  182. }
  183. /* drop reference from allocate - handle holds it now */
  184. drm_gem_object_unreference(&obj->base);
  185. trace_i915_gem_object_create(obj);
  186. *handle_p = handle;
  187. return 0;
  188. }
  189. int
  190. i915_gem_dumb_create(struct drm_file *file,
  191. struct drm_device *dev,
  192. struct drm_mode_create_dumb *args)
  193. {
  194. /* have to work out size/pitch and return them */
  195. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  196. args->size = args->pitch * args->height;
  197. return i915_gem_create(file, dev,
  198. args->size, &args->handle);
  199. }
  200. int i915_gem_dumb_destroy(struct drm_file *file,
  201. struct drm_device *dev,
  202. uint32_t handle)
  203. {
  204. return drm_gem_handle_delete(file, handle);
  205. }
  206. /**
  207. * Creates a new mm object and returns a handle to it.
  208. */
  209. int
  210. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  211. struct drm_file *file)
  212. {
  213. struct drm_i915_gem_create *args = data;
  214. return i915_gem_create(file, dev,
  215. args->size, &args->handle);
  216. }
  217. static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  218. {
  219. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  220. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  221. obj->tiling_mode != I915_TILING_NONE;
  222. }
  223. /**
  224. * This is the fast shmem pread path, which attempts to copy_from_user directly
  225. * from the backing pages of the object to the user's address space. On a
  226. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  227. */
  228. static int
  229. i915_gem_shmem_pread_fast(struct drm_device *dev,
  230. struct drm_i915_gem_object *obj,
  231. struct drm_i915_gem_pread *args,
  232. struct drm_file *file)
  233. {
  234. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  235. ssize_t remain;
  236. loff_t offset;
  237. char __user *user_data;
  238. int page_offset, page_length;
  239. user_data = (char __user *) (uintptr_t) args->data_ptr;
  240. remain = args->size;
  241. offset = args->offset;
  242. while (remain > 0) {
  243. struct page *page;
  244. char *vaddr;
  245. int ret;
  246. /* Operation in this page
  247. *
  248. * page_offset = offset within page
  249. * page_length = bytes to copy for this page
  250. */
  251. page_offset = offset_in_page(offset);
  252. page_length = remain;
  253. if ((page_offset + remain) > PAGE_SIZE)
  254. page_length = PAGE_SIZE - page_offset;
  255. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  256. if (IS_ERR(page))
  257. return PTR_ERR(page);
  258. vaddr = kmap_atomic(page);
  259. ret = __copy_to_user_inatomic(user_data,
  260. vaddr + page_offset,
  261. page_length);
  262. kunmap_atomic(vaddr);
  263. mark_page_accessed(page);
  264. page_cache_release(page);
  265. if (ret)
  266. return -EFAULT;
  267. remain -= page_length;
  268. user_data += page_length;
  269. offset += page_length;
  270. }
  271. return 0;
  272. }
  273. static inline int
  274. __copy_to_user_swizzled(char __user *cpu_vaddr,
  275. const char *gpu_vaddr, int gpu_offset,
  276. int length)
  277. {
  278. int ret, cpu_offset = 0;
  279. while (length > 0) {
  280. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  281. int this_length = min(cacheline_end - gpu_offset, length);
  282. int swizzled_gpu_offset = gpu_offset ^ 64;
  283. ret = __copy_to_user(cpu_vaddr + cpu_offset,
  284. gpu_vaddr + swizzled_gpu_offset,
  285. this_length);
  286. if (ret)
  287. return ret + length;
  288. cpu_offset += this_length;
  289. gpu_offset += this_length;
  290. length -= this_length;
  291. }
  292. return 0;
  293. }
  294. static inline int
  295. __copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
  296. const char *cpu_vaddr,
  297. int length)
  298. {
  299. int ret, cpu_offset = 0;
  300. while (length > 0) {
  301. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  302. int this_length = min(cacheline_end - gpu_offset, length);
  303. int swizzled_gpu_offset = gpu_offset ^ 64;
  304. ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
  305. cpu_vaddr + cpu_offset,
  306. this_length);
  307. if (ret)
  308. return ret + length;
  309. cpu_offset += this_length;
  310. gpu_offset += this_length;
  311. length -= this_length;
  312. }
  313. return 0;
  314. }
  315. /**
  316. * This is the fallback shmem pread path, which allocates temporary storage
  317. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  318. * can copy out of the object's backing pages while holding the struct mutex
  319. * and not take page faults.
  320. */
  321. static int
  322. i915_gem_shmem_pread_slow(struct drm_device *dev,
  323. struct drm_i915_gem_object *obj,
  324. struct drm_i915_gem_pread *args,
  325. struct drm_file *file)
  326. {
  327. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  328. char __user *user_data;
  329. ssize_t remain;
  330. loff_t offset;
  331. int shmem_page_offset, page_length, ret;
  332. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  333. user_data = (char __user *) (uintptr_t) args->data_ptr;
  334. remain = args->size;
  335. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  336. offset = args->offset;
  337. mutex_unlock(&dev->struct_mutex);
  338. while (remain > 0) {
  339. struct page *page;
  340. char *vaddr;
  341. /* Operation in this page
  342. *
  343. * shmem_page_offset = offset within page in shmem file
  344. * page_length = bytes to copy for this page
  345. */
  346. shmem_page_offset = offset_in_page(offset);
  347. page_length = remain;
  348. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  349. page_length = PAGE_SIZE - shmem_page_offset;
  350. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  351. if (IS_ERR(page)) {
  352. ret = PTR_ERR(page);
  353. goto out;
  354. }
  355. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  356. (page_to_phys(page) & (1 << 17)) != 0;
  357. vaddr = kmap(page);
  358. if (page_do_bit17_swizzling)
  359. ret = __copy_to_user_swizzled(user_data,
  360. vaddr, shmem_page_offset,
  361. page_length);
  362. else
  363. ret = __copy_to_user(user_data,
  364. vaddr + shmem_page_offset,
  365. page_length);
  366. kunmap(page);
  367. mark_page_accessed(page);
  368. page_cache_release(page);
  369. if (ret) {
  370. ret = -EFAULT;
  371. goto out;
  372. }
  373. remain -= page_length;
  374. user_data += page_length;
  375. offset += page_length;
  376. }
  377. out:
  378. mutex_lock(&dev->struct_mutex);
  379. /* Fixup: Kill any reinstated backing storage pages */
  380. if (obj->madv == __I915_MADV_PURGED)
  381. i915_gem_object_truncate(obj);
  382. return ret;
  383. }
  384. /**
  385. * Reads data from the object referenced by handle.
  386. *
  387. * On error, the contents of *data are undefined.
  388. */
  389. int
  390. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  391. struct drm_file *file)
  392. {
  393. struct drm_i915_gem_pread *args = data;
  394. struct drm_i915_gem_object *obj;
  395. int ret = 0;
  396. if (args->size == 0)
  397. return 0;
  398. if (!access_ok(VERIFY_WRITE,
  399. (char __user *)(uintptr_t)args->data_ptr,
  400. args->size))
  401. return -EFAULT;
  402. ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
  403. args->size);
  404. if (ret)
  405. return -EFAULT;
  406. ret = i915_mutex_lock_interruptible(dev);
  407. if (ret)
  408. return ret;
  409. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  410. if (&obj->base == NULL) {
  411. ret = -ENOENT;
  412. goto unlock;
  413. }
  414. /* Bounds check source. */
  415. if (args->offset > obj->base.size ||
  416. args->size > obj->base.size - args->offset) {
  417. ret = -EINVAL;
  418. goto out;
  419. }
  420. trace_i915_gem_object_pread(obj, args->offset, args->size);
  421. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  422. args->offset,
  423. args->size);
  424. if (ret)
  425. goto out;
  426. ret = -EFAULT;
  427. if (!i915_gem_object_needs_bit17_swizzle(obj))
  428. ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
  429. if (ret == -EFAULT)
  430. ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
  431. out:
  432. drm_gem_object_unreference(&obj->base);
  433. unlock:
  434. mutex_unlock(&dev->struct_mutex);
  435. return ret;
  436. }
  437. /* This is the fast write path which cannot handle
  438. * page faults in the source data
  439. */
  440. static inline int
  441. fast_user_write(struct io_mapping *mapping,
  442. loff_t page_base, int page_offset,
  443. char __user *user_data,
  444. int length)
  445. {
  446. char *vaddr_atomic;
  447. unsigned long unwritten;
  448. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  449. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  450. user_data, length);
  451. io_mapping_unmap_atomic(vaddr_atomic);
  452. return unwritten;
  453. }
  454. /* Here's the write path which can sleep for
  455. * page faults
  456. */
  457. static inline void
  458. slow_kernel_write(struct io_mapping *mapping,
  459. loff_t gtt_base, int gtt_offset,
  460. struct page *user_page, int user_offset,
  461. int length)
  462. {
  463. char __iomem *dst_vaddr;
  464. char *src_vaddr;
  465. dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
  466. src_vaddr = kmap(user_page);
  467. memcpy_toio(dst_vaddr + gtt_offset,
  468. src_vaddr + user_offset,
  469. length);
  470. kunmap(user_page);
  471. io_mapping_unmap(dst_vaddr);
  472. }
  473. /**
  474. * This is the fast pwrite path, where we copy the data directly from the
  475. * user into the GTT, uncached.
  476. */
  477. static int
  478. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  479. struct drm_i915_gem_object *obj,
  480. struct drm_i915_gem_pwrite *args,
  481. struct drm_file *file)
  482. {
  483. drm_i915_private_t *dev_priv = dev->dev_private;
  484. ssize_t remain;
  485. loff_t offset, page_base;
  486. char __user *user_data;
  487. int page_offset, page_length;
  488. user_data = (char __user *) (uintptr_t) args->data_ptr;
  489. remain = args->size;
  490. offset = obj->gtt_offset + args->offset;
  491. while (remain > 0) {
  492. /* Operation in this page
  493. *
  494. * page_base = page offset within aperture
  495. * page_offset = offset within page
  496. * page_length = bytes to copy for this page
  497. */
  498. page_base = offset & PAGE_MASK;
  499. page_offset = offset_in_page(offset);
  500. page_length = remain;
  501. if ((page_offset + remain) > PAGE_SIZE)
  502. page_length = PAGE_SIZE - page_offset;
  503. /* If we get a fault while copying data, then (presumably) our
  504. * source page isn't available. Return the error and we'll
  505. * retry in the slow path.
  506. */
  507. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  508. page_offset, user_data, page_length))
  509. return -EFAULT;
  510. remain -= page_length;
  511. user_data += page_length;
  512. offset += page_length;
  513. }
  514. return 0;
  515. }
  516. /**
  517. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  518. * the memory and maps it using kmap_atomic for copying.
  519. *
  520. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  521. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  522. */
  523. static int
  524. i915_gem_gtt_pwrite_slow(struct drm_device *dev,
  525. struct drm_i915_gem_object *obj,
  526. struct drm_i915_gem_pwrite *args,
  527. struct drm_file *file)
  528. {
  529. drm_i915_private_t *dev_priv = dev->dev_private;
  530. ssize_t remain;
  531. loff_t gtt_page_base, offset;
  532. loff_t first_data_page, last_data_page, num_pages;
  533. loff_t pinned_pages, i;
  534. struct page **user_pages;
  535. struct mm_struct *mm = current->mm;
  536. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  537. int ret;
  538. uint64_t data_ptr = args->data_ptr;
  539. remain = args->size;
  540. /* Pin the user pages containing the data. We can't fault while
  541. * holding the struct mutex, and all of the pwrite implementations
  542. * want to hold it while dereferencing the user data.
  543. */
  544. first_data_page = data_ptr / PAGE_SIZE;
  545. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  546. num_pages = last_data_page - first_data_page + 1;
  547. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  548. if (user_pages == NULL)
  549. return -ENOMEM;
  550. mutex_unlock(&dev->struct_mutex);
  551. down_read(&mm->mmap_sem);
  552. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  553. num_pages, 0, 0, user_pages, NULL);
  554. up_read(&mm->mmap_sem);
  555. mutex_lock(&dev->struct_mutex);
  556. if (pinned_pages < num_pages) {
  557. ret = -EFAULT;
  558. goto out_unpin_pages;
  559. }
  560. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  561. if (ret)
  562. goto out_unpin_pages;
  563. ret = i915_gem_object_put_fence(obj);
  564. if (ret)
  565. goto out_unpin_pages;
  566. offset = obj->gtt_offset + args->offset;
  567. while (remain > 0) {
  568. /* Operation in this page
  569. *
  570. * gtt_page_base = page offset within aperture
  571. * gtt_page_offset = offset within page in aperture
  572. * data_page_index = page number in get_user_pages return
  573. * data_page_offset = offset with data_page_index page.
  574. * page_length = bytes to copy for this page
  575. */
  576. gtt_page_base = offset & PAGE_MASK;
  577. gtt_page_offset = offset_in_page(offset);
  578. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  579. data_page_offset = offset_in_page(data_ptr);
  580. page_length = remain;
  581. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  582. page_length = PAGE_SIZE - gtt_page_offset;
  583. if ((data_page_offset + page_length) > PAGE_SIZE)
  584. page_length = PAGE_SIZE - data_page_offset;
  585. slow_kernel_write(dev_priv->mm.gtt_mapping,
  586. gtt_page_base, gtt_page_offset,
  587. user_pages[data_page_index],
  588. data_page_offset,
  589. page_length);
  590. remain -= page_length;
  591. offset += page_length;
  592. data_ptr += page_length;
  593. }
  594. out_unpin_pages:
  595. for (i = 0; i < pinned_pages; i++)
  596. page_cache_release(user_pages[i]);
  597. drm_free_large(user_pages);
  598. return ret;
  599. }
  600. /**
  601. * This is the fast shmem pwrite path, which attempts to directly
  602. * copy_from_user into the kmapped pages backing the object.
  603. */
  604. static int
  605. i915_gem_shmem_pwrite_fast(struct drm_device *dev,
  606. struct drm_i915_gem_object *obj,
  607. struct drm_i915_gem_pwrite *args,
  608. struct drm_file *file)
  609. {
  610. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  611. ssize_t remain;
  612. loff_t offset;
  613. char __user *user_data;
  614. int page_offset, page_length;
  615. user_data = (char __user *) (uintptr_t) args->data_ptr;
  616. remain = args->size;
  617. offset = args->offset;
  618. obj->dirty = 1;
  619. while (remain > 0) {
  620. struct page *page;
  621. char *vaddr;
  622. int ret;
  623. /* Operation in this page
  624. *
  625. * page_offset = offset within page
  626. * page_length = bytes to copy for this page
  627. */
  628. page_offset = offset_in_page(offset);
  629. page_length = remain;
  630. if ((page_offset + remain) > PAGE_SIZE)
  631. page_length = PAGE_SIZE - page_offset;
  632. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  633. if (IS_ERR(page))
  634. return PTR_ERR(page);
  635. vaddr = kmap_atomic(page);
  636. ret = __copy_from_user_inatomic(vaddr + page_offset,
  637. user_data,
  638. page_length);
  639. kunmap_atomic(vaddr);
  640. set_page_dirty(page);
  641. mark_page_accessed(page);
  642. page_cache_release(page);
  643. /* If we get a fault while copying data, then (presumably) our
  644. * source page isn't available. Return the error and we'll
  645. * retry in the slow path.
  646. */
  647. if (ret)
  648. return -EFAULT;
  649. remain -= page_length;
  650. user_data += page_length;
  651. offset += page_length;
  652. }
  653. return 0;
  654. }
  655. /**
  656. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  657. * the memory and maps it using kmap_atomic for copying.
  658. *
  659. * This avoids taking mmap_sem for faulting on the user's address while the
  660. * struct_mutex is held.
  661. */
  662. static int
  663. i915_gem_shmem_pwrite_slow(struct drm_device *dev,
  664. struct drm_i915_gem_object *obj,
  665. struct drm_i915_gem_pwrite *args,
  666. struct drm_file *file)
  667. {
  668. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  669. ssize_t remain;
  670. loff_t offset;
  671. char __user *user_data;
  672. int shmem_page_offset, page_length, ret;
  673. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  674. user_data = (char __user *) (uintptr_t) args->data_ptr;
  675. remain = args->size;
  676. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  677. offset = args->offset;
  678. obj->dirty = 1;
  679. mutex_unlock(&dev->struct_mutex);
  680. while (remain > 0) {
  681. struct page *page;
  682. char *vaddr;
  683. /* Operation in this page
  684. *
  685. * shmem_page_offset = offset within page in shmem file
  686. * page_length = bytes to copy for this page
  687. */
  688. shmem_page_offset = offset_in_page(offset);
  689. page_length = remain;
  690. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  691. page_length = PAGE_SIZE - shmem_page_offset;
  692. page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
  693. if (IS_ERR(page)) {
  694. ret = PTR_ERR(page);
  695. goto out;
  696. }
  697. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  698. (page_to_phys(page) & (1 << 17)) != 0;
  699. vaddr = kmap(page);
  700. if (page_do_bit17_swizzling)
  701. ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
  702. user_data,
  703. page_length);
  704. else
  705. ret = __copy_from_user(vaddr + shmem_page_offset,
  706. user_data,
  707. page_length);
  708. kunmap(page);
  709. set_page_dirty(page);
  710. mark_page_accessed(page);
  711. page_cache_release(page);
  712. if (ret) {
  713. ret = -EFAULT;
  714. goto out;
  715. }
  716. remain -= page_length;
  717. user_data += page_length;
  718. offset += page_length;
  719. }
  720. out:
  721. mutex_lock(&dev->struct_mutex);
  722. /* Fixup: Kill any reinstated backing storage pages */
  723. if (obj->madv == __I915_MADV_PURGED)
  724. i915_gem_object_truncate(obj);
  725. /* and flush dirty cachelines in case the object isn't in the cpu write
  726. * domain anymore. */
  727. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  728. i915_gem_clflush_object(obj);
  729. intel_gtt_chipset_flush();
  730. }
  731. return ret;
  732. }
  733. /**
  734. * Writes data to the object referenced by handle.
  735. *
  736. * On error, the contents of the buffer that were to be modified are undefined.
  737. */
  738. int
  739. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  740. struct drm_file *file)
  741. {
  742. struct drm_i915_gem_pwrite *args = data;
  743. struct drm_i915_gem_object *obj;
  744. int ret;
  745. if (args->size == 0)
  746. return 0;
  747. if (!access_ok(VERIFY_READ,
  748. (char __user *)(uintptr_t)args->data_ptr,
  749. args->size))
  750. return -EFAULT;
  751. ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
  752. args->size);
  753. if (ret)
  754. return -EFAULT;
  755. ret = i915_mutex_lock_interruptible(dev);
  756. if (ret)
  757. return ret;
  758. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  759. if (&obj->base == NULL) {
  760. ret = -ENOENT;
  761. goto unlock;
  762. }
  763. /* Bounds check destination. */
  764. if (args->offset > obj->base.size ||
  765. args->size > obj->base.size - args->offset) {
  766. ret = -EINVAL;
  767. goto out;
  768. }
  769. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  770. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  771. * it would end up going through the fenced access, and we'll get
  772. * different detiling behavior between reading and writing.
  773. * pread/pwrite currently are reading and writing from the CPU
  774. * perspective, requiring manual detiling by the client.
  775. */
  776. if (obj->phys_obj) {
  777. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  778. goto out;
  779. }
  780. if (obj->gtt_space &&
  781. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  782. ret = i915_gem_object_pin(obj, 0, true);
  783. if (ret)
  784. goto out;
  785. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  786. if (ret)
  787. goto out_unpin;
  788. ret = i915_gem_object_put_fence(obj);
  789. if (ret)
  790. goto out_unpin;
  791. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  792. if (ret == -EFAULT)
  793. ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
  794. out_unpin:
  795. i915_gem_object_unpin(obj);
  796. if (ret != -EFAULT)
  797. goto out;
  798. /* Fall through to the shmfs paths because the gtt paths might
  799. * fail with non-page-backed user pointers (e.g. gtt mappings
  800. * when moving data between textures). */
  801. }
  802. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  803. if (ret)
  804. goto out;
  805. ret = -EFAULT;
  806. if (!i915_gem_object_needs_bit17_swizzle(obj))
  807. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
  808. if (ret == -EFAULT)
  809. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
  810. out:
  811. drm_gem_object_unreference(&obj->base);
  812. unlock:
  813. mutex_unlock(&dev->struct_mutex);
  814. return ret;
  815. }
  816. /**
  817. * Called when user space prepares to use an object with the CPU, either
  818. * through the mmap ioctl's mapping or a GTT mapping.
  819. */
  820. int
  821. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  822. struct drm_file *file)
  823. {
  824. struct drm_i915_gem_set_domain *args = data;
  825. struct drm_i915_gem_object *obj;
  826. uint32_t read_domains = args->read_domains;
  827. uint32_t write_domain = args->write_domain;
  828. int ret;
  829. if (!(dev->driver->driver_features & DRIVER_GEM))
  830. return -ENODEV;
  831. /* Only handle setting domains to types used by the CPU. */
  832. if (write_domain & I915_GEM_GPU_DOMAINS)
  833. return -EINVAL;
  834. if (read_domains & I915_GEM_GPU_DOMAINS)
  835. return -EINVAL;
  836. /* Having something in the write domain implies it's in the read
  837. * domain, and only that read domain. Enforce that in the request.
  838. */
  839. if (write_domain != 0 && read_domains != write_domain)
  840. return -EINVAL;
  841. ret = i915_mutex_lock_interruptible(dev);
  842. if (ret)
  843. return ret;
  844. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  845. if (&obj->base == NULL) {
  846. ret = -ENOENT;
  847. goto unlock;
  848. }
  849. if (read_domains & I915_GEM_DOMAIN_GTT) {
  850. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  851. /* Silently promote "you're not bound, there was nothing to do"
  852. * to success, since the client was just asking us to
  853. * make sure everything was done.
  854. */
  855. if (ret == -EINVAL)
  856. ret = 0;
  857. } else {
  858. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  859. }
  860. drm_gem_object_unreference(&obj->base);
  861. unlock:
  862. mutex_unlock(&dev->struct_mutex);
  863. return ret;
  864. }
  865. /**
  866. * Called when user space has done writes to this buffer
  867. */
  868. int
  869. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  870. struct drm_file *file)
  871. {
  872. struct drm_i915_gem_sw_finish *args = data;
  873. struct drm_i915_gem_object *obj;
  874. int ret = 0;
  875. if (!(dev->driver->driver_features & DRIVER_GEM))
  876. return -ENODEV;
  877. ret = i915_mutex_lock_interruptible(dev);
  878. if (ret)
  879. return ret;
  880. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  881. if (&obj->base == NULL) {
  882. ret = -ENOENT;
  883. goto unlock;
  884. }
  885. /* Pinned buffers may be scanout, so flush the cache */
  886. if (obj->pin_count)
  887. i915_gem_object_flush_cpu_write_domain(obj);
  888. drm_gem_object_unreference(&obj->base);
  889. unlock:
  890. mutex_unlock(&dev->struct_mutex);
  891. return ret;
  892. }
  893. /**
  894. * Maps the contents of an object, returning the address it is mapped
  895. * into.
  896. *
  897. * While the mapping holds a reference on the contents of the object, it doesn't
  898. * imply a ref on the object itself.
  899. */
  900. int
  901. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  902. struct drm_file *file)
  903. {
  904. struct drm_i915_gem_mmap *args = data;
  905. struct drm_gem_object *obj;
  906. unsigned long addr;
  907. if (!(dev->driver->driver_features & DRIVER_GEM))
  908. return -ENODEV;
  909. obj = drm_gem_object_lookup(dev, file, args->handle);
  910. if (obj == NULL)
  911. return -ENOENT;
  912. down_write(&current->mm->mmap_sem);
  913. addr = do_mmap(obj->filp, 0, args->size,
  914. PROT_READ | PROT_WRITE, MAP_SHARED,
  915. args->offset);
  916. up_write(&current->mm->mmap_sem);
  917. drm_gem_object_unreference_unlocked(obj);
  918. if (IS_ERR((void *)addr))
  919. return addr;
  920. args->addr_ptr = (uint64_t) addr;
  921. return 0;
  922. }
  923. /**
  924. * i915_gem_fault - fault a page into the GTT
  925. * vma: VMA in question
  926. * vmf: fault info
  927. *
  928. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  929. * from userspace. The fault handler takes care of binding the object to
  930. * the GTT (if needed), allocating and programming a fence register (again,
  931. * only if needed based on whether the old reg is still valid or the object
  932. * is tiled) and inserting a new PTE into the faulting process.
  933. *
  934. * Note that the faulting process may involve evicting existing objects
  935. * from the GTT and/or fence registers to make room. So performance may
  936. * suffer if the GTT working set is large or there are few fence registers
  937. * left.
  938. */
  939. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  940. {
  941. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  942. struct drm_device *dev = obj->base.dev;
  943. drm_i915_private_t *dev_priv = dev->dev_private;
  944. pgoff_t page_offset;
  945. unsigned long pfn;
  946. int ret = 0;
  947. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  948. /* We don't use vmf->pgoff since that has the fake offset */
  949. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  950. PAGE_SHIFT;
  951. ret = i915_mutex_lock_interruptible(dev);
  952. if (ret)
  953. goto out;
  954. trace_i915_gem_object_fault(obj, page_offset, true, write);
  955. /* Now bind it into the GTT if needed */
  956. if (!obj->map_and_fenceable) {
  957. ret = i915_gem_object_unbind(obj);
  958. if (ret)
  959. goto unlock;
  960. }
  961. if (!obj->gtt_space) {
  962. ret = i915_gem_object_bind_to_gtt(obj, 0, true);
  963. if (ret)
  964. goto unlock;
  965. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  966. if (ret)
  967. goto unlock;
  968. }
  969. if (obj->tiling_mode == I915_TILING_NONE)
  970. ret = i915_gem_object_put_fence(obj);
  971. else
  972. ret = i915_gem_object_get_fence(obj, NULL);
  973. if (ret)
  974. goto unlock;
  975. if (i915_gem_object_is_inactive(obj))
  976. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  977. obj->fault_mappable = true;
  978. pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
  979. page_offset;
  980. /* Finally, remap it using the new GTT offset */
  981. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  982. unlock:
  983. mutex_unlock(&dev->struct_mutex);
  984. out:
  985. switch (ret) {
  986. case -EIO:
  987. case -EAGAIN:
  988. /* Give the error handler a chance to run and move the
  989. * objects off the GPU active list. Next time we service the
  990. * fault, we should be able to transition the page into the
  991. * GTT without touching the GPU (and so avoid further
  992. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  993. * with coherency, just lost writes.
  994. */
  995. set_need_resched();
  996. case 0:
  997. case -ERESTARTSYS:
  998. case -EINTR:
  999. return VM_FAULT_NOPAGE;
  1000. case -ENOMEM:
  1001. return VM_FAULT_OOM;
  1002. default:
  1003. return VM_FAULT_SIGBUS;
  1004. }
  1005. }
  1006. /**
  1007. * i915_gem_release_mmap - remove physical page mappings
  1008. * @obj: obj in question
  1009. *
  1010. * Preserve the reservation of the mmapping with the DRM core code, but
  1011. * relinquish ownership of the pages back to the system.
  1012. *
  1013. * It is vital that we remove the page mapping if we have mapped a tiled
  1014. * object through the GTT and then lose the fence register due to
  1015. * resource pressure. Similarly if the object has been moved out of the
  1016. * aperture, than pages mapped into userspace must be revoked. Removing the
  1017. * mapping will then trigger a page fault on the next user access, allowing
  1018. * fixup by i915_gem_fault().
  1019. */
  1020. void
  1021. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1022. {
  1023. if (!obj->fault_mappable)
  1024. return;
  1025. if (obj->base.dev->dev_mapping)
  1026. unmap_mapping_range(obj->base.dev->dev_mapping,
  1027. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1028. obj->base.size, 1);
  1029. obj->fault_mappable = false;
  1030. }
  1031. static uint32_t
  1032. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
  1033. {
  1034. uint32_t gtt_size;
  1035. if (INTEL_INFO(dev)->gen >= 4 ||
  1036. tiling_mode == I915_TILING_NONE)
  1037. return size;
  1038. /* Previous chips need a power-of-two fence region when tiling */
  1039. if (INTEL_INFO(dev)->gen == 3)
  1040. gtt_size = 1024*1024;
  1041. else
  1042. gtt_size = 512*1024;
  1043. while (gtt_size < size)
  1044. gtt_size <<= 1;
  1045. return gtt_size;
  1046. }
  1047. /**
  1048. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1049. * @obj: object to check
  1050. *
  1051. * Return the required GTT alignment for an object, taking into account
  1052. * potential fence register mapping.
  1053. */
  1054. static uint32_t
  1055. i915_gem_get_gtt_alignment(struct drm_device *dev,
  1056. uint32_t size,
  1057. int tiling_mode)
  1058. {
  1059. /*
  1060. * Minimum alignment is 4k (GTT page size), but might be greater
  1061. * if a fence register is needed for the object.
  1062. */
  1063. if (INTEL_INFO(dev)->gen >= 4 ||
  1064. tiling_mode == I915_TILING_NONE)
  1065. return 4096;
  1066. /*
  1067. * Previous chips need to be aligned to the size of the smallest
  1068. * fence register that can contain the object.
  1069. */
  1070. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1071. }
  1072. /**
  1073. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1074. * unfenced object
  1075. * @dev: the device
  1076. * @size: size of the object
  1077. * @tiling_mode: tiling mode of the object
  1078. *
  1079. * Return the required GTT alignment for an object, only taking into account
  1080. * unfenced tiled surface requirements.
  1081. */
  1082. uint32_t
  1083. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1084. uint32_t size,
  1085. int tiling_mode)
  1086. {
  1087. /*
  1088. * Minimum alignment is 4k (GTT page size) for sane hw.
  1089. */
  1090. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1091. tiling_mode == I915_TILING_NONE)
  1092. return 4096;
  1093. /* Previous hardware however needs to be aligned to a power-of-two
  1094. * tile height. The simplest method for determining this is to reuse
  1095. * the power-of-tile object size.
  1096. */
  1097. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1098. }
  1099. int
  1100. i915_gem_mmap_gtt(struct drm_file *file,
  1101. struct drm_device *dev,
  1102. uint32_t handle,
  1103. uint64_t *offset)
  1104. {
  1105. struct drm_i915_private *dev_priv = dev->dev_private;
  1106. struct drm_i915_gem_object *obj;
  1107. int ret;
  1108. if (!(dev->driver->driver_features & DRIVER_GEM))
  1109. return -ENODEV;
  1110. ret = i915_mutex_lock_interruptible(dev);
  1111. if (ret)
  1112. return ret;
  1113. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1114. if (&obj->base == NULL) {
  1115. ret = -ENOENT;
  1116. goto unlock;
  1117. }
  1118. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1119. ret = -E2BIG;
  1120. goto out;
  1121. }
  1122. if (obj->madv != I915_MADV_WILLNEED) {
  1123. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1124. ret = -EINVAL;
  1125. goto out;
  1126. }
  1127. if (!obj->base.map_list.map) {
  1128. ret = drm_gem_create_mmap_offset(&obj->base);
  1129. if (ret)
  1130. goto out;
  1131. }
  1132. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1133. out:
  1134. drm_gem_object_unreference(&obj->base);
  1135. unlock:
  1136. mutex_unlock(&dev->struct_mutex);
  1137. return ret;
  1138. }
  1139. /**
  1140. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1141. * @dev: DRM device
  1142. * @data: GTT mapping ioctl data
  1143. * @file: GEM object info
  1144. *
  1145. * Simply returns the fake offset to userspace so it can mmap it.
  1146. * The mmap call will end up in drm_gem_mmap(), which will set things
  1147. * up so we can get faults in the handler above.
  1148. *
  1149. * The fault handler will take care of binding the object into the GTT
  1150. * (since it may have been evicted to make room for something), allocating
  1151. * a fence register, and mapping the appropriate aperture address into
  1152. * userspace.
  1153. */
  1154. int
  1155. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1156. struct drm_file *file)
  1157. {
  1158. struct drm_i915_gem_mmap_gtt *args = data;
  1159. if (!(dev->driver->driver_features & DRIVER_GEM))
  1160. return -ENODEV;
  1161. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1162. }
  1163. static int
  1164. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
  1165. gfp_t gfpmask)
  1166. {
  1167. int page_count, i;
  1168. struct address_space *mapping;
  1169. struct inode *inode;
  1170. struct page *page;
  1171. /* Get the list of pages out of our struct file. They'll be pinned
  1172. * at this point until we release them.
  1173. */
  1174. page_count = obj->base.size / PAGE_SIZE;
  1175. BUG_ON(obj->pages != NULL);
  1176. obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
  1177. if (obj->pages == NULL)
  1178. return -ENOMEM;
  1179. inode = obj->base.filp->f_path.dentry->d_inode;
  1180. mapping = inode->i_mapping;
  1181. gfpmask |= mapping_gfp_mask(mapping);
  1182. for (i = 0; i < page_count; i++) {
  1183. page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
  1184. if (IS_ERR(page))
  1185. goto err_pages;
  1186. obj->pages[i] = page;
  1187. }
  1188. if (i915_gem_object_needs_bit17_swizzle(obj))
  1189. i915_gem_object_do_bit_17_swizzle(obj);
  1190. return 0;
  1191. err_pages:
  1192. while (i--)
  1193. page_cache_release(obj->pages[i]);
  1194. drm_free_large(obj->pages);
  1195. obj->pages = NULL;
  1196. return PTR_ERR(page);
  1197. }
  1198. static void
  1199. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1200. {
  1201. int page_count = obj->base.size / PAGE_SIZE;
  1202. int i;
  1203. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1204. if (i915_gem_object_needs_bit17_swizzle(obj))
  1205. i915_gem_object_save_bit_17_swizzle(obj);
  1206. if (obj->madv == I915_MADV_DONTNEED)
  1207. obj->dirty = 0;
  1208. for (i = 0; i < page_count; i++) {
  1209. if (obj->dirty)
  1210. set_page_dirty(obj->pages[i]);
  1211. if (obj->madv == I915_MADV_WILLNEED)
  1212. mark_page_accessed(obj->pages[i]);
  1213. page_cache_release(obj->pages[i]);
  1214. }
  1215. obj->dirty = 0;
  1216. drm_free_large(obj->pages);
  1217. obj->pages = NULL;
  1218. }
  1219. void
  1220. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1221. struct intel_ring_buffer *ring,
  1222. u32 seqno)
  1223. {
  1224. struct drm_device *dev = obj->base.dev;
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. BUG_ON(ring == NULL);
  1227. obj->ring = ring;
  1228. /* Add a reference if we're newly entering the active list. */
  1229. if (!obj->active) {
  1230. drm_gem_object_reference(&obj->base);
  1231. obj->active = 1;
  1232. }
  1233. /* Move from whatever list we were on to the tail of execution. */
  1234. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1235. list_move_tail(&obj->ring_list, &ring->active_list);
  1236. obj->last_rendering_seqno = seqno;
  1237. if (obj->fenced_gpu_access) {
  1238. struct drm_i915_fence_reg *reg;
  1239. BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
  1240. obj->last_fenced_seqno = seqno;
  1241. obj->last_fenced_ring = ring;
  1242. reg = &dev_priv->fence_regs[obj->fence_reg];
  1243. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  1244. }
  1245. }
  1246. static void
  1247. i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
  1248. {
  1249. list_del_init(&obj->ring_list);
  1250. obj->last_rendering_seqno = 0;
  1251. }
  1252. static void
  1253. i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
  1254. {
  1255. struct drm_device *dev = obj->base.dev;
  1256. drm_i915_private_t *dev_priv = dev->dev_private;
  1257. BUG_ON(!obj->active);
  1258. list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
  1259. i915_gem_object_move_off_active(obj);
  1260. }
  1261. static void
  1262. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1263. {
  1264. struct drm_device *dev = obj->base.dev;
  1265. struct drm_i915_private *dev_priv = dev->dev_private;
  1266. if (obj->pin_count != 0)
  1267. list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
  1268. else
  1269. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1270. BUG_ON(!list_empty(&obj->gpu_write_list));
  1271. BUG_ON(!obj->active);
  1272. obj->ring = NULL;
  1273. i915_gem_object_move_off_active(obj);
  1274. obj->fenced_gpu_access = false;
  1275. obj->active = 0;
  1276. obj->pending_gpu_write = false;
  1277. drm_gem_object_unreference(&obj->base);
  1278. WARN_ON(i915_verify_lists(dev));
  1279. }
  1280. /* Immediately discard the backing storage */
  1281. static void
  1282. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1283. {
  1284. struct inode *inode;
  1285. /* Our goal here is to return as much of the memory as
  1286. * is possible back to the system as we are called from OOM.
  1287. * To do this we must instruct the shmfs to drop all of its
  1288. * backing pages, *now*.
  1289. */
  1290. inode = obj->base.filp->f_path.dentry->d_inode;
  1291. shmem_truncate_range(inode, 0, (loff_t)-1);
  1292. obj->madv = __I915_MADV_PURGED;
  1293. }
  1294. static inline int
  1295. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1296. {
  1297. return obj->madv == I915_MADV_DONTNEED;
  1298. }
  1299. static void
  1300. i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
  1301. uint32_t flush_domains)
  1302. {
  1303. struct drm_i915_gem_object *obj, *next;
  1304. list_for_each_entry_safe(obj, next,
  1305. &ring->gpu_write_list,
  1306. gpu_write_list) {
  1307. if (obj->base.write_domain & flush_domains) {
  1308. uint32_t old_write_domain = obj->base.write_domain;
  1309. obj->base.write_domain = 0;
  1310. list_del_init(&obj->gpu_write_list);
  1311. i915_gem_object_move_to_active(obj, ring,
  1312. i915_gem_next_request_seqno(ring));
  1313. trace_i915_gem_object_change_domain(obj,
  1314. obj->base.read_domains,
  1315. old_write_domain);
  1316. }
  1317. }
  1318. }
  1319. static u32
  1320. i915_gem_get_seqno(struct drm_device *dev)
  1321. {
  1322. drm_i915_private_t *dev_priv = dev->dev_private;
  1323. u32 seqno = dev_priv->next_seqno;
  1324. /* reserve 0 for non-seqno */
  1325. if (++dev_priv->next_seqno == 0)
  1326. dev_priv->next_seqno = 1;
  1327. return seqno;
  1328. }
  1329. u32
  1330. i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
  1331. {
  1332. if (ring->outstanding_lazy_request == 0)
  1333. ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
  1334. return ring->outstanding_lazy_request;
  1335. }
  1336. int
  1337. i915_add_request(struct intel_ring_buffer *ring,
  1338. struct drm_file *file,
  1339. struct drm_i915_gem_request *request)
  1340. {
  1341. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1342. uint32_t seqno;
  1343. int was_empty;
  1344. int ret;
  1345. BUG_ON(request == NULL);
  1346. seqno = i915_gem_next_request_seqno(ring);
  1347. ret = ring->add_request(ring, &seqno);
  1348. if (ret)
  1349. return ret;
  1350. trace_i915_gem_request_add(ring, seqno);
  1351. request->seqno = seqno;
  1352. request->ring = ring;
  1353. request->emitted_jiffies = jiffies;
  1354. was_empty = list_empty(&ring->request_list);
  1355. list_add_tail(&request->list, &ring->request_list);
  1356. if (file) {
  1357. struct drm_i915_file_private *file_priv = file->driver_priv;
  1358. spin_lock(&file_priv->mm.lock);
  1359. request->file_priv = file_priv;
  1360. list_add_tail(&request->client_list,
  1361. &file_priv->mm.request_list);
  1362. spin_unlock(&file_priv->mm.lock);
  1363. }
  1364. ring->outstanding_lazy_request = 0;
  1365. if (!dev_priv->mm.suspended) {
  1366. if (i915_enable_hangcheck) {
  1367. mod_timer(&dev_priv->hangcheck_timer,
  1368. jiffies +
  1369. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1370. }
  1371. if (was_empty)
  1372. queue_delayed_work(dev_priv->wq,
  1373. &dev_priv->mm.retire_work, HZ);
  1374. }
  1375. return 0;
  1376. }
  1377. static inline void
  1378. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1379. {
  1380. struct drm_i915_file_private *file_priv = request->file_priv;
  1381. if (!file_priv)
  1382. return;
  1383. spin_lock(&file_priv->mm.lock);
  1384. if (request->file_priv) {
  1385. list_del(&request->client_list);
  1386. request->file_priv = NULL;
  1387. }
  1388. spin_unlock(&file_priv->mm.lock);
  1389. }
  1390. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1391. struct intel_ring_buffer *ring)
  1392. {
  1393. while (!list_empty(&ring->request_list)) {
  1394. struct drm_i915_gem_request *request;
  1395. request = list_first_entry(&ring->request_list,
  1396. struct drm_i915_gem_request,
  1397. list);
  1398. list_del(&request->list);
  1399. i915_gem_request_remove_from_client(request);
  1400. kfree(request);
  1401. }
  1402. while (!list_empty(&ring->active_list)) {
  1403. struct drm_i915_gem_object *obj;
  1404. obj = list_first_entry(&ring->active_list,
  1405. struct drm_i915_gem_object,
  1406. ring_list);
  1407. obj->base.write_domain = 0;
  1408. list_del_init(&obj->gpu_write_list);
  1409. i915_gem_object_move_to_inactive(obj);
  1410. }
  1411. }
  1412. static void i915_gem_reset_fences(struct drm_device *dev)
  1413. {
  1414. struct drm_i915_private *dev_priv = dev->dev_private;
  1415. int i;
  1416. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  1417. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1418. struct drm_i915_gem_object *obj = reg->obj;
  1419. if (!obj)
  1420. continue;
  1421. if (obj->tiling_mode)
  1422. i915_gem_release_mmap(obj);
  1423. reg->obj->fence_reg = I915_FENCE_REG_NONE;
  1424. reg->obj->fenced_gpu_access = false;
  1425. reg->obj->last_fenced_seqno = 0;
  1426. reg->obj->last_fenced_ring = NULL;
  1427. i915_gem_clear_fence_reg(dev, reg);
  1428. }
  1429. }
  1430. void i915_gem_reset(struct drm_device *dev)
  1431. {
  1432. struct drm_i915_private *dev_priv = dev->dev_private;
  1433. struct drm_i915_gem_object *obj;
  1434. int i;
  1435. for (i = 0; i < I915_NUM_RINGS; i++)
  1436. i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
  1437. /* Remove anything from the flushing lists. The GPU cache is likely
  1438. * to be lost on reset along with the data, so simply move the
  1439. * lost bo to the inactive list.
  1440. */
  1441. while (!list_empty(&dev_priv->mm.flushing_list)) {
  1442. obj = list_first_entry(&dev_priv->mm.flushing_list,
  1443. struct drm_i915_gem_object,
  1444. mm_list);
  1445. obj->base.write_domain = 0;
  1446. list_del_init(&obj->gpu_write_list);
  1447. i915_gem_object_move_to_inactive(obj);
  1448. }
  1449. /* Move everything out of the GPU domains to ensure we do any
  1450. * necessary invalidation upon reuse.
  1451. */
  1452. list_for_each_entry(obj,
  1453. &dev_priv->mm.inactive_list,
  1454. mm_list)
  1455. {
  1456. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1457. }
  1458. /* The fence registers are invalidated so clear them out */
  1459. i915_gem_reset_fences(dev);
  1460. }
  1461. /**
  1462. * This function clears the request list as sequence numbers are passed.
  1463. */
  1464. static void
  1465. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1466. {
  1467. uint32_t seqno;
  1468. int i;
  1469. if (list_empty(&ring->request_list))
  1470. return;
  1471. WARN_ON(i915_verify_lists(ring->dev));
  1472. seqno = ring->get_seqno(ring);
  1473. for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
  1474. if (seqno >= ring->sync_seqno[i])
  1475. ring->sync_seqno[i] = 0;
  1476. while (!list_empty(&ring->request_list)) {
  1477. struct drm_i915_gem_request *request;
  1478. request = list_first_entry(&ring->request_list,
  1479. struct drm_i915_gem_request,
  1480. list);
  1481. if (!i915_seqno_passed(seqno, request->seqno))
  1482. break;
  1483. trace_i915_gem_request_retire(ring, request->seqno);
  1484. list_del(&request->list);
  1485. i915_gem_request_remove_from_client(request);
  1486. kfree(request);
  1487. }
  1488. /* Move any buffers on the active list that are no longer referenced
  1489. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1490. */
  1491. while (!list_empty(&ring->active_list)) {
  1492. struct drm_i915_gem_object *obj;
  1493. obj = list_first_entry(&ring->active_list,
  1494. struct drm_i915_gem_object,
  1495. ring_list);
  1496. if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
  1497. break;
  1498. if (obj->base.write_domain != 0)
  1499. i915_gem_object_move_to_flushing(obj);
  1500. else
  1501. i915_gem_object_move_to_inactive(obj);
  1502. }
  1503. if (unlikely(ring->trace_irq_seqno &&
  1504. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1505. ring->irq_put(ring);
  1506. ring->trace_irq_seqno = 0;
  1507. }
  1508. WARN_ON(i915_verify_lists(ring->dev));
  1509. }
  1510. void
  1511. i915_gem_retire_requests(struct drm_device *dev)
  1512. {
  1513. drm_i915_private_t *dev_priv = dev->dev_private;
  1514. int i;
  1515. if (!list_empty(&dev_priv->mm.deferred_free_list)) {
  1516. struct drm_i915_gem_object *obj, *next;
  1517. /* We must be careful that during unbind() we do not
  1518. * accidentally infinitely recurse into retire requests.
  1519. * Currently:
  1520. * retire -> free -> unbind -> wait -> retire_ring
  1521. */
  1522. list_for_each_entry_safe(obj, next,
  1523. &dev_priv->mm.deferred_free_list,
  1524. mm_list)
  1525. i915_gem_free_object_tail(obj);
  1526. }
  1527. for (i = 0; i < I915_NUM_RINGS; i++)
  1528. i915_gem_retire_requests_ring(&dev_priv->ring[i]);
  1529. }
  1530. static void
  1531. i915_gem_retire_work_handler(struct work_struct *work)
  1532. {
  1533. drm_i915_private_t *dev_priv;
  1534. struct drm_device *dev;
  1535. bool idle;
  1536. int i;
  1537. dev_priv = container_of(work, drm_i915_private_t,
  1538. mm.retire_work.work);
  1539. dev = dev_priv->dev;
  1540. /* Come back later if the device is busy... */
  1541. if (!mutex_trylock(&dev->struct_mutex)) {
  1542. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1543. return;
  1544. }
  1545. i915_gem_retire_requests(dev);
  1546. /* Send a periodic flush down the ring so we don't hold onto GEM
  1547. * objects indefinitely.
  1548. */
  1549. idle = true;
  1550. for (i = 0; i < I915_NUM_RINGS; i++) {
  1551. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  1552. if (!list_empty(&ring->gpu_write_list)) {
  1553. struct drm_i915_gem_request *request;
  1554. int ret;
  1555. ret = i915_gem_flush_ring(ring,
  1556. 0, I915_GEM_GPU_DOMAINS);
  1557. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1558. if (ret || request == NULL ||
  1559. i915_add_request(ring, NULL, request))
  1560. kfree(request);
  1561. }
  1562. idle &= list_empty(&ring->request_list);
  1563. }
  1564. if (!dev_priv->mm.suspended && !idle)
  1565. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1566. mutex_unlock(&dev->struct_mutex);
  1567. }
  1568. /**
  1569. * Waits for a sequence number to be signaled, and cleans up the
  1570. * request and object lists appropriately for that event.
  1571. */
  1572. int
  1573. i915_wait_request(struct intel_ring_buffer *ring,
  1574. uint32_t seqno,
  1575. bool do_retire)
  1576. {
  1577. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1578. u32 ier;
  1579. int ret = 0;
  1580. BUG_ON(seqno == 0);
  1581. if (atomic_read(&dev_priv->mm.wedged)) {
  1582. struct completion *x = &dev_priv->error_completion;
  1583. bool recovery_complete;
  1584. unsigned long flags;
  1585. /* Give the error handler a chance to run. */
  1586. spin_lock_irqsave(&x->wait.lock, flags);
  1587. recovery_complete = x->done > 0;
  1588. spin_unlock_irqrestore(&x->wait.lock, flags);
  1589. return recovery_complete ? -EIO : -EAGAIN;
  1590. }
  1591. if (seqno == ring->outstanding_lazy_request) {
  1592. struct drm_i915_gem_request *request;
  1593. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1594. if (request == NULL)
  1595. return -ENOMEM;
  1596. ret = i915_add_request(ring, NULL, request);
  1597. if (ret) {
  1598. kfree(request);
  1599. return ret;
  1600. }
  1601. seqno = request->seqno;
  1602. }
  1603. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  1604. if (HAS_PCH_SPLIT(ring->dev))
  1605. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1606. else
  1607. ier = I915_READ(IER);
  1608. if (!ier) {
  1609. DRM_ERROR("something (likely vbetool) disabled "
  1610. "interrupts, re-enabling\n");
  1611. ring->dev->driver->irq_preinstall(ring->dev);
  1612. ring->dev->driver->irq_postinstall(ring->dev);
  1613. }
  1614. trace_i915_gem_request_wait_begin(ring, seqno);
  1615. ring->waiting_seqno = seqno;
  1616. if (ring->irq_get(ring)) {
  1617. if (dev_priv->mm.interruptible)
  1618. ret = wait_event_interruptible(ring->irq_queue,
  1619. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1620. || atomic_read(&dev_priv->mm.wedged));
  1621. else
  1622. wait_event(ring->irq_queue,
  1623. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1624. || atomic_read(&dev_priv->mm.wedged));
  1625. ring->irq_put(ring);
  1626. } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
  1627. seqno) ||
  1628. atomic_read(&dev_priv->mm.wedged), 3000))
  1629. ret = -EBUSY;
  1630. ring->waiting_seqno = 0;
  1631. trace_i915_gem_request_wait_end(ring, seqno);
  1632. }
  1633. if (atomic_read(&dev_priv->mm.wedged))
  1634. ret = -EAGAIN;
  1635. if (ret && ret != -ERESTARTSYS)
  1636. DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
  1637. __func__, ret, seqno, ring->get_seqno(ring),
  1638. dev_priv->next_seqno);
  1639. /* Directly dispatch request retiring. While we have the work queue
  1640. * to handle this, the waiter on a request often wants an associated
  1641. * buffer to have made it to the inactive list, and we would need
  1642. * a separate wait queue to handle that.
  1643. */
  1644. if (ret == 0 && do_retire)
  1645. i915_gem_retire_requests_ring(ring);
  1646. return ret;
  1647. }
  1648. /**
  1649. * Ensures that all rendering to the object has completed and the object is
  1650. * safe to unbind from the GTT or access from the CPU.
  1651. */
  1652. int
  1653. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
  1654. {
  1655. int ret;
  1656. /* This function only exists to support waiting for existing rendering,
  1657. * not for emitting required flushes.
  1658. */
  1659. BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1660. /* If there is rendering queued on the buffer being evicted, wait for
  1661. * it.
  1662. */
  1663. if (obj->active) {
  1664. ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
  1665. true);
  1666. if (ret)
  1667. return ret;
  1668. }
  1669. return 0;
  1670. }
  1671. static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
  1672. {
  1673. u32 old_write_domain, old_read_domains;
  1674. /* Act a barrier for all accesses through the GTT */
  1675. mb();
  1676. /* Force a pagefault for domain tracking on next user access */
  1677. i915_gem_release_mmap(obj);
  1678. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  1679. return;
  1680. old_read_domains = obj->base.read_domains;
  1681. old_write_domain = obj->base.write_domain;
  1682. obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
  1683. obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
  1684. trace_i915_gem_object_change_domain(obj,
  1685. old_read_domains,
  1686. old_write_domain);
  1687. }
  1688. /**
  1689. * Unbinds an object from the GTT aperture.
  1690. */
  1691. int
  1692. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  1693. {
  1694. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1695. int ret = 0;
  1696. if (obj->gtt_space == NULL)
  1697. return 0;
  1698. if (obj->pin_count != 0) {
  1699. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1700. return -EINVAL;
  1701. }
  1702. ret = i915_gem_object_finish_gpu(obj);
  1703. if (ret == -ERESTARTSYS)
  1704. return ret;
  1705. /* Continue on if we fail due to EIO, the GPU is hung so we
  1706. * should be safe and we need to cleanup or else we might
  1707. * cause memory corruption through use-after-free.
  1708. */
  1709. i915_gem_object_finish_gtt(obj);
  1710. /* Move the object to the CPU domain to ensure that
  1711. * any possible CPU writes while it's not in the GTT
  1712. * are flushed when we go to remap it.
  1713. */
  1714. if (ret == 0)
  1715. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1716. if (ret == -ERESTARTSYS)
  1717. return ret;
  1718. if (ret) {
  1719. /* In the event of a disaster, abandon all caches and
  1720. * hope for the best.
  1721. */
  1722. i915_gem_clflush_object(obj);
  1723. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1724. }
  1725. /* release the fence reg _after_ flushing */
  1726. ret = i915_gem_object_put_fence(obj);
  1727. if (ret == -ERESTARTSYS)
  1728. return ret;
  1729. trace_i915_gem_object_unbind(obj);
  1730. i915_gem_gtt_unbind_object(obj);
  1731. if (obj->has_aliasing_ppgtt_mapping) {
  1732. i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
  1733. obj->has_aliasing_ppgtt_mapping = 0;
  1734. }
  1735. i915_gem_object_put_pages_gtt(obj);
  1736. list_del_init(&obj->gtt_list);
  1737. list_del_init(&obj->mm_list);
  1738. /* Avoid an unnecessary call to unbind on rebind. */
  1739. obj->map_and_fenceable = true;
  1740. drm_mm_put_block(obj->gtt_space);
  1741. obj->gtt_space = NULL;
  1742. obj->gtt_offset = 0;
  1743. if (i915_gem_object_is_purgeable(obj))
  1744. i915_gem_object_truncate(obj);
  1745. return ret;
  1746. }
  1747. int
  1748. i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1749. uint32_t invalidate_domains,
  1750. uint32_t flush_domains)
  1751. {
  1752. int ret;
  1753. if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
  1754. return 0;
  1755. trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
  1756. ret = ring->flush(ring, invalidate_domains, flush_domains);
  1757. if (ret)
  1758. return ret;
  1759. if (flush_domains & I915_GEM_GPU_DOMAINS)
  1760. i915_gem_process_flushing_list(ring, flush_domains);
  1761. return 0;
  1762. }
  1763. static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
  1764. {
  1765. int ret;
  1766. if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
  1767. return 0;
  1768. if (!list_empty(&ring->gpu_write_list)) {
  1769. ret = i915_gem_flush_ring(ring,
  1770. I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1771. if (ret)
  1772. return ret;
  1773. }
  1774. return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
  1775. do_retire);
  1776. }
  1777. int i915_gpu_idle(struct drm_device *dev, bool do_retire)
  1778. {
  1779. drm_i915_private_t *dev_priv = dev->dev_private;
  1780. int ret, i;
  1781. /* Flush everything onto the inactive list. */
  1782. for (i = 0; i < I915_NUM_RINGS; i++) {
  1783. ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
  1784. if (ret)
  1785. return ret;
  1786. }
  1787. return 0;
  1788. }
  1789. static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
  1790. struct intel_ring_buffer *pipelined)
  1791. {
  1792. struct drm_device *dev = obj->base.dev;
  1793. drm_i915_private_t *dev_priv = dev->dev_private;
  1794. u32 size = obj->gtt_space->size;
  1795. int regnum = obj->fence_reg;
  1796. uint64_t val;
  1797. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1798. 0xfffff000) << 32;
  1799. val |= obj->gtt_offset & 0xfffff000;
  1800. val |= (uint64_t)((obj->stride / 128) - 1) <<
  1801. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1802. if (obj->tiling_mode == I915_TILING_Y)
  1803. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1804. val |= I965_FENCE_REG_VALID;
  1805. if (pipelined) {
  1806. int ret = intel_ring_begin(pipelined, 6);
  1807. if (ret)
  1808. return ret;
  1809. intel_ring_emit(pipelined, MI_NOOP);
  1810. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
  1811. intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
  1812. intel_ring_emit(pipelined, (u32)val);
  1813. intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
  1814. intel_ring_emit(pipelined, (u32)(val >> 32));
  1815. intel_ring_advance(pipelined);
  1816. } else
  1817. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
  1818. return 0;
  1819. }
  1820. static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
  1821. struct intel_ring_buffer *pipelined)
  1822. {
  1823. struct drm_device *dev = obj->base.dev;
  1824. drm_i915_private_t *dev_priv = dev->dev_private;
  1825. u32 size = obj->gtt_space->size;
  1826. int regnum = obj->fence_reg;
  1827. uint64_t val;
  1828. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1829. 0xfffff000) << 32;
  1830. val |= obj->gtt_offset & 0xfffff000;
  1831. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1832. if (obj->tiling_mode == I915_TILING_Y)
  1833. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1834. val |= I965_FENCE_REG_VALID;
  1835. if (pipelined) {
  1836. int ret = intel_ring_begin(pipelined, 6);
  1837. if (ret)
  1838. return ret;
  1839. intel_ring_emit(pipelined, MI_NOOP);
  1840. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
  1841. intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
  1842. intel_ring_emit(pipelined, (u32)val);
  1843. intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
  1844. intel_ring_emit(pipelined, (u32)(val >> 32));
  1845. intel_ring_advance(pipelined);
  1846. } else
  1847. I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
  1848. return 0;
  1849. }
  1850. static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
  1851. struct intel_ring_buffer *pipelined)
  1852. {
  1853. struct drm_device *dev = obj->base.dev;
  1854. drm_i915_private_t *dev_priv = dev->dev_private;
  1855. u32 size = obj->gtt_space->size;
  1856. u32 fence_reg, val, pitch_val;
  1857. int tile_width;
  1858. if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  1859. (size & -size) != size ||
  1860. (obj->gtt_offset & (size - 1)),
  1861. "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  1862. obj->gtt_offset, obj->map_and_fenceable, size))
  1863. return -EINVAL;
  1864. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  1865. tile_width = 128;
  1866. else
  1867. tile_width = 512;
  1868. /* Note: pitch better be a power of two tile widths */
  1869. pitch_val = obj->stride / tile_width;
  1870. pitch_val = ffs(pitch_val) - 1;
  1871. val = obj->gtt_offset;
  1872. if (obj->tiling_mode == I915_TILING_Y)
  1873. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1874. val |= I915_FENCE_SIZE_BITS(size);
  1875. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1876. val |= I830_FENCE_REG_VALID;
  1877. fence_reg = obj->fence_reg;
  1878. if (fence_reg < 8)
  1879. fence_reg = FENCE_REG_830_0 + fence_reg * 4;
  1880. else
  1881. fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
  1882. if (pipelined) {
  1883. int ret = intel_ring_begin(pipelined, 4);
  1884. if (ret)
  1885. return ret;
  1886. intel_ring_emit(pipelined, MI_NOOP);
  1887. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
  1888. intel_ring_emit(pipelined, fence_reg);
  1889. intel_ring_emit(pipelined, val);
  1890. intel_ring_advance(pipelined);
  1891. } else
  1892. I915_WRITE(fence_reg, val);
  1893. return 0;
  1894. }
  1895. static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
  1896. struct intel_ring_buffer *pipelined)
  1897. {
  1898. struct drm_device *dev = obj->base.dev;
  1899. drm_i915_private_t *dev_priv = dev->dev_private;
  1900. u32 size = obj->gtt_space->size;
  1901. int regnum = obj->fence_reg;
  1902. uint32_t val;
  1903. uint32_t pitch_val;
  1904. if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  1905. (size & -size) != size ||
  1906. (obj->gtt_offset & (size - 1)),
  1907. "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
  1908. obj->gtt_offset, size))
  1909. return -EINVAL;
  1910. pitch_val = obj->stride / 128;
  1911. pitch_val = ffs(pitch_val) - 1;
  1912. val = obj->gtt_offset;
  1913. if (obj->tiling_mode == I915_TILING_Y)
  1914. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1915. val |= I830_FENCE_SIZE_BITS(size);
  1916. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1917. val |= I830_FENCE_REG_VALID;
  1918. if (pipelined) {
  1919. int ret = intel_ring_begin(pipelined, 4);
  1920. if (ret)
  1921. return ret;
  1922. intel_ring_emit(pipelined, MI_NOOP);
  1923. intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
  1924. intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
  1925. intel_ring_emit(pipelined, val);
  1926. intel_ring_advance(pipelined);
  1927. } else
  1928. I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
  1929. return 0;
  1930. }
  1931. static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1932. {
  1933. return i915_seqno_passed(ring->get_seqno(ring), seqno);
  1934. }
  1935. static int
  1936. i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
  1937. struct intel_ring_buffer *pipelined)
  1938. {
  1939. int ret;
  1940. if (obj->fenced_gpu_access) {
  1941. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  1942. ret = i915_gem_flush_ring(obj->last_fenced_ring,
  1943. 0, obj->base.write_domain);
  1944. if (ret)
  1945. return ret;
  1946. }
  1947. obj->fenced_gpu_access = false;
  1948. }
  1949. if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
  1950. if (!ring_passed_seqno(obj->last_fenced_ring,
  1951. obj->last_fenced_seqno)) {
  1952. ret = i915_wait_request(obj->last_fenced_ring,
  1953. obj->last_fenced_seqno,
  1954. true);
  1955. if (ret)
  1956. return ret;
  1957. }
  1958. obj->last_fenced_seqno = 0;
  1959. obj->last_fenced_ring = NULL;
  1960. }
  1961. /* Ensure that all CPU reads are completed before installing a fence
  1962. * and all writes before removing the fence.
  1963. */
  1964. if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
  1965. mb();
  1966. return 0;
  1967. }
  1968. int
  1969. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  1970. {
  1971. int ret;
  1972. if (obj->tiling_mode)
  1973. i915_gem_release_mmap(obj);
  1974. ret = i915_gem_object_flush_fence(obj, NULL);
  1975. if (ret)
  1976. return ret;
  1977. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1978. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1979. WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
  1980. i915_gem_clear_fence_reg(obj->base.dev,
  1981. &dev_priv->fence_regs[obj->fence_reg]);
  1982. obj->fence_reg = I915_FENCE_REG_NONE;
  1983. }
  1984. return 0;
  1985. }
  1986. static struct drm_i915_fence_reg *
  1987. i915_find_fence_reg(struct drm_device *dev,
  1988. struct intel_ring_buffer *pipelined)
  1989. {
  1990. struct drm_i915_private *dev_priv = dev->dev_private;
  1991. struct drm_i915_fence_reg *reg, *first, *avail;
  1992. int i;
  1993. /* First try to find a free reg */
  1994. avail = NULL;
  1995. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  1996. reg = &dev_priv->fence_regs[i];
  1997. if (!reg->obj)
  1998. return reg;
  1999. if (!reg->pin_count)
  2000. avail = reg;
  2001. }
  2002. if (avail == NULL)
  2003. return NULL;
  2004. /* None available, try to steal one or wait for a user to finish */
  2005. avail = first = NULL;
  2006. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2007. if (reg->pin_count)
  2008. continue;
  2009. if (first == NULL)
  2010. first = reg;
  2011. if (!pipelined ||
  2012. !reg->obj->last_fenced_ring ||
  2013. reg->obj->last_fenced_ring == pipelined) {
  2014. avail = reg;
  2015. break;
  2016. }
  2017. }
  2018. if (avail == NULL)
  2019. avail = first;
  2020. return avail;
  2021. }
  2022. /**
  2023. * i915_gem_object_get_fence - set up a fence reg for an object
  2024. * @obj: object to map through a fence reg
  2025. * @pipelined: ring on which to queue the change, or NULL for CPU access
  2026. * @interruptible: must we wait uninterruptibly for the register to retire?
  2027. *
  2028. * When mapping objects through the GTT, userspace wants to be able to write
  2029. * to them without having to worry about swizzling if the object is tiled.
  2030. *
  2031. * This function walks the fence regs looking for a free one for @obj,
  2032. * stealing one if it can't find any.
  2033. *
  2034. * It then sets up the reg based on the object's properties: address, pitch
  2035. * and tiling format.
  2036. */
  2037. int
  2038. i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  2039. struct intel_ring_buffer *pipelined)
  2040. {
  2041. struct drm_device *dev = obj->base.dev;
  2042. struct drm_i915_private *dev_priv = dev->dev_private;
  2043. struct drm_i915_fence_reg *reg;
  2044. int ret;
  2045. /* XXX disable pipelining. There are bugs. Shocking. */
  2046. pipelined = NULL;
  2047. /* Just update our place in the LRU if our fence is getting reused. */
  2048. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2049. reg = &dev_priv->fence_regs[obj->fence_reg];
  2050. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2051. if (obj->tiling_changed) {
  2052. ret = i915_gem_object_flush_fence(obj, pipelined);
  2053. if (ret)
  2054. return ret;
  2055. if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
  2056. pipelined = NULL;
  2057. if (pipelined) {
  2058. reg->setup_seqno =
  2059. i915_gem_next_request_seqno(pipelined);
  2060. obj->last_fenced_seqno = reg->setup_seqno;
  2061. obj->last_fenced_ring = pipelined;
  2062. }
  2063. goto update;
  2064. }
  2065. if (!pipelined) {
  2066. if (reg->setup_seqno) {
  2067. if (!ring_passed_seqno(obj->last_fenced_ring,
  2068. reg->setup_seqno)) {
  2069. ret = i915_wait_request(obj->last_fenced_ring,
  2070. reg->setup_seqno,
  2071. true);
  2072. if (ret)
  2073. return ret;
  2074. }
  2075. reg->setup_seqno = 0;
  2076. }
  2077. } else if (obj->last_fenced_ring &&
  2078. obj->last_fenced_ring != pipelined) {
  2079. ret = i915_gem_object_flush_fence(obj, pipelined);
  2080. if (ret)
  2081. return ret;
  2082. }
  2083. return 0;
  2084. }
  2085. reg = i915_find_fence_reg(dev, pipelined);
  2086. if (reg == NULL)
  2087. return -EDEADLK;
  2088. ret = i915_gem_object_flush_fence(obj, pipelined);
  2089. if (ret)
  2090. return ret;
  2091. if (reg->obj) {
  2092. struct drm_i915_gem_object *old = reg->obj;
  2093. drm_gem_object_reference(&old->base);
  2094. if (old->tiling_mode)
  2095. i915_gem_release_mmap(old);
  2096. ret = i915_gem_object_flush_fence(old, pipelined);
  2097. if (ret) {
  2098. drm_gem_object_unreference(&old->base);
  2099. return ret;
  2100. }
  2101. if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
  2102. pipelined = NULL;
  2103. old->fence_reg = I915_FENCE_REG_NONE;
  2104. old->last_fenced_ring = pipelined;
  2105. old->last_fenced_seqno =
  2106. pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
  2107. drm_gem_object_unreference(&old->base);
  2108. } else if (obj->last_fenced_seqno == 0)
  2109. pipelined = NULL;
  2110. reg->obj = obj;
  2111. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2112. obj->fence_reg = reg - dev_priv->fence_regs;
  2113. obj->last_fenced_ring = pipelined;
  2114. reg->setup_seqno =
  2115. pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
  2116. obj->last_fenced_seqno = reg->setup_seqno;
  2117. update:
  2118. obj->tiling_changed = false;
  2119. switch (INTEL_INFO(dev)->gen) {
  2120. case 7:
  2121. case 6:
  2122. ret = sandybridge_write_fence_reg(obj, pipelined);
  2123. break;
  2124. case 5:
  2125. case 4:
  2126. ret = i965_write_fence_reg(obj, pipelined);
  2127. break;
  2128. case 3:
  2129. ret = i915_write_fence_reg(obj, pipelined);
  2130. break;
  2131. case 2:
  2132. ret = i830_write_fence_reg(obj, pipelined);
  2133. break;
  2134. }
  2135. return ret;
  2136. }
  2137. /**
  2138. * i915_gem_clear_fence_reg - clear out fence register info
  2139. * @obj: object to clear
  2140. *
  2141. * Zeroes out the fence register itself and clears out the associated
  2142. * data structures in dev_priv and obj.
  2143. */
  2144. static void
  2145. i915_gem_clear_fence_reg(struct drm_device *dev,
  2146. struct drm_i915_fence_reg *reg)
  2147. {
  2148. drm_i915_private_t *dev_priv = dev->dev_private;
  2149. uint32_t fence_reg = reg - dev_priv->fence_regs;
  2150. switch (INTEL_INFO(dev)->gen) {
  2151. case 7:
  2152. case 6:
  2153. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
  2154. break;
  2155. case 5:
  2156. case 4:
  2157. I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
  2158. break;
  2159. case 3:
  2160. if (fence_reg >= 8)
  2161. fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
  2162. else
  2163. case 2:
  2164. fence_reg = FENCE_REG_830_0 + fence_reg * 4;
  2165. I915_WRITE(fence_reg, 0);
  2166. break;
  2167. }
  2168. list_del_init(&reg->lru_list);
  2169. reg->obj = NULL;
  2170. reg->setup_seqno = 0;
  2171. reg->pin_count = 0;
  2172. }
  2173. /**
  2174. * Finds free space in the GTT aperture and binds the object there.
  2175. */
  2176. static int
  2177. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2178. unsigned alignment,
  2179. bool map_and_fenceable)
  2180. {
  2181. struct drm_device *dev = obj->base.dev;
  2182. drm_i915_private_t *dev_priv = dev->dev_private;
  2183. struct drm_mm_node *free_space;
  2184. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2185. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2186. bool mappable, fenceable;
  2187. int ret;
  2188. if (obj->madv != I915_MADV_WILLNEED) {
  2189. DRM_ERROR("Attempting to bind a purgeable object\n");
  2190. return -EINVAL;
  2191. }
  2192. fence_size = i915_gem_get_gtt_size(dev,
  2193. obj->base.size,
  2194. obj->tiling_mode);
  2195. fence_alignment = i915_gem_get_gtt_alignment(dev,
  2196. obj->base.size,
  2197. obj->tiling_mode);
  2198. unfenced_alignment =
  2199. i915_gem_get_unfenced_gtt_alignment(dev,
  2200. obj->base.size,
  2201. obj->tiling_mode);
  2202. if (alignment == 0)
  2203. alignment = map_and_fenceable ? fence_alignment :
  2204. unfenced_alignment;
  2205. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2206. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2207. return -EINVAL;
  2208. }
  2209. size = map_and_fenceable ? fence_size : obj->base.size;
  2210. /* If the object is bigger than the entire aperture, reject it early
  2211. * before evicting everything in a vain attempt to find space.
  2212. */
  2213. if (obj->base.size >
  2214. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2215. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2216. return -E2BIG;
  2217. }
  2218. search_free:
  2219. if (map_and_fenceable)
  2220. free_space =
  2221. drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
  2222. size, alignment, 0,
  2223. dev_priv->mm.gtt_mappable_end,
  2224. 0);
  2225. else
  2226. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2227. size, alignment, 0);
  2228. if (free_space != NULL) {
  2229. if (map_and_fenceable)
  2230. obj->gtt_space =
  2231. drm_mm_get_block_range_generic(free_space,
  2232. size, alignment, 0,
  2233. dev_priv->mm.gtt_mappable_end,
  2234. 0);
  2235. else
  2236. obj->gtt_space =
  2237. drm_mm_get_block(free_space, size, alignment);
  2238. }
  2239. if (obj->gtt_space == NULL) {
  2240. /* If the gtt is empty and we're still having trouble
  2241. * fitting our object in, we're out of memory.
  2242. */
  2243. ret = i915_gem_evict_something(dev, size, alignment,
  2244. map_and_fenceable);
  2245. if (ret)
  2246. return ret;
  2247. goto search_free;
  2248. }
  2249. ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
  2250. if (ret) {
  2251. drm_mm_put_block(obj->gtt_space);
  2252. obj->gtt_space = NULL;
  2253. if (ret == -ENOMEM) {
  2254. /* first try to reclaim some memory by clearing the GTT */
  2255. ret = i915_gem_evict_everything(dev, false);
  2256. if (ret) {
  2257. /* now try to shrink everyone else */
  2258. if (gfpmask) {
  2259. gfpmask = 0;
  2260. goto search_free;
  2261. }
  2262. return -ENOMEM;
  2263. }
  2264. goto search_free;
  2265. }
  2266. return ret;
  2267. }
  2268. ret = i915_gem_gtt_bind_object(obj);
  2269. if (ret) {
  2270. i915_gem_object_put_pages_gtt(obj);
  2271. drm_mm_put_block(obj->gtt_space);
  2272. obj->gtt_space = NULL;
  2273. if (i915_gem_evict_everything(dev, false))
  2274. return ret;
  2275. goto search_free;
  2276. }
  2277. list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
  2278. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2279. /* Assert that the object is not currently in any GPU domain. As it
  2280. * wasn't in the GTT, there shouldn't be any way it could have been in
  2281. * a GPU cache
  2282. */
  2283. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  2284. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  2285. obj->gtt_offset = obj->gtt_space->start;
  2286. fenceable =
  2287. obj->gtt_space->size == fence_size &&
  2288. (obj->gtt_space->start & (fence_alignment - 1)) == 0;
  2289. mappable =
  2290. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2291. obj->map_and_fenceable = mappable && fenceable;
  2292. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2293. return 0;
  2294. }
  2295. void
  2296. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2297. {
  2298. /* If we don't have a page list set up, then we're not pinned
  2299. * to GPU, and we can ignore the cache flush because it'll happen
  2300. * again at bind time.
  2301. */
  2302. if (obj->pages == NULL)
  2303. return;
  2304. /* If the GPU is snooping the contents of the CPU cache,
  2305. * we do not need to manually clear the CPU cache lines. However,
  2306. * the caches are only snooped when the render cache is
  2307. * flushed/invalidated. As we always have to emit invalidations
  2308. * and flushes when moving into and out of the RENDER domain, correct
  2309. * snooping behaviour occurs naturally as the result of our domain
  2310. * tracking.
  2311. */
  2312. if (obj->cache_level != I915_CACHE_NONE)
  2313. return;
  2314. trace_i915_gem_object_clflush(obj);
  2315. drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
  2316. }
  2317. /** Flushes any GPU write domain for the object if it's dirty. */
  2318. static int
  2319. i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
  2320. {
  2321. if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2322. return 0;
  2323. /* Queue the GPU write cache flushing we need. */
  2324. return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
  2325. }
  2326. /** Flushes the GTT write domain for the object if it's dirty. */
  2327. static void
  2328. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2329. {
  2330. uint32_t old_write_domain;
  2331. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2332. return;
  2333. /* No actual flushing is required for the GTT write domain. Writes
  2334. * to it immediately go to main memory as far as we know, so there's
  2335. * no chipset flush. It also doesn't land in render cache.
  2336. *
  2337. * However, we do have to enforce the order so that all writes through
  2338. * the GTT land before any writes to the device, such as updates to
  2339. * the GATT itself.
  2340. */
  2341. wmb();
  2342. old_write_domain = obj->base.write_domain;
  2343. obj->base.write_domain = 0;
  2344. trace_i915_gem_object_change_domain(obj,
  2345. obj->base.read_domains,
  2346. old_write_domain);
  2347. }
  2348. /** Flushes the CPU write domain for the object if it's dirty. */
  2349. static void
  2350. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2351. {
  2352. uint32_t old_write_domain;
  2353. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2354. return;
  2355. i915_gem_clflush_object(obj);
  2356. intel_gtt_chipset_flush();
  2357. old_write_domain = obj->base.write_domain;
  2358. obj->base.write_domain = 0;
  2359. trace_i915_gem_object_change_domain(obj,
  2360. obj->base.read_domains,
  2361. old_write_domain);
  2362. }
  2363. /**
  2364. * Moves a single object to the GTT read, and possibly write domain.
  2365. *
  2366. * This function returns when the move is complete, including waiting on
  2367. * flushes to occur.
  2368. */
  2369. int
  2370. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2371. {
  2372. uint32_t old_write_domain, old_read_domains;
  2373. int ret;
  2374. /* Not valid to be called on unbound objects. */
  2375. if (obj->gtt_space == NULL)
  2376. return -EINVAL;
  2377. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2378. return 0;
  2379. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2380. if (ret)
  2381. return ret;
  2382. if (obj->pending_gpu_write || write) {
  2383. ret = i915_gem_object_wait_rendering(obj);
  2384. if (ret)
  2385. return ret;
  2386. }
  2387. i915_gem_object_flush_cpu_write_domain(obj);
  2388. old_write_domain = obj->base.write_domain;
  2389. old_read_domains = obj->base.read_domains;
  2390. /* It should now be out of any other write domains, and we can update
  2391. * the domain values for our changes.
  2392. */
  2393. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2394. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2395. if (write) {
  2396. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2397. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2398. obj->dirty = 1;
  2399. }
  2400. trace_i915_gem_object_change_domain(obj,
  2401. old_read_domains,
  2402. old_write_domain);
  2403. return 0;
  2404. }
  2405. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2406. enum i915_cache_level cache_level)
  2407. {
  2408. struct drm_device *dev = obj->base.dev;
  2409. drm_i915_private_t *dev_priv = dev->dev_private;
  2410. int ret;
  2411. if (obj->cache_level == cache_level)
  2412. return 0;
  2413. if (obj->pin_count) {
  2414. DRM_DEBUG("can not change the cache level of pinned objects\n");
  2415. return -EBUSY;
  2416. }
  2417. if (obj->gtt_space) {
  2418. ret = i915_gem_object_finish_gpu(obj);
  2419. if (ret)
  2420. return ret;
  2421. i915_gem_object_finish_gtt(obj);
  2422. /* Before SandyBridge, you could not use tiling or fence
  2423. * registers with snooped memory, so relinquish any fences
  2424. * currently pointing to our region in the aperture.
  2425. */
  2426. if (INTEL_INFO(obj->base.dev)->gen < 6) {
  2427. ret = i915_gem_object_put_fence(obj);
  2428. if (ret)
  2429. return ret;
  2430. }
  2431. i915_gem_gtt_rebind_object(obj, cache_level);
  2432. if (obj->has_aliasing_ppgtt_mapping)
  2433. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  2434. obj, cache_level);
  2435. }
  2436. if (cache_level == I915_CACHE_NONE) {
  2437. u32 old_read_domains, old_write_domain;
  2438. /* If we're coming from LLC cached, then we haven't
  2439. * actually been tracking whether the data is in the
  2440. * CPU cache or not, since we only allow one bit set
  2441. * in obj->write_domain and have been skipping the clflushes.
  2442. * Just set it to the CPU cache for now.
  2443. */
  2444. WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
  2445. WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
  2446. old_read_domains = obj->base.read_domains;
  2447. old_write_domain = obj->base.write_domain;
  2448. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2449. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2450. trace_i915_gem_object_change_domain(obj,
  2451. old_read_domains,
  2452. old_write_domain);
  2453. }
  2454. obj->cache_level = cache_level;
  2455. return 0;
  2456. }
  2457. /*
  2458. * Prepare buffer for display plane (scanout, cursors, etc).
  2459. * Can be called from an uninterruptible phase (modesetting) and allows
  2460. * any flushes to be pipelined (for pageflips).
  2461. *
  2462. * For the display plane, we want to be in the GTT but out of any write
  2463. * domains. So in many ways this looks like set_to_gtt_domain() apart from the
  2464. * ability to pipeline the waits, pinning and any additional subtleties
  2465. * that may differentiate the display plane from ordinary buffers.
  2466. */
  2467. int
  2468. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2469. u32 alignment,
  2470. struct intel_ring_buffer *pipelined)
  2471. {
  2472. u32 old_read_domains, old_write_domain;
  2473. int ret;
  2474. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2475. if (ret)
  2476. return ret;
  2477. if (pipelined != obj->ring) {
  2478. ret = i915_gem_object_wait_rendering(obj);
  2479. if (ret == -ERESTARTSYS)
  2480. return ret;
  2481. }
  2482. /* The display engine is not coherent with the LLC cache on gen6. As
  2483. * a result, we make sure that the pinning that is about to occur is
  2484. * done with uncached PTEs. This is lowest common denominator for all
  2485. * chipsets.
  2486. *
  2487. * However for gen6+, we could do better by using the GFDT bit instead
  2488. * of uncaching, which would allow us to flush all the LLC-cached data
  2489. * with that bit in the PTE to main memory with just one PIPE_CONTROL.
  2490. */
  2491. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
  2492. if (ret)
  2493. return ret;
  2494. /* As the user may map the buffer once pinned in the display plane
  2495. * (e.g. libkms for the bootup splash), we have to ensure that we
  2496. * always use map_and_fenceable for all scanout buffers.
  2497. */
  2498. ret = i915_gem_object_pin(obj, alignment, true);
  2499. if (ret)
  2500. return ret;
  2501. i915_gem_object_flush_cpu_write_domain(obj);
  2502. old_write_domain = obj->base.write_domain;
  2503. old_read_domains = obj->base.read_domains;
  2504. /* It should now be out of any other write domains, and we can update
  2505. * the domain values for our changes.
  2506. */
  2507. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2508. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2509. trace_i915_gem_object_change_domain(obj,
  2510. old_read_domains,
  2511. old_write_domain);
  2512. return 0;
  2513. }
  2514. int
  2515. i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
  2516. {
  2517. int ret;
  2518. if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
  2519. return 0;
  2520. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  2521. ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
  2522. if (ret)
  2523. return ret;
  2524. }
  2525. /* Ensure that we invalidate the GPU's caches and TLBs. */
  2526. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  2527. return i915_gem_object_wait_rendering(obj);
  2528. }
  2529. /**
  2530. * Moves a single object to the CPU read, and possibly write domain.
  2531. *
  2532. * This function returns when the move is complete, including waiting on
  2533. * flushes to occur.
  2534. */
  2535. static int
  2536. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2537. {
  2538. uint32_t old_write_domain, old_read_domains;
  2539. int ret;
  2540. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2541. return 0;
  2542. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2543. if (ret)
  2544. return ret;
  2545. ret = i915_gem_object_wait_rendering(obj);
  2546. if (ret)
  2547. return ret;
  2548. i915_gem_object_flush_gtt_write_domain(obj);
  2549. /* If we have a partially-valid cache of the object in the CPU,
  2550. * finish invalidating it and free the per-page flags.
  2551. */
  2552. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2553. old_write_domain = obj->base.write_domain;
  2554. old_read_domains = obj->base.read_domains;
  2555. /* Flush the CPU cache if it's still invalid. */
  2556. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2557. i915_gem_clflush_object(obj);
  2558. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2559. }
  2560. /* It should now be out of any other write domains, and we can update
  2561. * the domain values for our changes.
  2562. */
  2563. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2564. /* If we're writing through the CPU, then the GPU read domains will
  2565. * need to be invalidated at next use.
  2566. */
  2567. if (write) {
  2568. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2569. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2570. }
  2571. trace_i915_gem_object_change_domain(obj,
  2572. old_read_domains,
  2573. old_write_domain);
  2574. return 0;
  2575. }
  2576. /**
  2577. * Moves the object from a partially CPU read to a full one.
  2578. *
  2579. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2580. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2581. */
  2582. static void
  2583. i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
  2584. {
  2585. if (!obj->page_cpu_valid)
  2586. return;
  2587. /* If we're partially in the CPU read domain, finish moving it in.
  2588. */
  2589. if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
  2590. int i;
  2591. for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
  2592. if (obj->page_cpu_valid[i])
  2593. continue;
  2594. drm_clflush_pages(obj->pages + i, 1);
  2595. }
  2596. }
  2597. /* Free the page_cpu_valid mappings which are now stale, whether
  2598. * or not we've got I915_GEM_DOMAIN_CPU.
  2599. */
  2600. kfree(obj->page_cpu_valid);
  2601. obj->page_cpu_valid = NULL;
  2602. }
  2603. /**
  2604. * Set the CPU read domain on a range of the object.
  2605. *
  2606. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2607. * not entirely valid. The page_cpu_valid member of the object flags which
  2608. * pages have been flushed, and will be respected by
  2609. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2610. * of the whole object.
  2611. *
  2612. * This function returns when the move is complete, including waiting on
  2613. * flushes to occur.
  2614. */
  2615. static int
  2616. i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  2617. uint64_t offset, uint64_t size)
  2618. {
  2619. uint32_t old_read_domains;
  2620. int i, ret;
  2621. if (offset == 0 && size == obj->base.size)
  2622. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2623. ret = i915_gem_object_flush_gpu_write_domain(obj);
  2624. if (ret)
  2625. return ret;
  2626. ret = i915_gem_object_wait_rendering(obj);
  2627. if (ret)
  2628. return ret;
  2629. i915_gem_object_flush_gtt_write_domain(obj);
  2630. /* If we're already fully in the CPU read domain, we're done. */
  2631. if (obj->page_cpu_valid == NULL &&
  2632. (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2633. return 0;
  2634. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2635. * newly adding I915_GEM_DOMAIN_CPU
  2636. */
  2637. if (obj->page_cpu_valid == NULL) {
  2638. obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
  2639. GFP_KERNEL);
  2640. if (obj->page_cpu_valid == NULL)
  2641. return -ENOMEM;
  2642. } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2643. memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
  2644. /* Flush the cache on any pages that are still invalid from the CPU's
  2645. * perspective.
  2646. */
  2647. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2648. i++) {
  2649. if (obj->page_cpu_valid[i])
  2650. continue;
  2651. drm_clflush_pages(obj->pages + i, 1);
  2652. obj->page_cpu_valid[i] = 1;
  2653. }
  2654. /* It should now be out of any other write domains, and we can update
  2655. * the domain values for our changes.
  2656. */
  2657. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2658. old_read_domains = obj->base.read_domains;
  2659. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2660. trace_i915_gem_object_change_domain(obj,
  2661. old_read_domains,
  2662. obj->base.write_domain);
  2663. return 0;
  2664. }
  2665. /* Throttle our rendering by waiting until the ring has completed our requests
  2666. * emitted over 20 msec ago.
  2667. *
  2668. * Note that if we were to use the current jiffies each time around the loop,
  2669. * we wouldn't escape the function with any frames outstanding if the time to
  2670. * render a frame was over 20ms.
  2671. *
  2672. * This should get us reasonable parallelism between CPU and GPU but also
  2673. * relatively low latency when blocking on a particular request to finish.
  2674. */
  2675. static int
  2676. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2677. {
  2678. struct drm_i915_private *dev_priv = dev->dev_private;
  2679. struct drm_i915_file_private *file_priv = file->driver_priv;
  2680. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2681. struct drm_i915_gem_request *request;
  2682. struct intel_ring_buffer *ring = NULL;
  2683. u32 seqno = 0;
  2684. int ret;
  2685. if (atomic_read(&dev_priv->mm.wedged))
  2686. return -EIO;
  2687. spin_lock(&file_priv->mm.lock);
  2688. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2689. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2690. break;
  2691. ring = request->ring;
  2692. seqno = request->seqno;
  2693. }
  2694. spin_unlock(&file_priv->mm.lock);
  2695. if (seqno == 0)
  2696. return 0;
  2697. ret = 0;
  2698. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  2699. /* And wait for the seqno passing without holding any locks and
  2700. * causing extra latency for others. This is safe as the irq
  2701. * generation is designed to be run atomically and so is
  2702. * lockless.
  2703. */
  2704. if (ring->irq_get(ring)) {
  2705. ret = wait_event_interruptible(ring->irq_queue,
  2706. i915_seqno_passed(ring->get_seqno(ring), seqno)
  2707. || atomic_read(&dev_priv->mm.wedged));
  2708. ring->irq_put(ring);
  2709. if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
  2710. ret = -EIO;
  2711. } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
  2712. seqno) ||
  2713. atomic_read(&dev_priv->mm.wedged), 3000)) {
  2714. ret = -EBUSY;
  2715. }
  2716. }
  2717. if (ret == 0)
  2718. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2719. return ret;
  2720. }
  2721. int
  2722. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2723. uint32_t alignment,
  2724. bool map_and_fenceable)
  2725. {
  2726. struct drm_device *dev = obj->base.dev;
  2727. struct drm_i915_private *dev_priv = dev->dev_private;
  2728. int ret;
  2729. BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
  2730. WARN_ON(i915_verify_lists(dev));
  2731. if (obj->gtt_space != NULL) {
  2732. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  2733. (map_and_fenceable && !obj->map_and_fenceable)) {
  2734. WARN(obj->pin_count,
  2735. "bo is already pinned with incorrect alignment:"
  2736. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  2737. " obj->map_and_fenceable=%d\n",
  2738. obj->gtt_offset, alignment,
  2739. map_and_fenceable,
  2740. obj->map_and_fenceable);
  2741. ret = i915_gem_object_unbind(obj);
  2742. if (ret)
  2743. return ret;
  2744. }
  2745. }
  2746. if (obj->gtt_space == NULL) {
  2747. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  2748. map_and_fenceable);
  2749. if (ret)
  2750. return ret;
  2751. }
  2752. if (obj->pin_count++ == 0) {
  2753. if (!obj->active)
  2754. list_move_tail(&obj->mm_list,
  2755. &dev_priv->mm.pinned_list);
  2756. }
  2757. obj->pin_mappable |= map_and_fenceable;
  2758. WARN_ON(i915_verify_lists(dev));
  2759. return 0;
  2760. }
  2761. void
  2762. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  2763. {
  2764. struct drm_device *dev = obj->base.dev;
  2765. drm_i915_private_t *dev_priv = dev->dev_private;
  2766. WARN_ON(i915_verify_lists(dev));
  2767. BUG_ON(obj->pin_count == 0);
  2768. BUG_ON(obj->gtt_space == NULL);
  2769. if (--obj->pin_count == 0) {
  2770. if (!obj->active)
  2771. list_move_tail(&obj->mm_list,
  2772. &dev_priv->mm.inactive_list);
  2773. obj->pin_mappable = false;
  2774. }
  2775. WARN_ON(i915_verify_lists(dev));
  2776. }
  2777. int
  2778. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  2779. struct drm_file *file)
  2780. {
  2781. struct drm_i915_gem_pin *args = data;
  2782. struct drm_i915_gem_object *obj;
  2783. int ret;
  2784. ret = i915_mutex_lock_interruptible(dev);
  2785. if (ret)
  2786. return ret;
  2787. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2788. if (&obj->base == NULL) {
  2789. ret = -ENOENT;
  2790. goto unlock;
  2791. }
  2792. if (obj->madv != I915_MADV_WILLNEED) {
  2793. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  2794. ret = -EINVAL;
  2795. goto out;
  2796. }
  2797. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  2798. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  2799. args->handle);
  2800. ret = -EINVAL;
  2801. goto out;
  2802. }
  2803. obj->user_pin_count++;
  2804. obj->pin_filp = file;
  2805. if (obj->user_pin_count == 1) {
  2806. ret = i915_gem_object_pin(obj, args->alignment, true);
  2807. if (ret)
  2808. goto out;
  2809. }
  2810. /* XXX - flush the CPU caches for pinned objects
  2811. * as the X server doesn't manage domains yet
  2812. */
  2813. i915_gem_object_flush_cpu_write_domain(obj);
  2814. args->offset = obj->gtt_offset;
  2815. out:
  2816. drm_gem_object_unreference(&obj->base);
  2817. unlock:
  2818. mutex_unlock(&dev->struct_mutex);
  2819. return ret;
  2820. }
  2821. int
  2822. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2823. struct drm_file *file)
  2824. {
  2825. struct drm_i915_gem_pin *args = data;
  2826. struct drm_i915_gem_object *obj;
  2827. int ret;
  2828. ret = i915_mutex_lock_interruptible(dev);
  2829. if (ret)
  2830. return ret;
  2831. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2832. if (&obj->base == NULL) {
  2833. ret = -ENOENT;
  2834. goto unlock;
  2835. }
  2836. if (obj->pin_filp != file) {
  2837. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  2838. args->handle);
  2839. ret = -EINVAL;
  2840. goto out;
  2841. }
  2842. obj->user_pin_count--;
  2843. if (obj->user_pin_count == 0) {
  2844. obj->pin_filp = NULL;
  2845. i915_gem_object_unpin(obj);
  2846. }
  2847. out:
  2848. drm_gem_object_unreference(&obj->base);
  2849. unlock:
  2850. mutex_unlock(&dev->struct_mutex);
  2851. return ret;
  2852. }
  2853. int
  2854. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2855. struct drm_file *file)
  2856. {
  2857. struct drm_i915_gem_busy *args = data;
  2858. struct drm_i915_gem_object *obj;
  2859. int ret;
  2860. ret = i915_mutex_lock_interruptible(dev);
  2861. if (ret)
  2862. return ret;
  2863. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2864. if (&obj->base == NULL) {
  2865. ret = -ENOENT;
  2866. goto unlock;
  2867. }
  2868. /* Count all active objects as busy, even if they are currently not used
  2869. * by the gpu. Users of this interface expect objects to eventually
  2870. * become non-busy without any further actions, therefore emit any
  2871. * necessary flushes here.
  2872. */
  2873. args->busy = obj->active;
  2874. if (args->busy) {
  2875. /* Unconditionally flush objects, even when the gpu still uses this
  2876. * object. Userspace calling this function indicates that it wants to
  2877. * use this buffer rather sooner than later, so issuing the required
  2878. * flush earlier is beneficial.
  2879. */
  2880. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
  2881. ret = i915_gem_flush_ring(obj->ring,
  2882. 0, obj->base.write_domain);
  2883. } else if (obj->ring->outstanding_lazy_request ==
  2884. obj->last_rendering_seqno) {
  2885. struct drm_i915_gem_request *request;
  2886. /* This ring is not being cleared by active usage,
  2887. * so emit a request to do so.
  2888. */
  2889. request = kzalloc(sizeof(*request), GFP_KERNEL);
  2890. if (request) {
  2891. ret = i915_add_request(obj->ring, NULL, request);
  2892. if (ret)
  2893. kfree(request);
  2894. } else
  2895. ret = -ENOMEM;
  2896. }
  2897. /* Update the active list for the hardware's current position.
  2898. * Otherwise this only updates on a delayed timer or when irqs
  2899. * are actually unmasked, and our working set ends up being
  2900. * larger than required.
  2901. */
  2902. i915_gem_retire_requests_ring(obj->ring);
  2903. args->busy = obj->active;
  2904. }
  2905. drm_gem_object_unreference(&obj->base);
  2906. unlock:
  2907. mutex_unlock(&dev->struct_mutex);
  2908. return ret;
  2909. }
  2910. int
  2911. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  2912. struct drm_file *file_priv)
  2913. {
  2914. return i915_gem_ring_throttle(dev, file_priv);
  2915. }
  2916. int
  2917. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  2918. struct drm_file *file_priv)
  2919. {
  2920. struct drm_i915_gem_madvise *args = data;
  2921. struct drm_i915_gem_object *obj;
  2922. int ret;
  2923. switch (args->madv) {
  2924. case I915_MADV_DONTNEED:
  2925. case I915_MADV_WILLNEED:
  2926. break;
  2927. default:
  2928. return -EINVAL;
  2929. }
  2930. ret = i915_mutex_lock_interruptible(dev);
  2931. if (ret)
  2932. return ret;
  2933. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  2934. if (&obj->base == NULL) {
  2935. ret = -ENOENT;
  2936. goto unlock;
  2937. }
  2938. if (obj->pin_count) {
  2939. ret = -EINVAL;
  2940. goto out;
  2941. }
  2942. if (obj->madv != __I915_MADV_PURGED)
  2943. obj->madv = args->madv;
  2944. /* if the object is no longer bound, discard its backing storage */
  2945. if (i915_gem_object_is_purgeable(obj) &&
  2946. obj->gtt_space == NULL)
  2947. i915_gem_object_truncate(obj);
  2948. args->retained = obj->madv != __I915_MADV_PURGED;
  2949. out:
  2950. drm_gem_object_unreference(&obj->base);
  2951. unlock:
  2952. mutex_unlock(&dev->struct_mutex);
  2953. return ret;
  2954. }
  2955. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  2956. size_t size)
  2957. {
  2958. struct drm_i915_private *dev_priv = dev->dev_private;
  2959. struct drm_i915_gem_object *obj;
  2960. struct address_space *mapping;
  2961. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  2962. if (obj == NULL)
  2963. return NULL;
  2964. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  2965. kfree(obj);
  2966. return NULL;
  2967. }
  2968. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  2969. mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
  2970. i915_gem_info_add_obj(dev_priv, size);
  2971. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2972. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2973. if (HAS_LLC(dev)) {
  2974. /* On some devices, we can have the GPU use the LLC (the CPU
  2975. * cache) for about a 10% performance improvement
  2976. * compared to uncached. Graphics requests other than
  2977. * display scanout are coherent with the CPU in
  2978. * accessing this cache. This means in this mode we
  2979. * don't need to clflush on the CPU side, and on the
  2980. * GPU side we only need to flush internal caches to
  2981. * get data visible to the CPU.
  2982. *
  2983. * However, we maintain the display planes as UC, and so
  2984. * need to rebind when first used as such.
  2985. */
  2986. obj->cache_level = I915_CACHE_LLC;
  2987. } else
  2988. obj->cache_level = I915_CACHE_NONE;
  2989. obj->base.driver_private = NULL;
  2990. obj->fence_reg = I915_FENCE_REG_NONE;
  2991. INIT_LIST_HEAD(&obj->mm_list);
  2992. INIT_LIST_HEAD(&obj->gtt_list);
  2993. INIT_LIST_HEAD(&obj->ring_list);
  2994. INIT_LIST_HEAD(&obj->exec_list);
  2995. INIT_LIST_HEAD(&obj->gpu_write_list);
  2996. obj->madv = I915_MADV_WILLNEED;
  2997. /* Avoid an unnecessary call to unbind on the first bind. */
  2998. obj->map_and_fenceable = true;
  2999. return obj;
  3000. }
  3001. int i915_gem_init_object(struct drm_gem_object *obj)
  3002. {
  3003. BUG();
  3004. return 0;
  3005. }
  3006. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
  3007. {
  3008. struct drm_device *dev = obj->base.dev;
  3009. drm_i915_private_t *dev_priv = dev->dev_private;
  3010. int ret;
  3011. ret = i915_gem_object_unbind(obj);
  3012. if (ret == -ERESTARTSYS) {
  3013. list_move(&obj->mm_list,
  3014. &dev_priv->mm.deferred_free_list);
  3015. return;
  3016. }
  3017. trace_i915_gem_object_destroy(obj);
  3018. if (obj->base.map_list.map)
  3019. drm_gem_free_mmap_offset(&obj->base);
  3020. drm_gem_object_release(&obj->base);
  3021. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3022. kfree(obj->page_cpu_valid);
  3023. kfree(obj->bit_17);
  3024. kfree(obj);
  3025. }
  3026. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3027. {
  3028. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3029. struct drm_device *dev = obj->base.dev;
  3030. while (obj->pin_count > 0)
  3031. i915_gem_object_unpin(obj);
  3032. if (obj->phys_obj)
  3033. i915_gem_detach_phys_object(dev, obj);
  3034. i915_gem_free_object_tail(obj);
  3035. }
  3036. int
  3037. i915_gem_idle(struct drm_device *dev)
  3038. {
  3039. drm_i915_private_t *dev_priv = dev->dev_private;
  3040. int ret;
  3041. mutex_lock(&dev->struct_mutex);
  3042. if (dev_priv->mm.suspended) {
  3043. mutex_unlock(&dev->struct_mutex);
  3044. return 0;
  3045. }
  3046. ret = i915_gpu_idle(dev, true);
  3047. if (ret) {
  3048. mutex_unlock(&dev->struct_mutex);
  3049. return ret;
  3050. }
  3051. /* Under UMS, be paranoid and evict. */
  3052. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3053. ret = i915_gem_evict_inactive(dev, false);
  3054. if (ret) {
  3055. mutex_unlock(&dev->struct_mutex);
  3056. return ret;
  3057. }
  3058. }
  3059. i915_gem_reset_fences(dev);
  3060. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3061. * We need to replace this with a semaphore, or something.
  3062. * And not confound mm.suspended!
  3063. */
  3064. dev_priv->mm.suspended = 1;
  3065. del_timer_sync(&dev_priv->hangcheck_timer);
  3066. i915_kernel_lost_context(dev);
  3067. i915_gem_cleanup_ringbuffer(dev);
  3068. mutex_unlock(&dev->struct_mutex);
  3069. /* Cancel the retire work handler, which should be idle now. */
  3070. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3071. return 0;
  3072. }
  3073. void i915_gem_init_swizzling(struct drm_device *dev)
  3074. {
  3075. drm_i915_private_t *dev_priv = dev->dev_private;
  3076. if (INTEL_INFO(dev)->gen < 5 ||
  3077. dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
  3078. return;
  3079. I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
  3080. DISP_TILE_SURFACE_SWIZZLING);
  3081. if (IS_GEN5(dev))
  3082. return;
  3083. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
  3084. if (IS_GEN6(dev))
  3085. I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
  3086. else
  3087. I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
  3088. }
  3089. void i915_gem_init_ppgtt(struct drm_device *dev)
  3090. {
  3091. drm_i915_private_t *dev_priv = dev->dev_private;
  3092. uint32_t pd_offset;
  3093. struct intel_ring_buffer *ring;
  3094. int i;
  3095. if (!dev_priv->mm.aliasing_ppgtt)
  3096. return;
  3097. pd_offset = dev_priv->mm.aliasing_ppgtt->pd_offset;
  3098. pd_offset /= 64; /* in cachelines, */
  3099. pd_offset <<= 16;
  3100. if (INTEL_INFO(dev)->gen == 6) {
  3101. uint32_t ecochk = I915_READ(GAM_ECOCHK);
  3102. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  3103. ECOCHK_PPGTT_CACHE64B);
  3104. I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
  3105. } else if (INTEL_INFO(dev)->gen >= 7) {
  3106. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  3107. /* GFX_MODE is per-ring on gen7+ */
  3108. }
  3109. for (i = 0; i < I915_NUM_RINGS; i++) {
  3110. ring = &dev_priv->ring[i];
  3111. if (INTEL_INFO(dev)->gen >= 7)
  3112. I915_WRITE(RING_MODE_GEN7(ring),
  3113. GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
  3114. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  3115. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  3116. }
  3117. }
  3118. int
  3119. i915_gem_init_hw(struct drm_device *dev)
  3120. {
  3121. drm_i915_private_t *dev_priv = dev->dev_private;
  3122. int ret;
  3123. i915_gem_init_swizzling(dev);
  3124. ret = intel_init_render_ring_buffer(dev);
  3125. if (ret)
  3126. return ret;
  3127. if (HAS_BSD(dev)) {
  3128. ret = intel_init_bsd_ring_buffer(dev);
  3129. if (ret)
  3130. goto cleanup_render_ring;
  3131. }
  3132. if (HAS_BLT(dev)) {
  3133. ret = intel_init_blt_ring_buffer(dev);
  3134. if (ret)
  3135. goto cleanup_bsd_ring;
  3136. }
  3137. dev_priv->next_seqno = 1;
  3138. i915_gem_init_ppgtt(dev);
  3139. return 0;
  3140. cleanup_bsd_ring:
  3141. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3142. cleanup_render_ring:
  3143. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3144. return ret;
  3145. }
  3146. void
  3147. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3148. {
  3149. drm_i915_private_t *dev_priv = dev->dev_private;
  3150. int i;
  3151. for (i = 0; i < I915_NUM_RINGS; i++)
  3152. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  3153. }
  3154. int
  3155. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3156. struct drm_file *file_priv)
  3157. {
  3158. drm_i915_private_t *dev_priv = dev->dev_private;
  3159. int ret, i;
  3160. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3161. return 0;
  3162. if (atomic_read(&dev_priv->mm.wedged)) {
  3163. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3164. atomic_set(&dev_priv->mm.wedged, 0);
  3165. }
  3166. mutex_lock(&dev->struct_mutex);
  3167. dev_priv->mm.suspended = 0;
  3168. ret = i915_gem_init_hw(dev);
  3169. if (ret != 0) {
  3170. mutex_unlock(&dev->struct_mutex);
  3171. return ret;
  3172. }
  3173. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3174. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3175. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3176. for (i = 0; i < I915_NUM_RINGS; i++) {
  3177. BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
  3178. BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
  3179. }
  3180. mutex_unlock(&dev->struct_mutex);
  3181. ret = drm_irq_install(dev);
  3182. if (ret)
  3183. goto cleanup_ringbuffer;
  3184. return 0;
  3185. cleanup_ringbuffer:
  3186. mutex_lock(&dev->struct_mutex);
  3187. i915_gem_cleanup_ringbuffer(dev);
  3188. dev_priv->mm.suspended = 1;
  3189. mutex_unlock(&dev->struct_mutex);
  3190. return ret;
  3191. }
  3192. int
  3193. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3194. struct drm_file *file_priv)
  3195. {
  3196. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3197. return 0;
  3198. drm_irq_uninstall(dev);
  3199. return i915_gem_idle(dev);
  3200. }
  3201. void
  3202. i915_gem_lastclose(struct drm_device *dev)
  3203. {
  3204. int ret;
  3205. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3206. return;
  3207. ret = i915_gem_idle(dev);
  3208. if (ret)
  3209. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3210. }
  3211. static void
  3212. init_ring_lists(struct intel_ring_buffer *ring)
  3213. {
  3214. INIT_LIST_HEAD(&ring->active_list);
  3215. INIT_LIST_HEAD(&ring->request_list);
  3216. INIT_LIST_HEAD(&ring->gpu_write_list);
  3217. }
  3218. void
  3219. i915_gem_load(struct drm_device *dev)
  3220. {
  3221. int i;
  3222. drm_i915_private_t *dev_priv = dev->dev_private;
  3223. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3224. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  3225. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3226. INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
  3227. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3228. INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
  3229. INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
  3230. for (i = 0; i < I915_NUM_RINGS; i++)
  3231. init_ring_lists(&dev_priv->ring[i]);
  3232. for (i = 0; i < I915_MAX_NUM_FENCES; i++)
  3233. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3234. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3235. i915_gem_retire_work_handler);
  3236. init_completion(&dev_priv->error_completion);
  3237. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3238. if (IS_GEN3(dev)) {
  3239. u32 tmp = I915_READ(MI_ARB_STATE);
  3240. if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
  3241. /* arb state is a masked write, so set bit + bit in mask */
  3242. tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
  3243. I915_WRITE(MI_ARB_STATE, tmp);
  3244. }
  3245. }
  3246. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3247. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3248. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3249. dev_priv->fence_reg_start = 3;
  3250. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3251. dev_priv->num_fence_regs = 16;
  3252. else
  3253. dev_priv->num_fence_regs = 8;
  3254. /* Initialize fence registers to zero */
  3255. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  3256. i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
  3257. }
  3258. i915_gem_detect_bit_6_swizzle(dev);
  3259. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3260. dev_priv->mm.interruptible = true;
  3261. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3262. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3263. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3264. }
  3265. /*
  3266. * Create a physically contiguous memory object for this object
  3267. * e.g. for cursor + overlay regs
  3268. */
  3269. static int i915_gem_init_phys_object(struct drm_device *dev,
  3270. int id, int size, int align)
  3271. {
  3272. drm_i915_private_t *dev_priv = dev->dev_private;
  3273. struct drm_i915_gem_phys_object *phys_obj;
  3274. int ret;
  3275. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3276. return 0;
  3277. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3278. if (!phys_obj)
  3279. return -ENOMEM;
  3280. phys_obj->id = id;
  3281. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3282. if (!phys_obj->handle) {
  3283. ret = -ENOMEM;
  3284. goto kfree_obj;
  3285. }
  3286. #ifdef CONFIG_X86
  3287. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3288. #endif
  3289. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3290. return 0;
  3291. kfree_obj:
  3292. kfree(phys_obj);
  3293. return ret;
  3294. }
  3295. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3296. {
  3297. drm_i915_private_t *dev_priv = dev->dev_private;
  3298. struct drm_i915_gem_phys_object *phys_obj;
  3299. if (!dev_priv->mm.phys_objs[id - 1])
  3300. return;
  3301. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3302. if (phys_obj->cur_obj) {
  3303. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3304. }
  3305. #ifdef CONFIG_X86
  3306. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3307. #endif
  3308. drm_pci_free(dev, phys_obj->handle);
  3309. kfree(phys_obj);
  3310. dev_priv->mm.phys_objs[id - 1] = NULL;
  3311. }
  3312. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3313. {
  3314. int i;
  3315. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3316. i915_gem_free_phys_object(dev, i);
  3317. }
  3318. void i915_gem_detach_phys_object(struct drm_device *dev,
  3319. struct drm_i915_gem_object *obj)
  3320. {
  3321. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3322. char *vaddr;
  3323. int i;
  3324. int page_count;
  3325. if (!obj->phys_obj)
  3326. return;
  3327. vaddr = obj->phys_obj->handle->vaddr;
  3328. page_count = obj->base.size / PAGE_SIZE;
  3329. for (i = 0; i < page_count; i++) {
  3330. struct page *page = shmem_read_mapping_page(mapping, i);
  3331. if (!IS_ERR(page)) {
  3332. char *dst = kmap_atomic(page);
  3333. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3334. kunmap_atomic(dst);
  3335. drm_clflush_pages(&page, 1);
  3336. set_page_dirty(page);
  3337. mark_page_accessed(page);
  3338. page_cache_release(page);
  3339. }
  3340. }
  3341. intel_gtt_chipset_flush();
  3342. obj->phys_obj->cur_obj = NULL;
  3343. obj->phys_obj = NULL;
  3344. }
  3345. int
  3346. i915_gem_attach_phys_object(struct drm_device *dev,
  3347. struct drm_i915_gem_object *obj,
  3348. int id,
  3349. int align)
  3350. {
  3351. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3352. drm_i915_private_t *dev_priv = dev->dev_private;
  3353. int ret = 0;
  3354. int page_count;
  3355. int i;
  3356. if (id > I915_MAX_PHYS_OBJECT)
  3357. return -EINVAL;
  3358. if (obj->phys_obj) {
  3359. if (obj->phys_obj->id == id)
  3360. return 0;
  3361. i915_gem_detach_phys_object(dev, obj);
  3362. }
  3363. /* create a new object */
  3364. if (!dev_priv->mm.phys_objs[id - 1]) {
  3365. ret = i915_gem_init_phys_object(dev, id,
  3366. obj->base.size, align);
  3367. if (ret) {
  3368. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3369. id, obj->base.size);
  3370. return ret;
  3371. }
  3372. }
  3373. /* bind to the object */
  3374. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3375. obj->phys_obj->cur_obj = obj;
  3376. page_count = obj->base.size / PAGE_SIZE;
  3377. for (i = 0; i < page_count; i++) {
  3378. struct page *page;
  3379. char *dst, *src;
  3380. page = shmem_read_mapping_page(mapping, i);
  3381. if (IS_ERR(page))
  3382. return PTR_ERR(page);
  3383. src = kmap_atomic(page);
  3384. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3385. memcpy(dst, src, PAGE_SIZE);
  3386. kunmap_atomic(src);
  3387. mark_page_accessed(page);
  3388. page_cache_release(page);
  3389. }
  3390. return 0;
  3391. }
  3392. static int
  3393. i915_gem_phys_pwrite(struct drm_device *dev,
  3394. struct drm_i915_gem_object *obj,
  3395. struct drm_i915_gem_pwrite *args,
  3396. struct drm_file *file_priv)
  3397. {
  3398. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3399. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  3400. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3401. unsigned long unwritten;
  3402. /* The physical object once assigned is fixed for the lifetime
  3403. * of the obj, so we can safely drop the lock and continue
  3404. * to access vaddr.
  3405. */
  3406. mutex_unlock(&dev->struct_mutex);
  3407. unwritten = copy_from_user(vaddr, user_data, args->size);
  3408. mutex_lock(&dev->struct_mutex);
  3409. if (unwritten)
  3410. return -EFAULT;
  3411. }
  3412. intel_gtt_chipset_flush();
  3413. return 0;
  3414. }
  3415. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3416. {
  3417. struct drm_i915_file_private *file_priv = file->driver_priv;
  3418. /* Clean up our request list when the client is going away, so that
  3419. * later retire_requests won't dereference our soon-to-be-gone
  3420. * file_priv.
  3421. */
  3422. spin_lock(&file_priv->mm.lock);
  3423. while (!list_empty(&file_priv->mm.request_list)) {
  3424. struct drm_i915_gem_request *request;
  3425. request = list_first_entry(&file_priv->mm.request_list,
  3426. struct drm_i915_gem_request,
  3427. client_list);
  3428. list_del(&request->client_list);
  3429. request->file_priv = NULL;
  3430. }
  3431. spin_unlock(&file_priv->mm.lock);
  3432. }
  3433. static int
  3434. i915_gpu_is_active(struct drm_device *dev)
  3435. {
  3436. drm_i915_private_t *dev_priv = dev->dev_private;
  3437. int lists_empty;
  3438. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  3439. list_empty(&dev_priv->mm.active_list);
  3440. return !lists_empty;
  3441. }
  3442. static int
  3443. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3444. {
  3445. struct drm_i915_private *dev_priv =
  3446. container_of(shrinker,
  3447. struct drm_i915_private,
  3448. mm.inactive_shrinker);
  3449. struct drm_device *dev = dev_priv->dev;
  3450. struct drm_i915_gem_object *obj, *next;
  3451. int nr_to_scan = sc->nr_to_scan;
  3452. int cnt;
  3453. if (!mutex_trylock(&dev->struct_mutex))
  3454. return 0;
  3455. /* "fast-path" to count number of available objects */
  3456. if (nr_to_scan == 0) {
  3457. cnt = 0;
  3458. list_for_each_entry(obj,
  3459. &dev_priv->mm.inactive_list,
  3460. mm_list)
  3461. cnt++;
  3462. mutex_unlock(&dev->struct_mutex);
  3463. return cnt / 100 * sysctl_vfs_cache_pressure;
  3464. }
  3465. rescan:
  3466. /* first scan for clean buffers */
  3467. i915_gem_retire_requests(dev);
  3468. list_for_each_entry_safe(obj, next,
  3469. &dev_priv->mm.inactive_list,
  3470. mm_list) {
  3471. if (i915_gem_object_is_purgeable(obj)) {
  3472. if (i915_gem_object_unbind(obj) == 0 &&
  3473. --nr_to_scan == 0)
  3474. break;
  3475. }
  3476. }
  3477. /* second pass, evict/count anything still on the inactive list */
  3478. cnt = 0;
  3479. list_for_each_entry_safe(obj, next,
  3480. &dev_priv->mm.inactive_list,
  3481. mm_list) {
  3482. if (nr_to_scan &&
  3483. i915_gem_object_unbind(obj) == 0)
  3484. nr_to_scan--;
  3485. else
  3486. cnt++;
  3487. }
  3488. if (nr_to_scan && i915_gpu_is_active(dev)) {
  3489. /*
  3490. * We are desperate for pages, so as a last resort, wait
  3491. * for the GPU to finish and discard whatever we can.
  3492. * This has a dramatic impact to reduce the number of
  3493. * OOM-killer events whilst running the GPU aggressively.
  3494. */
  3495. if (i915_gpu_idle(dev, true) == 0)
  3496. goto rescan;
  3497. }
  3498. mutex_unlock(&dev->struct_mutex);
  3499. return cnt / 100 * sysctl_vfs_cache_pressure;
  3500. }