omap_hwmod_44xx_data.c 155 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <plat/omap_hwmod.h>
  24. #include <plat/i2c.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "wd_timer.h"
  37. /* Base offset for all OMAP4 interrupts external to MPUSS */
  38. #define OMAP44XX_IRQ_GIC_START 32
  39. /* Base offset for all OMAP4 dma requests */
  40. #define OMAP44XX_DMA_REQ_START 1
  41. /*
  42. * IP blocks
  43. */
  44. /*
  45. * 'c2c_target_fw' class
  46. * instance(s): c2c_target_fw
  47. */
  48. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  49. .name = "c2c_target_fw",
  50. };
  51. /* c2c_target_fw */
  52. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  53. .name = "c2c_target_fw",
  54. .class = &omap44xx_c2c_target_fw_hwmod_class,
  55. .clkdm_name = "d2d_clkdm",
  56. .prcm = {
  57. .omap4 = {
  58. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  59. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  60. },
  61. },
  62. };
  63. /*
  64. * 'dmm' class
  65. * instance(s): dmm
  66. */
  67. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  68. .name = "dmm",
  69. };
  70. /* dmm */
  71. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  72. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  73. { .irq = -1 }
  74. };
  75. static struct omap_hwmod omap44xx_dmm_hwmod = {
  76. .name = "dmm",
  77. .class = &omap44xx_dmm_hwmod_class,
  78. .clkdm_name = "l3_emif_clkdm",
  79. .mpu_irqs = omap44xx_dmm_irqs,
  80. .prcm = {
  81. .omap4 = {
  82. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  83. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  84. },
  85. },
  86. };
  87. /*
  88. * 'emif_fw' class
  89. * instance(s): emif_fw
  90. */
  91. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  92. .name = "emif_fw",
  93. };
  94. /* emif_fw */
  95. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  96. .name = "emif_fw",
  97. .class = &omap44xx_emif_fw_hwmod_class,
  98. .clkdm_name = "l3_emif_clkdm",
  99. .prcm = {
  100. .omap4 = {
  101. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  102. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  103. },
  104. },
  105. };
  106. /*
  107. * 'l3' class
  108. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  109. */
  110. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  111. .name = "l3",
  112. };
  113. /* l3_instr */
  114. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  115. .name = "l3_instr",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_instr_clkdm",
  118. .prcm = {
  119. .omap4 = {
  120. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  121. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  122. .modulemode = MODULEMODE_HWCTRL,
  123. },
  124. },
  125. };
  126. /* l3_main_1 */
  127. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  128. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  129. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  130. { .irq = -1 }
  131. };
  132. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  133. .name = "l3_main_1",
  134. .class = &omap44xx_l3_hwmod_class,
  135. .clkdm_name = "l3_1_clkdm",
  136. .mpu_irqs = omap44xx_l3_main_1_irqs,
  137. .prcm = {
  138. .omap4 = {
  139. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  140. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  141. },
  142. },
  143. };
  144. /* l3_main_2 */
  145. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  146. .name = "l3_main_2",
  147. .class = &omap44xx_l3_hwmod_class,
  148. .clkdm_name = "l3_2_clkdm",
  149. .prcm = {
  150. .omap4 = {
  151. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  152. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  153. },
  154. },
  155. };
  156. /* l3_main_3 */
  157. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  158. .name = "l3_main_3",
  159. .class = &omap44xx_l3_hwmod_class,
  160. .clkdm_name = "l3_instr_clkdm",
  161. .prcm = {
  162. .omap4 = {
  163. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  164. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  165. .modulemode = MODULEMODE_HWCTRL,
  166. },
  167. },
  168. };
  169. /*
  170. * 'l4' class
  171. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  172. */
  173. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  174. .name = "l4",
  175. };
  176. /* l4_abe */
  177. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  178. .name = "l4_abe",
  179. .class = &omap44xx_l4_hwmod_class,
  180. .clkdm_name = "abe_clkdm",
  181. .prcm = {
  182. .omap4 = {
  183. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  184. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  185. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  186. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  187. },
  188. },
  189. };
  190. /* l4_cfg */
  191. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  192. .name = "l4_cfg",
  193. .class = &omap44xx_l4_hwmod_class,
  194. .clkdm_name = "l4_cfg_clkdm",
  195. .prcm = {
  196. .omap4 = {
  197. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  198. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  199. },
  200. },
  201. };
  202. /* l4_per */
  203. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  204. .name = "l4_per",
  205. .class = &omap44xx_l4_hwmod_class,
  206. .clkdm_name = "l4_per_clkdm",
  207. .prcm = {
  208. .omap4 = {
  209. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  210. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  211. },
  212. },
  213. };
  214. /* l4_wkup */
  215. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  216. .name = "l4_wkup",
  217. .class = &omap44xx_l4_hwmod_class,
  218. .clkdm_name = "l4_wkup_clkdm",
  219. .prcm = {
  220. .omap4 = {
  221. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  222. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  223. },
  224. },
  225. };
  226. /*
  227. * 'mpu_bus' class
  228. * instance(s): mpu_private
  229. */
  230. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  231. .name = "mpu_bus",
  232. };
  233. /* mpu_private */
  234. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  235. .name = "mpu_private",
  236. .class = &omap44xx_mpu_bus_hwmod_class,
  237. .clkdm_name = "mpuss_clkdm",
  238. .prcm = {
  239. .omap4 = {
  240. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  241. },
  242. },
  243. };
  244. /*
  245. * 'ocp_wp_noc' class
  246. * instance(s): ocp_wp_noc
  247. */
  248. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  249. .name = "ocp_wp_noc",
  250. };
  251. /* ocp_wp_noc */
  252. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  253. .name = "ocp_wp_noc",
  254. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  255. .clkdm_name = "l3_instr_clkdm",
  256. .prcm = {
  257. .omap4 = {
  258. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  259. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  260. .modulemode = MODULEMODE_HWCTRL,
  261. },
  262. },
  263. };
  264. /*
  265. * Modules omap_hwmod structures
  266. *
  267. * The following IPs are excluded for the moment because:
  268. * - They do not need an explicit SW control using omap_hwmod API.
  269. * - They still need to be validated with the driver
  270. * properly adapted to omap_hwmod / omap_device
  271. *
  272. * usim
  273. */
  274. /*
  275. * 'aess' class
  276. * audio engine sub system
  277. */
  278. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  279. .rev_offs = 0x0000,
  280. .sysc_offs = 0x0010,
  281. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  282. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  283. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  284. MSTANDBY_SMART_WKUP),
  285. .sysc_fields = &omap_hwmod_sysc_type2,
  286. };
  287. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  288. .name = "aess",
  289. .sysc = &omap44xx_aess_sysc,
  290. };
  291. /* aess */
  292. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  293. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  294. { .irq = -1 }
  295. };
  296. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  297. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  298. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  299. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  305. { .dma_req = -1 }
  306. };
  307. static struct omap_hwmod omap44xx_aess_hwmod = {
  308. .name = "aess",
  309. .class = &omap44xx_aess_hwmod_class,
  310. .clkdm_name = "abe_clkdm",
  311. .mpu_irqs = omap44xx_aess_irqs,
  312. .sdma_reqs = omap44xx_aess_sdma_reqs,
  313. .main_clk = "aess_fck",
  314. .prcm = {
  315. .omap4 = {
  316. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  317. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  318. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  319. .modulemode = MODULEMODE_SWCTRL,
  320. },
  321. },
  322. };
  323. /*
  324. * 'c2c' class
  325. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  326. * soc
  327. */
  328. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  329. .name = "c2c",
  330. };
  331. /* c2c */
  332. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  333. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  334. { .irq = -1 }
  335. };
  336. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  337. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  338. { .dma_req = -1 }
  339. };
  340. static struct omap_hwmod omap44xx_c2c_hwmod = {
  341. .name = "c2c",
  342. .class = &omap44xx_c2c_hwmod_class,
  343. .clkdm_name = "d2d_clkdm",
  344. .mpu_irqs = omap44xx_c2c_irqs,
  345. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  346. .prcm = {
  347. .omap4 = {
  348. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  349. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  350. },
  351. },
  352. };
  353. /*
  354. * 'counter' class
  355. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  356. */
  357. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  358. .rev_offs = 0x0000,
  359. .sysc_offs = 0x0004,
  360. .sysc_flags = SYSC_HAS_SIDLEMODE,
  361. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  362. .sysc_fields = &omap_hwmod_sysc_type1,
  363. };
  364. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  365. .name = "counter",
  366. .sysc = &omap44xx_counter_sysc,
  367. };
  368. /* counter_32k */
  369. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  370. .name = "counter_32k",
  371. .class = &omap44xx_counter_hwmod_class,
  372. .clkdm_name = "l4_wkup_clkdm",
  373. .flags = HWMOD_SWSUP_SIDLE,
  374. .main_clk = "sys_32k_ck",
  375. .prcm = {
  376. .omap4 = {
  377. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  378. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  379. },
  380. },
  381. };
  382. /*
  383. * 'ctrl_module' class
  384. * attila core control module + core pad control module + wkup pad control
  385. * module + attila wkup control module
  386. */
  387. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  388. .rev_offs = 0x0000,
  389. .sysc_offs = 0x0010,
  390. .sysc_flags = SYSC_HAS_SIDLEMODE,
  391. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  392. SIDLE_SMART_WKUP),
  393. .sysc_fields = &omap_hwmod_sysc_type2,
  394. };
  395. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  396. .name = "ctrl_module",
  397. .sysc = &omap44xx_ctrl_module_sysc,
  398. };
  399. /* ctrl_module_core */
  400. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  401. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  402. { .irq = -1 }
  403. };
  404. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  405. .name = "ctrl_module_core",
  406. .class = &omap44xx_ctrl_module_hwmod_class,
  407. .clkdm_name = "l4_cfg_clkdm",
  408. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  409. .prcm = {
  410. .omap4 = {
  411. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  412. },
  413. },
  414. };
  415. /* ctrl_module_pad_core */
  416. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  417. .name = "ctrl_module_pad_core",
  418. .class = &omap44xx_ctrl_module_hwmod_class,
  419. .clkdm_name = "l4_cfg_clkdm",
  420. .prcm = {
  421. .omap4 = {
  422. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  423. },
  424. },
  425. };
  426. /* ctrl_module_wkup */
  427. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  428. .name = "ctrl_module_wkup",
  429. .class = &omap44xx_ctrl_module_hwmod_class,
  430. .clkdm_name = "l4_wkup_clkdm",
  431. .prcm = {
  432. .omap4 = {
  433. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  434. },
  435. },
  436. };
  437. /* ctrl_module_pad_wkup */
  438. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  439. .name = "ctrl_module_pad_wkup",
  440. .class = &omap44xx_ctrl_module_hwmod_class,
  441. .clkdm_name = "l4_wkup_clkdm",
  442. .prcm = {
  443. .omap4 = {
  444. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  445. },
  446. },
  447. };
  448. /*
  449. * 'debugss' class
  450. * debug and emulation sub system
  451. */
  452. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  453. .name = "debugss",
  454. };
  455. /* debugss */
  456. static struct omap_hwmod omap44xx_debugss_hwmod = {
  457. .name = "debugss",
  458. .class = &omap44xx_debugss_hwmod_class,
  459. .clkdm_name = "emu_sys_clkdm",
  460. .main_clk = "trace_clk_div_ck",
  461. .prcm = {
  462. .omap4 = {
  463. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  464. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  465. },
  466. },
  467. };
  468. /*
  469. * 'dma' class
  470. * dma controller for data exchange between memory to memory (i.e. internal or
  471. * external memory) and gp peripherals to memory or memory to gp peripherals
  472. */
  473. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  474. .rev_offs = 0x0000,
  475. .sysc_offs = 0x002c,
  476. .syss_offs = 0x0028,
  477. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  478. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  479. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  480. SYSS_HAS_RESET_STATUS),
  481. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  482. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  483. .sysc_fields = &omap_hwmod_sysc_type1,
  484. };
  485. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  486. .name = "dma",
  487. .sysc = &omap44xx_dma_sysc,
  488. };
  489. /* dma dev_attr */
  490. static struct omap_dma_dev_attr dma_dev_attr = {
  491. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  492. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  493. .lch_count = 32,
  494. };
  495. /* dma_system */
  496. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  497. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  498. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  499. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  501. { .irq = -1 }
  502. };
  503. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  504. .name = "dma_system",
  505. .class = &omap44xx_dma_hwmod_class,
  506. .clkdm_name = "l3_dma_clkdm",
  507. .mpu_irqs = omap44xx_dma_system_irqs,
  508. .main_clk = "l3_div_ck",
  509. .prcm = {
  510. .omap4 = {
  511. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  512. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  513. },
  514. },
  515. .dev_attr = &dma_dev_attr,
  516. };
  517. /*
  518. * 'dmic' class
  519. * digital microphone controller
  520. */
  521. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  522. .rev_offs = 0x0000,
  523. .sysc_offs = 0x0010,
  524. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  525. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  526. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  527. SIDLE_SMART_WKUP),
  528. .sysc_fields = &omap_hwmod_sysc_type2,
  529. };
  530. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  531. .name = "dmic",
  532. .sysc = &omap44xx_dmic_sysc,
  533. };
  534. /* dmic */
  535. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  536. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  537. { .irq = -1 }
  538. };
  539. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  540. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  541. { .dma_req = -1 }
  542. };
  543. static struct omap_hwmod omap44xx_dmic_hwmod = {
  544. .name = "dmic",
  545. .class = &omap44xx_dmic_hwmod_class,
  546. .clkdm_name = "abe_clkdm",
  547. .mpu_irqs = omap44xx_dmic_irqs,
  548. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  549. .main_clk = "dmic_fck",
  550. .prcm = {
  551. .omap4 = {
  552. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  553. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  554. .modulemode = MODULEMODE_SWCTRL,
  555. },
  556. },
  557. };
  558. /*
  559. * 'dsp' class
  560. * dsp sub-system
  561. */
  562. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  563. .name = "dsp",
  564. };
  565. /* dsp */
  566. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  567. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  568. { .irq = -1 }
  569. };
  570. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  571. { .name = "dsp", .rst_shift = 0 },
  572. { .name = "mmu_cache", .rst_shift = 1 },
  573. };
  574. static struct omap_hwmod omap44xx_dsp_hwmod = {
  575. .name = "dsp",
  576. .class = &omap44xx_dsp_hwmod_class,
  577. .clkdm_name = "tesla_clkdm",
  578. .mpu_irqs = omap44xx_dsp_irqs,
  579. .rst_lines = omap44xx_dsp_resets,
  580. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  581. .main_clk = "dsp_fck",
  582. .prcm = {
  583. .omap4 = {
  584. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  585. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  586. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  587. .modulemode = MODULEMODE_HWCTRL,
  588. },
  589. },
  590. };
  591. /*
  592. * 'dss' class
  593. * display sub-system
  594. */
  595. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  596. .rev_offs = 0x0000,
  597. .syss_offs = 0x0014,
  598. .sysc_flags = SYSS_HAS_RESET_STATUS,
  599. };
  600. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  601. .name = "dss",
  602. .sysc = &omap44xx_dss_sysc,
  603. .reset = omap_dss_reset,
  604. };
  605. /* dss */
  606. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  607. { .role = "sys_clk", .clk = "dss_sys_clk" },
  608. { .role = "tv_clk", .clk = "dss_tv_clk" },
  609. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  610. };
  611. static struct omap_hwmod omap44xx_dss_hwmod = {
  612. .name = "dss_core",
  613. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  614. .class = &omap44xx_dss_hwmod_class,
  615. .clkdm_name = "l3_dss_clkdm",
  616. .main_clk = "dss_dss_clk",
  617. .prcm = {
  618. .omap4 = {
  619. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  620. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  621. },
  622. },
  623. .opt_clks = dss_opt_clks,
  624. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  625. };
  626. /*
  627. * 'dispc' class
  628. * display controller
  629. */
  630. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  631. .rev_offs = 0x0000,
  632. .sysc_offs = 0x0010,
  633. .syss_offs = 0x0014,
  634. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  635. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  636. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  637. SYSS_HAS_RESET_STATUS),
  638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  639. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  640. .sysc_fields = &omap_hwmod_sysc_type1,
  641. };
  642. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  643. .name = "dispc",
  644. .sysc = &omap44xx_dispc_sysc,
  645. };
  646. /* dss_dispc */
  647. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  648. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  649. { .irq = -1 }
  650. };
  651. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  652. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  653. { .dma_req = -1 }
  654. };
  655. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  656. .manager_count = 3,
  657. .has_framedonetv_irq = 1
  658. };
  659. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  660. .name = "dss_dispc",
  661. .class = &omap44xx_dispc_hwmod_class,
  662. .clkdm_name = "l3_dss_clkdm",
  663. .mpu_irqs = omap44xx_dss_dispc_irqs,
  664. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  665. .main_clk = "dss_dss_clk",
  666. .prcm = {
  667. .omap4 = {
  668. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  669. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  670. },
  671. },
  672. .dev_attr = &omap44xx_dss_dispc_dev_attr
  673. };
  674. /*
  675. * 'dsi' class
  676. * display serial interface controller
  677. */
  678. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  679. .rev_offs = 0x0000,
  680. .sysc_offs = 0x0010,
  681. .syss_offs = 0x0014,
  682. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  683. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  684. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  685. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  686. .sysc_fields = &omap_hwmod_sysc_type1,
  687. };
  688. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  689. .name = "dsi",
  690. .sysc = &omap44xx_dsi_sysc,
  691. };
  692. /* dss_dsi1 */
  693. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  694. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  695. { .irq = -1 }
  696. };
  697. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  698. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  699. { .dma_req = -1 }
  700. };
  701. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  702. { .role = "sys_clk", .clk = "dss_sys_clk" },
  703. };
  704. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  705. .name = "dss_dsi1",
  706. .class = &omap44xx_dsi_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  709. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  710. .main_clk = "dss_dss_clk",
  711. .prcm = {
  712. .omap4 = {
  713. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  714. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  715. },
  716. },
  717. .opt_clks = dss_dsi1_opt_clks,
  718. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  719. };
  720. /* dss_dsi2 */
  721. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  722. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  723. { .irq = -1 }
  724. };
  725. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  726. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  727. { .dma_req = -1 }
  728. };
  729. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  730. { .role = "sys_clk", .clk = "dss_sys_clk" },
  731. };
  732. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  733. .name = "dss_dsi2",
  734. .class = &omap44xx_dsi_hwmod_class,
  735. .clkdm_name = "l3_dss_clkdm",
  736. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  737. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  738. .main_clk = "dss_dss_clk",
  739. .prcm = {
  740. .omap4 = {
  741. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  742. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  743. },
  744. },
  745. .opt_clks = dss_dsi2_opt_clks,
  746. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  747. };
  748. /*
  749. * 'hdmi' class
  750. * hdmi controller
  751. */
  752. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  753. .rev_offs = 0x0000,
  754. .sysc_offs = 0x0010,
  755. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  756. SYSC_HAS_SOFTRESET),
  757. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  758. SIDLE_SMART_WKUP),
  759. .sysc_fields = &omap_hwmod_sysc_type2,
  760. };
  761. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  762. .name = "hdmi",
  763. .sysc = &omap44xx_hdmi_sysc,
  764. };
  765. /* dss_hdmi */
  766. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  767. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  768. { .irq = -1 }
  769. };
  770. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  771. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  772. { .dma_req = -1 }
  773. };
  774. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  775. { .role = "sys_clk", .clk = "dss_sys_clk" },
  776. };
  777. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  778. .name = "dss_hdmi",
  779. .class = &omap44xx_hdmi_hwmod_class,
  780. .clkdm_name = "l3_dss_clkdm",
  781. /*
  782. * HDMI audio requires to use no-idle mode. Hence,
  783. * set idle mode by software.
  784. */
  785. .flags = HWMOD_SWSUP_SIDLE,
  786. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  787. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  788. .main_clk = "dss_48mhz_clk",
  789. .prcm = {
  790. .omap4 = {
  791. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  792. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  793. },
  794. },
  795. .opt_clks = dss_hdmi_opt_clks,
  796. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  797. };
  798. /*
  799. * 'rfbi' class
  800. * remote frame buffer interface
  801. */
  802. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  803. .rev_offs = 0x0000,
  804. .sysc_offs = 0x0010,
  805. .syss_offs = 0x0014,
  806. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  807. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  808. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  809. .sysc_fields = &omap_hwmod_sysc_type1,
  810. };
  811. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  812. .name = "rfbi",
  813. .sysc = &omap44xx_rfbi_sysc,
  814. };
  815. /* dss_rfbi */
  816. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  817. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  818. { .dma_req = -1 }
  819. };
  820. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  821. { .role = "ick", .clk = "dss_fck" },
  822. };
  823. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  824. .name = "dss_rfbi",
  825. .class = &omap44xx_rfbi_hwmod_class,
  826. .clkdm_name = "l3_dss_clkdm",
  827. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  828. .main_clk = "dss_dss_clk",
  829. .prcm = {
  830. .omap4 = {
  831. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  832. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  833. },
  834. },
  835. .opt_clks = dss_rfbi_opt_clks,
  836. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  837. };
  838. /*
  839. * 'venc' class
  840. * video encoder
  841. */
  842. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  843. .name = "venc",
  844. };
  845. /* dss_venc */
  846. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  847. .name = "dss_venc",
  848. .class = &omap44xx_venc_hwmod_class,
  849. .clkdm_name = "l3_dss_clkdm",
  850. .main_clk = "dss_tv_clk",
  851. .prcm = {
  852. .omap4 = {
  853. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  854. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  855. },
  856. },
  857. };
  858. /*
  859. * 'elm' class
  860. * bch error location module
  861. */
  862. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  863. .rev_offs = 0x0000,
  864. .sysc_offs = 0x0010,
  865. .syss_offs = 0x0014,
  866. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  867. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  868. SYSS_HAS_RESET_STATUS),
  869. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  870. .sysc_fields = &omap_hwmod_sysc_type1,
  871. };
  872. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  873. .name = "elm",
  874. .sysc = &omap44xx_elm_sysc,
  875. };
  876. /* elm */
  877. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  878. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  879. { .irq = -1 }
  880. };
  881. static struct omap_hwmod omap44xx_elm_hwmod = {
  882. .name = "elm",
  883. .class = &omap44xx_elm_hwmod_class,
  884. .clkdm_name = "l4_per_clkdm",
  885. .mpu_irqs = omap44xx_elm_irqs,
  886. .prcm = {
  887. .omap4 = {
  888. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  889. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  890. },
  891. },
  892. };
  893. /*
  894. * 'emif' class
  895. * external memory interface no1
  896. */
  897. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  898. .rev_offs = 0x0000,
  899. };
  900. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  901. .name = "emif",
  902. .sysc = &omap44xx_emif_sysc,
  903. };
  904. /* emif1 */
  905. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  906. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  907. { .irq = -1 }
  908. };
  909. static struct omap_hwmod omap44xx_emif1_hwmod = {
  910. .name = "emif1",
  911. .class = &omap44xx_emif_hwmod_class,
  912. .clkdm_name = "l3_emif_clkdm",
  913. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  914. .mpu_irqs = omap44xx_emif1_irqs,
  915. .main_clk = "ddrphy_ck",
  916. .prcm = {
  917. .omap4 = {
  918. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  919. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  920. .modulemode = MODULEMODE_HWCTRL,
  921. },
  922. },
  923. };
  924. /* emif2 */
  925. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  926. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  927. { .irq = -1 }
  928. };
  929. static struct omap_hwmod omap44xx_emif2_hwmod = {
  930. .name = "emif2",
  931. .class = &omap44xx_emif_hwmod_class,
  932. .clkdm_name = "l3_emif_clkdm",
  933. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  934. .mpu_irqs = omap44xx_emif2_irqs,
  935. .main_clk = "ddrphy_ck",
  936. .prcm = {
  937. .omap4 = {
  938. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  939. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  940. .modulemode = MODULEMODE_HWCTRL,
  941. },
  942. },
  943. };
  944. /*
  945. * 'fdif' class
  946. * face detection hw accelerator module
  947. */
  948. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  949. .rev_offs = 0x0000,
  950. .sysc_offs = 0x0010,
  951. /*
  952. * FDIF needs 100 OCP clk cycles delay after a softreset before
  953. * accessing sysconfig again.
  954. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  955. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  956. *
  957. * TODO: Indicate errata when available.
  958. */
  959. .srst_udelay = 2,
  960. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  961. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  962. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  963. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  964. .sysc_fields = &omap_hwmod_sysc_type2,
  965. };
  966. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  967. .name = "fdif",
  968. .sysc = &omap44xx_fdif_sysc,
  969. };
  970. /* fdif */
  971. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  972. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  973. { .irq = -1 }
  974. };
  975. static struct omap_hwmod omap44xx_fdif_hwmod = {
  976. .name = "fdif",
  977. .class = &omap44xx_fdif_hwmod_class,
  978. .clkdm_name = "iss_clkdm",
  979. .mpu_irqs = omap44xx_fdif_irqs,
  980. .main_clk = "fdif_fck",
  981. .prcm = {
  982. .omap4 = {
  983. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  984. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  985. .modulemode = MODULEMODE_SWCTRL,
  986. },
  987. },
  988. };
  989. /*
  990. * 'gpio' class
  991. * general purpose io module
  992. */
  993. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  994. .rev_offs = 0x0000,
  995. .sysc_offs = 0x0010,
  996. .syss_offs = 0x0114,
  997. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  998. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  999. SYSS_HAS_RESET_STATUS),
  1000. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1001. SIDLE_SMART_WKUP),
  1002. .sysc_fields = &omap_hwmod_sysc_type1,
  1003. };
  1004. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1005. .name = "gpio",
  1006. .sysc = &omap44xx_gpio_sysc,
  1007. .rev = 2,
  1008. };
  1009. /* gpio dev_attr */
  1010. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1011. .bank_width = 32,
  1012. .dbck_flag = true,
  1013. };
  1014. /* gpio1 */
  1015. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1016. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1017. { .irq = -1 }
  1018. };
  1019. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1020. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1021. };
  1022. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1023. .name = "gpio1",
  1024. .class = &omap44xx_gpio_hwmod_class,
  1025. .clkdm_name = "l4_wkup_clkdm",
  1026. .mpu_irqs = omap44xx_gpio1_irqs,
  1027. .main_clk = "gpio1_ick",
  1028. .prcm = {
  1029. .omap4 = {
  1030. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1031. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1032. .modulemode = MODULEMODE_HWCTRL,
  1033. },
  1034. },
  1035. .opt_clks = gpio1_opt_clks,
  1036. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1037. .dev_attr = &gpio_dev_attr,
  1038. };
  1039. /* gpio2 */
  1040. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1041. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1042. { .irq = -1 }
  1043. };
  1044. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1045. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1046. };
  1047. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1048. .name = "gpio2",
  1049. .class = &omap44xx_gpio_hwmod_class,
  1050. .clkdm_name = "l4_per_clkdm",
  1051. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1052. .mpu_irqs = omap44xx_gpio2_irqs,
  1053. .main_clk = "gpio2_ick",
  1054. .prcm = {
  1055. .omap4 = {
  1056. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1057. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1058. .modulemode = MODULEMODE_HWCTRL,
  1059. },
  1060. },
  1061. .opt_clks = gpio2_opt_clks,
  1062. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1063. .dev_attr = &gpio_dev_attr,
  1064. };
  1065. /* gpio3 */
  1066. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1067. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1068. { .irq = -1 }
  1069. };
  1070. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1071. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1072. };
  1073. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1074. .name = "gpio3",
  1075. .class = &omap44xx_gpio_hwmod_class,
  1076. .clkdm_name = "l4_per_clkdm",
  1077. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1078. .mpu_irqs = omap44xx_gpio3_irqs,
  1079. .main_clk = "gpio3_ick",
  1080. .prcm = {
  1081. .omap4 = {
  1082. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1083. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1084. .modulemode = MODULEMODE_HWCTRL,
  1085. },
  1086. },
  1087. .opt_clks = gpio3_opt_clks,
  1088. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1089. .dev_attr = &gpio_dev_attr,
  1090. };
  1091. /* gpio4 */
  1092. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1093. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1094. { .irq = -1 }
  1095. };
  1096. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1097. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1098. };
  1099. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1100. .name = "gpio4",
  1101. .class = &omap44xx_gpio_hwmod_class,
  1102. .clkdm_name = "l4_per_clkdm",
  1103. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1104. .mpu_irqs = omap44xx_gpio4_irqs,
  1105. .main_clk = "gpio4_ick",
  1106. .prcm = {
  1107. .omap4 = {
  1108. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1109. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1110. .modulemode = MODULEMODE_HWCTRL,
  1111. },
  1112. },
  1113. .opt_clks = gpio4_opt_clks,
  1114. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1115. .dev_attr = &gpio_dev_attr,
  1116. };
  1117. /* gpio5 */
  1118. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1119. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1120. { .irq = -1 }
  1121. };
  1122. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1123. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1124. };
  1125. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1126. .name = "gpio5",
  1127. .class = &omap44xx_gpio_hwmod_class,
  1128. .clkdm_name = "l4_per_clkdm",
  1129. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1130. .mpu_irqs = omap44xx_gpio5_irqs,
  1131. .main_clk = "gpio5_ick",
  1132. .prcm = {
  1133. .omap4 = {
  1134. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1135. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1136. .modulemode = MODULEMODE_HWCTRL,
  1137. },
  1138. },
  1139. .opt_clks = gpio5_opt_clks,
  1140. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1141. .dev_attr = &gpio_dev_attr,
  1142. };
  1143. /* gpio6 */
  1144. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1145. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1146. { .irq = -1 }
  1147. };
  1148. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1149. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1150. };
  1151. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1152. .name = "gpio6",
  1153. .class = &omap44xx_gpio_hwmod_class,
  1154. .clkdm_name = "l4_per_clkdm",
  1155. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1156. .mpu_irqs = omap44xx_gpio6_irqs,
  1157. .main_clk = "gpio6_ick",
  1158. .prcm = {
  1159. .omap4 = {
  1160. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1161. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1162. .modulemode = MODULEMODE_HWCTRL,
  1163. },
  1164. },
  1165. .opt_clks = gpio6_opt_clks,
  1166. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1167. .dev_attr = &gpio_dev_attr,
  1168. };
  1169. /*
  1170. * 'gpmc' class
  1171. * general purpose memory controller
  1172. */
  1173. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1174. .rev_offs = 0x0000,
  1175. .sysc_offs = 0x0010,
  1176. .syss_offs = 0x0014,
  1177. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1178. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1179. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1180. .sysc_fields = &omap_hwmod_sysc_type1,
  1181. };
  1182. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1183. .name = "gpmc",
  1184. .sysc = &omap44xx_gpmc_sysc,
  1185. };
  1186. /* gpmc */
  1187. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1188. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1189. { .irq = -1 }
  1190. };
  1191. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1192. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1193. { .dma_req = -1 }
  1194. };
  1195. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1196. .name = "gpmc",
  1197. .class = &omap44xx_gpmc_hwmod_class,
  1198. .clkdm_name = "l3_2_clkdm",
  1199. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1200. .mpu_irqs = omap44xx_gpmc_irqs,
  1201. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1202. .prcm = {
  1203. .omap4 = {
  1204. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1205. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1206. .modulemode = MODULEMODE_HWCTRL,
  1207. },
  1208. },
  1209. };
  1210. /*
  1211. * 'gpu' class
  1212. * 2d/3d graphics accelerator
  1213. */
  1214. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1215. .rev_offs = 0x1fc00,
  1216. .sysc_offs = 0x1fc10,
  1217. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1218. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1219. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1220. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1221. .sysc_fields = &omap_hwmod_sysc_type2,
  1222. };
  1223. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1224. .name = "gpu",
  1225. .sysc = &omap44xx_gpu_sysc,
  1226. };
  1227. /* gpu */
  1228. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1229. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1230. { .irq = -1 }
  1231. };
  1232. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1233. .name = "gpu",
  1234. .class = &omap44xx_gpu_hwmod_class,
  1235. .clkdm_name = "l3_gfx_clkdm",
  1236. .mpu_irqs = omap44xx_gpu_irqs,
  1237. .main_clk = "gpu_fck",
  1238. .prcm = {
  1239. .omap4 = {
  1240. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1241. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1242. .modulemode = MODULEMODE_SWCTRL,
  1243. },
  1244. },
  1245. };
  1246. /*
  1247. * 'hdq1w' class
  1248. * hdq / 1-wire serial interface controller
  1249. */
  1250. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1251. .rev_offs = 0x0000,
  1252. .sysc_offs = 0x0014,
  1253. .syss_offs = 0x0018,
  1254. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1255. SYSS_HAS_RESET_STATUS),
  1256. .sysc_fields = &omap_hwmod_sysc_type1,
  1257. };
  1258. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1259. .name = "hdq1w",
  1260. .sysc = &omap44xx_hdq1w_sysc,
  1261. };
  1262. /* hdq1w */
  1263. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1264. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1265. { .irq = -1 }
  1266. };
  1267. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1268. .name = "hdq1w",
  1269. .class = &omap44xx_hdq1w_hwmod_class,
  1270. .clkdm_name = "l4_per_clkdm",
  1271. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1272. .mpu_irqs = omap44xx_hdq1w_irqs,
  1273. .main_clk = "hdq1w_fck",
  1274. .prcm = {
  1275. .omap4 = {
  1276. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1277. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1278. .modulemode = MODULEMODE_SWCTRL,
  1279. },
  1280. },
  1281. };
  1282. /*
  1283. * 'hsi' class
  1284. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1285. * serial if)
  1286. */
  1287. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1288. .rev_offs = 0x0000,
  1289. .sysc_offs = 0x0010,
  1290. .syss_offs = 0x0014,
  1291. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1292. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1293. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1294. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1295. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1296. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1297. .sysc_fields = &omap_hwmod_sysc_type1,
  1298. };
  1299. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1300. .name = "hsi",
  1301. .sysc = &omap44xx_hsi_sysc,
  1302. };
  1303. /* hsi */
  1304. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1305. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1306. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1307. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1308. { .irq = -1 }
  1309. };
  1310. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1311. .name = "hsi",
  1312. .class = &omap44xx_hsi_hwmod_class,
  1313. .clkdm_name = "l3_init_clkdm",
  1314. .mpu_irqs = omap44xx_hsi_irqs,
  1315. .main_clk = "hsi_fck",
  1316. .prcm = {
  1317. .omap4 = {
  1318. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1319. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1320. .modulemode = MODULEMODE_HWCTRL,
  1321. },
  1322. },
  1323. };
  1324. /*
  1325. * 'i2c' class
  1326. * multimaster high-speed i2c controller
  1327. */
  1328. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1329. .sysc_offs = 0x0010,
  1330. .syss_offs = 0x0090,
  1331. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1332. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1333. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1334. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1335. SIDLE_SMART_WKUP),
  1336. .clockact = CLOCKACT_TEST_ICLK,
  1337. .sysc_fields = &omap_hwmod_sysc_type1,
  1338. };
  1339. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1340. .name = "i2c",
  1341. .sysc = &omap44xx_i2c_sysc,
  1342. .rev = OMAP_I2C_IP_VERSION_2,
  1343. .reset = &omap_i2c_reset,
  1344. };
  1345. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1346. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1347. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1348. };
  1349. /* i2c1 */
  1350. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1351. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1352. { .irq = -1 }
  1353. };
  1354. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1355. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1356. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1357. { .dma_req = -1 }
  1358. };
  1359. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1360. .name = "i2c1",
  1361. .class = &omap44xx_i2c_hwmod_class,
  1362. .clkdm_name = "l4_per_clkdm",
  1363. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1364. .mpu_irqs = omap44xx_i2c1_irqs,
  1365. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1366. .main_clk = "i2c1_fck",
  1367. .prcm = {
  1368. .omap4 = {
  1369. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1370. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1371. .modulemode = MODULEMODE_SWCTRL,
  1372. },
  1373. },
  1374. .dev_attr = &i2c_dev_attr,
  1375. };
  1376. /* i2c2 */
  1377. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1378. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1379. { .irq = -1 }
  1380. };
  1381. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1382. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1383. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1384. { .dma_req = -1 }
  1385. };
  1386. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1387. .name = "i2c2",
  1388. .class = &omap44xx_i2c_hwmod_class,
  1389. .clkdm_name = "l4_per_clkdm",
  1390. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1391. .mpu_irqs = omap44xx_i2c2_irqs,
  1392. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1393. .main_clk = "i2c2_fck",
  1394. .prcm = {
  1395. .omap4 = {
  1396. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1397. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1398. .modulemode = MODULEMODE_SWCTRL,
  1399. },
  1400. },
  1401. .dev_attr = &i2c_dev_attr,
  1402. };
  1403. /* i2c3 */
  1404. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1405. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1406. { .irq = -1 }
  1407. };
  1408. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1409. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1410. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1411. { .dma_req = -1 }
  1412. };
  1413. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1414. .name = "i2c3",
  1415. .class = &omap44xx_i2c_hwmod_class,
  1416. .clkdm_name = "l4_per_clkdm",
  1417. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1418. .mpu_irqs = omap44xx_i2c3_irqs,
  1419. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1420. .main_clk = "i2c3_fck",
  1421. .prcm = {
  1422. .omap4 = {
  1423. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1424. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1425. .modulemode = MODULEMODE_SWCTRL,
  1426. },
  1427. },
  1428. .dev_attr = &i2c_dev_attr,
  1429. };
  1430. /* i2c4 */
  1431. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1432. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1433. { .irq = -1 }
  1434. };
  1435. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1436. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1437. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1438. { .dma_req = -1 }
  1439. };
  1440. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1441. .name = "i2c4",
  1442. .class = &omap44xx_i2c_hwmod_class,
  1443. .clkdm_name = "l4_per_clkdm",
  1444. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1445. .mpu_irqs = omap44xx_i2c4_irqs,
  1446. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1447. .main_clk = "i2c4_fck",
  1448. .prcm = {
  1449. .omap4 = {
  1450. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1451. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1452. .modulemode = MODULEMODE_SWCTRL,
  1453. },
  1454. },
  1455. .dev_attr = &i2c_dev_attr,
  1456. };
  1457. /*
  1458. * 'ipu' class
  1459. * imaging processor unit
  1460. */
  1461. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1462. .name = "ipu",
  1463. };
  1464. /* ipu */
  1465. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1466. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1467. { .irq = -1 }
  1468. };
  1469. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1470. { .name = "cpu0", .rst_shift = 0 },
  1471. { .name = "cpu1", .rst_shift = 1 },
  1472. { .name = "mmu_cache", .rst_shift = 2 },
  1473. };
  1474. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1475. .name = "ipu",
  1476. .class = &omap44xx_ipu_hwmod_class,
  1477. .clkdm_name = "ducati_clkdm",
  1478. .mpu_irqs = omap44xx_ipu_irqs,
  1479. .rst_lines = omap44xx_ipu_resets,
  1480. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1481. .main_clk = "ipu_fck",
  1482. .prcm = {
  1483. .omap4 = {
  1484. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1485. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1486. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1487. .modulemode = MODULEMODE_HWCTRL,
  1488. },
  1489. },
  1490. };
  1491. /*
  1492. * 'iss' class
  1493. * external images sensor pixel data processor
  1494. */
  1495. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1496. .rev_offs = 0x0000,
  1497. .sysc_offs = 0x0010,
  1498. /*
  1499. * ISS needs 100 OCP clk cycles delay after a softreset before
  1500. * accessing sysconfig again.
  1501. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1502. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1503. *
  1504. * TODO: Indicate errata when available.
  1505. */
  1506. .srst_udelay = 2,
  1507. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1508. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1509. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1510. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1511. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1512. .sysc_fields = &omap_hwmod_sysc_type2,
  1513. };
  1514. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1515. .name = "iss",
  1516. .sysc = &omap44xx_iss_sysc,
  1517. };
  1518. /* iss */
  1519. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1520. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1521. { .irq = -1 }
  1522. };
  1523. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1524. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1525. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1526. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1527. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1528. { .dma_req = -1 }
  1529. };
  1530. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1531. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1532. };
  1533. static struct omap_hwmod omap44xx_iss_hwmod = {
  1534. .name = "iss",
  1535. .class = &omap44xx_iss_hwmod_class,
  1536. .clkdm_name = "iss_clkdm",
  1537. .mpu_irqs = omap44xx_iss_irqs,
  1538. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1539. .main_clk = "iss_fck",
  1540. .prcm = {
  1541. .omap4 = {
  1542. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1543. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1544. .modulemode = MODULEMODE_SWCTRL,
  1545. },
  1546. },
  1547. .opt_clks = iss_opt_clks,
  1548. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1549. };
  1550. /*
  1551. * 'iva' class
  1552. * multi-standard video encoder/decoder hardware accelerator
  1553. */
  1554. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1555. .name = "iva",
  1556. };
  1557. /* iva */
  1558. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1559. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1560. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1561. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1562. { .irq = -1 }
  1563. };
  1564. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1565. { .name = "seq0", .rst_shift = 0 },
  1566. { .name = "seq1", .rst_shift = 1 },
  1567. { .name = "logic", .rst_shift = 2 },
  1568. };
  1569. static struct omap_hwmod omap44xx_iva_hwmod = {
  1570. .name = "iva",
  1571. .class = &omap44xx_iva_hwmod_class,
  1572. .clkdm_name = "ivahd_clkdm",
  1573. .mpu_irqs = omap44xx_iva_irqs,
  1574. .rst_lines = omap44xx_iva_resets,
  1575. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1576. .main_clk = "iva_fck",
  1577. .prcm = {
  1578. .omap4 = {
  1579. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1580. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1581. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1582. .modulemode = MODULEMODE_HWCTRL,
  1583. },
  1584. },
  1585. };
  1586. /*
  1587. * 'kbd' class
  1588. * keyboard controller
  1589. */
  1590. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1591. .rev_offs = 0x0000,
  1592. .sysc_offs = 0x0010,
  1593. .syss_offs = 0x0014,
  1594. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1595. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1596. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1597. SYSS_HAS_RESET_STATUS),
  1598. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1599. .sysc_fields = &omap_hwmod_sysc_type1,
  1600. };
  1601. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1602. .name = "kbd",
  1603. .sysc = &omap44xx_kbd_sysc,
  1604. };
  1605. /* kbd */
  1606. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1607. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1608. { .irq = -1 }
  1609. };
  1610. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1611. .name = "kbd",
  1612. .class = &omap44xx_kbd_hwmod_class,
  1613. .clkdm_name = "l4_wkup_clkdm",
  1614. .mpu_irqs = omap44xx_kbd_irqs,
  1615. .main_clk = "kbd_fck",
  1616. .prcm = {
  1617. .omap4 = {
  1618. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1619. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1620. .modulemode = MODULEMODE_SWCTRL,
  1621. },
  1622. },
  1623. };
  1624. /*
  1625. * 'mailbox' class
  1626. * mailbox module allowing communication between the on-chip processors using a
  1627. * queued mailbox-interrupt mechanism.
  1628. */
  1629. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1630. .rev_offs = 0x0000,
  1631. .sysc_offs = 0x0010,
  1632. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1633. SYSC_HAS_SOFTRESET),
  1634. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1635. .sysc_fields = &omap_hwmod_sysc_type2,
  1636. };
  1637. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1638. .name = "mailbox",
  1639. .sysc = &omap44xx_mailbox_sysc,
  1640. };
  1641. /* mailbox */
  1642. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1643. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1644. { .irq = -1 }
  1645. };
  1646. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1647. .name = "mailbox",
  1648. .class = &omap44xx_mailbox_hwmod_class,
  1649. .clkdm_name = "l4_cfg_clkdm",
  1650. .mpu_irqs = omap44xx_mailbox_irqs,
  1651. .prcm = {
  1652. .omap4 = {
  1653. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1654. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1655. },
  1656. },
  1657. };
  1658. /*
  1659. * 'mcasp' class
  1660. * multi-channel audio serial port controller
  1661. */
  1662. /* The IP is not compliant to type1 / type2 scheme */
  1663. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1664. .sidle_shift = 0,
  1665. };
  1666. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1667. .sysc_offs = 0x0004,
  1668. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1669. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1670. SIDLE_SMART_WKUP),
  1671. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1672. };
  1673. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1674. .name = "mcasp",
  1675. .sysc = &omap44xx_mcasp_sysc,
  1676. };
  1677. /* mcasp */
  1678. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1679. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1680. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1681. { .irq = -1 }
  1682. };
  1683. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1684. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1685. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1686. { .dma_req = -1 }
  1687. };
  1688. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1689. .name = "mcasp",
  1690. .class = &omap44xx_mcasp_hwmod_class,
  1691. .clkdm_name = "abe_clkdm",
  1692. .mpu_irqs = omap44xx_mcasp_irqs,
  1693. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1694. .main_clk = "mcasp_fck",
  1695. .prcm = {
  1696. .omap4 = {
  1697. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1698. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1699. .modulemode = MODULEMODE_SWCTRL,
  1700. },
  1701. },
  1702. };
  1703. /*
  1704. * 'mcbsp' class
  1705. * multi channel buffered serial port controller
  1706. */
  1707. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1708. .sysc_offs = 0x008c,
  1709. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1710. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1711. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1712. .sysc_fields = &omap_hwmod_sysc_type1,
  1713. };
  1714. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1715. .name = "mcbsp",
  1716. .sysc = &omap44xx_mcbsp_sysc,
  1717. .rev = MCBSP_CONFIG_TYPE4,
  1718. };
  1719. /* mcbsp1 */
  1720. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1721. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1722. { .irq = -1 }
  1723. };
  1724. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1725. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1726. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1727. { .dma_req = -1 }
  1728. };
  1729. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1730. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1731. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1732. };
  1733. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1734. .name = "mcbsp1",
  1735. .class = &omap44xx_mcbsp_hwmod_class,
  1736. .clkdm_name = "abe_clkdm",
  1737. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1738. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1739. .main_clk = "mcbsp1_fck",
  1740. .prcm = {
  1741. .omap4 = {
  1742. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1743. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1744. .modulemode = MODULEMODE_SWCTRL,
  1745. },
  1746. },
  1747. .opt_clks = mcbsp1_opt_clks,
  1748. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1749. };
  1750. /* mcbsp2 */
  1751. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1752. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1753. { .irq = -1 }
  1754. };
  1755. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1756. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1757. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1758. { .dma_req = -1 }
  1759. };
  1760. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1761. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1762. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1763. };
  1764. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1765. .name = "mcbsp2",
  1766. .class = &omap44xx_mcbsp_hwmod_class,
  1767. .clkdm_name = "abe_clkdm",
  1768. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1769. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1770. .main_clk = "mcbsp2_fck",
  1771. .prcm = {
  1772. .omap4 = {
  1773. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1774. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1775. .modulemode = MODULEMODE_SWCTRL,
  1776. },
  1777. },
  1778. .opt_clks = mcbsp2_opt_clks,
  1779. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1780. };
  1781. /* mcbsp3 */
  1782. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1783. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1784. { .irq = -1 }
  1785. };
  1786. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1787. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1788. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1789. { .dma_req = -1 }
  1790. };
  1791. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1792. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1793. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1794. };
  1795. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1796. .name = "mcbsp3",
  1797. .class = &omap44xx_mcbsp_hwmod_class,
  1798. .clkdm_name = "abe_clkdm",
  1799. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1800. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1801. .main_clk = "mcbsp3_fck",
  1802. .prcm = {
  1803. .omap4 = {
  1804. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1805. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1806. .modulemode = MODULEMODE_SWCTRL,
  1807. },
  1808. },
  1809. .opt_clks = mcbsp3_opt_clks,
  1810. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1811. };
  1812. /* mcbsp4 */
  1813. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1814. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1815. { .irq = -1 }
  1816. };
  1817. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1818. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1819. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1820. { .dma_req = -1 }
  1821. };
  1822. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1823. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1824. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1825. };
  1826. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1827. .name = "mcbsp4",
  1828. .class = &omap44xx_mcbsp_hwmod_class,
  1829. .clkdm_name = "l4_per_clkdm",
  1830. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1831. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1832. .main_clk = "mcbsp4_fck",
  1833. .prcm = {
  1834. .omap4 = {
  1835. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1836. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1837. .modulemode = MODULEMODE_SWCTRL,
  1838. },
  1839. },
  1840. .opt_clks = mcbsp4_opt_clks,
  1841. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1842. };
  1843. /*
  1844. * 'mcpdm' class
  1845. * multi channel pdm controller (proprietary interface with phoenix power
  1846. * ic)
  1847. */
  1848. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1849. .rev_offs = 0x0000,
  1850. .sysc_offs = 0x0010,
  1851. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1852. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1853. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1854. SIDLE_SMART_WKUP),
  1855. .sysc_fields = &omap_hwmod_sysc_type2,
  1856. };
  1857. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1858. .name = "mcpdm",
  1859. .sysc = &omap44xx_mcpdm_sysc,
  1860. };
  1861. /* mcpdm */
  1862. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1863. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1864. { .irq = -1 }
  1865. };
  1866. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1867. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1868. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1869. { .dma_req = -1 }
  1870. };
  1871. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1872. .name = "mcpdm",
  1873. .class = &omap44xx_mcpdm_hwmod_class,
  1874. .clkdm_name = "abe_clkdm",
  1875. .mpu_irqs = omap44xx_mcpdm_irqs,
  1876. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1877. .main_clk = "mcpdm_fck",
  1878. .prcm = {
  1879. .omap4 = {
  1880. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1881. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1882. .modulemode = MODULEMODE_SWCTRL,
  1883. },
  1884. },
  1885. };
  1886. /*
  1887. * 'mcspi' class
  1888. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1889. * bus
  1890. */
  1891. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1892. .rev_offs = 0x0000,
  1893. .sysc_offs = 0x0010,
  1894. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1895. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1896. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1897. SIDLE_SMART_WKUP),
  1898. .sysc_fields = &omap_hwmod_sysc_type2,
  1899. };
  1900. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1901. .name = "mcspi",
  1902. .sysc = &omap44xx_mcspi_sysc,
  1903. .rev = OMAP4_MCSPI_REV,
  1904. };
  1905. /* mcspi1 */
  1906. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1907. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1908. { .irq = -1 }
  1909. };
  1910. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1911. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1912. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1913. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1914. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1915. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1916. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1917. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1918. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1919. { .dma_req = -1 }
  1920. };
  1921. /* mcspi1 dev_attr */
  1922. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1923. .num_chipselect = 4,
  1924. };
  1925. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1926. .name = "mcspi1",
  1927. .class = &omap44xx_mcspi_hwmod_class,
  1928. .clkdm_name = "l4_per_clkdm",
  1929. .mpu_irqs = omap44xx_mcspi1_irqs,
  1930. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1931. .main_clk = "mcspi1_fck",
  1932. .prcm = {
  1933. .omap4 = {
  1934. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1935. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1936. .modulemode = MODULEMODE_SWCTRL,
  1937. },
  1938. },
  1939. .dev_attr = &mcspi1_dev_attr,
  1940. };
  1941. /* mcspi2 */
  1942. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1943. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1944. { .irq = -1 }
  1945. };
  1946. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1947. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1948. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1949. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1950. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1951. { .dma_req = -1 }
  1952. };
  1953. /* mcspi2 dev_attr */
  1954. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1955. .num_chipselect = 2,
  1956. };
  1957. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1958. .name = "mcspi2",
  1959. .class = &omap44xx_mcspi_hwmod_class,
  1960. .clkdm_name = "l4_per_clkdm",
  1961. .mpu_irqs = omap44xx_mcspi2_irqs,
  1962. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1963. .main_clk = "mcspi2_fck",
  1964. .prcm = {
  1965. .omap4 = {
  1966. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1967. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1968. .modulemode = MODULEMODE_SWCTRL,
  1969. },
  1970. },
  1971. .dev_attr = &mcspi2_dev_attr,
  1972. };
  1973. /* mcspi3 */
  1974. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1975. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1976. { .irq = -1 }
  1977. };
  1978. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1979. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1980. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1981. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1982. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1983. { .dma_req = -1 }
  1984. };
  1985. /* mcspi3 dev_attr */
  1986. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1987. .num_chipselect = 2,
  1988. };
  1989. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1990. .name = "mcspi3",
  1991. .class = &omap44xx_mcspi_hwmod_class,
  1992. .clkdm_name = "l4_per_clkdm",
  1993. .mpu_irqs = omap44xx_mcspi3_irqs,
  1994. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1995. .main_clk = "mcspi3_fck",
  1996. .prcm = {
  1997. .omap4 = {
  1998. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1999. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2000. .modulemode = MODULEMODE_SWCTRL,
  2001. },
  2002. },
  2003. .dev_attr = &mcspi3_dev_attr,
  2004. };
  2005. /* mcspi4 */
  2006. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2007. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2008. { .irq = -1 }
  2009. };
  2010. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2011. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2012. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2013. { .dma_req = -1 }
  2014. };
  2015. /* mcspi4 dev_attr */
  2016. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2017. .num_chipselect = 1,
  2018. };
  2019. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2020. .name = "mcspi4",
  2021. .class = &omap44xx_mcspi_hwmod_class,
  2022. .clkdm_name = "l4_per_clkdm",
  2023. .mpu_irqs = omap44xx_mcspi4_irqs,
  2024. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2025. .main_clk = "mcspi4_fck",
  2026. .prcm = {
  2027. .omap4 = {
  2028. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2029. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2030. .modulemode = MODULEMODE_SWCTRL,
  2031. },
  2032. },
  2033. .dev_attr = &mcspi4_dev_attr,
  2034. };
  2035. /*
  2036. * 'mmc' class
  2037. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2038. */
  2039. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2040. .rev_offs = 0x0000,
  2041. .sysc_offs = 0x0010,
  2042. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2043. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2044. SYSC_HAS_SOFTRESET),
  2045. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2046. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2047. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2048. .sysc_fields = &omap_hwmod_sysc_type2,
  2049. };
  2050. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2051. .name = "mmc",
  2052. .sysc = &omap44xx_mmc_sysc,
  2053. };
  2054. /* mmc1 */
  2055. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2056. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2057. { .irq = -1 }
  2058. };
  2059. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2060. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2061. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2062. { .dma_req = -1 }
  2063. };
  2064. /* mmc1 dev_attr */
  2065. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2066. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2067. };
  2068. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2069. .name = "mmc1",
  2070. .class = &omap44xx_mmc_hwmod_class,
  2071. .clkdm_name = "l3_init_clkdm",
  2072. .mpu_irqs = omap44xx_mmc1_irqs,
  2073. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2074. .main_clk = "mmc1_fck",
  2075. .prcm = {
  2076. .omap4 = {
  2077. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2078. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2079. .modulemode = MODULEMODE_SWCTRL,
  2080. },
  2081. },
  2082. .dev_attr = &mmc1_dev_attr,
  2083. };
  2084. /* mmc2 */
  2085. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2086. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2087. { .irq = -1 }
  2088. };
  2089. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2090. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2091. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2092. { .dma_req = -1 }
  2093. };
  2094. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2095. .name = "mmc2",
  2096. .class = &omap44xx_mmc_hwmod_class,
  2097. .clkdm_name = "l3_init_clkdm",
  2098. .mpu_irqs = omap44xx_mmc2_irqs,
  2099. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2100. .main_clk = "mmc2_fck",
  2101. .prcm = {
  2102. .omap4 = {
  2103. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2104. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2105. .modulemode = MODULEMODE_SWCTRL,
  2106. },
  2107. },
  2108. };
  2109. /* mmc3 */
  2110. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2111. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2112. { .irq = -1 }
  2113. };
  2114. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2115. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2116. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2117. { .dma_req = -1 }
  2118. };
  2119. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2120. .name = "mmc3",
  2121. .class = &omap44xx_mmc_hwmod_class,
  2122. .clkdm_name = "l4_per_clkdm",
  2123. .mpu_irqs = omap44xx_mmc3_irqs,
  2124. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2125. .main_clk = "mmc3_fck",
  2126. .prcm = {
  2127. .omap4 = {
  2128. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2129. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2130. .modulemode = MODULEMODE_SWCTRL,
  2131. },
  2132. },
  2133. };
  2134. /* mmc4 */
  2135. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2136. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2137. { .irq = -1 }
  2138. };
  2139. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2140. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2141. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2142. { .dma_req = -1 }
  2143. };
  2144. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2145. .name = "mmc4",
  2146. .class = &omap44xx_mmc_hwmod_class,
  2147. .clkdm_name = "l4_per_clkdm",
  2148. .mpu_irqs = omap44xx_mmc4_irqs,
  2149. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2150. .main_clk = "mmc4_fck",
  2151. .prcm = {
  2152. .omap4 = {
  2153. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2154. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2155. .modulemode = MODULEMODE_SWCTRL,
  2156. },
  2157. },
  2158. };
  2159. /* mmc5 */
  2160. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2161. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2162. { .irq = -1 }
  2163. };
  2164. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2165. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2166. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2167. { .dma_req = -1 }
  2168. };
  2169. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2170. .name = "mmc5",
  2171. .class = &omap44xx_mmc_hwmod_class,
  2172. .clkdm_name = "l4_per_clkdm",
  2173. .mpu_irqs = omap44xx_mmc5_irqs,
  2174. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2175. .main_clk = "mmc5_fck",
  2176. .prcm = {
  2177. .omap4 = {
  2178. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2179. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2180. .modulemode = MODULEMODE_SWCTRL,
  2181. },
  2182. },
  2183. };
  2184. /*
  2185. * 'mpu' class
  2186. * mpu sub-system
  2187. */
  2188. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2189. .name = "mpu",
  2190. };
  2191. /* mpu */
  2192. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2193. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2194. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2195. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2196. { .irq = -1 }
  2197. };
  2198. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2199. .name = "mpu",
  2200. .class = &omap44xx_mpu_hwmod_class,
  2201. .clkdm_name = "mpuss_clkdm",
  2202. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2203. .mpu_irqs = omap44xx_mpu_irqs,
  2204. .main_clk = "dpll_mpu_m2_ck",
  2205. .prcm = {
  2206. .omap4 = {
  2207. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2208. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2209. },
  2210. },
  2211. };
  2212. /*
  2213. * 'ocmc_ram' class
  2214. * top-level core on-chip ram
  2215. */
  2216. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2217. .name = "ocmc_ram",
  2218. };
  2219. /* ocmc_ram */
  2220. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2221. .name = "ocmc_ram",
  2222. .class = &omap44xx_ocmc_ram_hwmod_class,
  2223. .clkdm_name = "l3_2_clkdm",
  2224. .prcm = {
  2225. .omap4 = {
  2226. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2227. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2228. },
  2229. },
  2230. };
  2231. /*
  2232. * 'ocp2scp' class
  2233. * bridge to transform ocp interface protocol to scp (serial control port)
  2234. * protocol
  2235. */
  2236. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2237. .rev_offs = 0x0000,
  2238. .sysc_offs = 0x0010,
  2239. .syss_offs = 0x0014,
  2240. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2241. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2242. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2243. .sysc_fields = &omap_hwmod_sysc_type1,
  2244. };
  2245. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2246. .name = "ocp2scp",
  2247. .sysc = &omap44xx_ocp2scp_sysc,
  2248. };
  2249. /* ocp2scp_usb_phy */
  2250. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2251. .name = "ocp2scp_usb_phy",
  2252. .class = &omap44xx_ocp2scp_hwmod_class,
  2253. .clkdm_name = "l3_init_clkdm",
  2254. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2255. .prcm = {
  2256. .omap4 = {
  2257. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2258. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2259. .modulemode = MODULEMODE_HWCTRL,
  2260. },
  2261. },
  2262. };
  2263. /*
  2264. * 'prcm' class
  2265. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2266. * + clock manager 1 (in always on power domain) + local prm in mpu
  2267. */
  2268. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2269. .name = "prcm",
  2270. };
  2271. /* prcm_mpu */
  2272. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2273. .name = "prcm_mpu",
  2274. .class = &omap44xx_prcm_hwmod_class,
  2275. .clkdm_name = "l4_wkup_clkdm",
  2276. .flags = HWMOD_NO_IDLEST,
  2277. .prcm = {
  2278. .omap4 = {
  2279. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2280. },
  2281. },
  2282. };
  2283. /* cm_core_aon */
  2284. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2285. .name = "cm_core_aon",
  2286. .class = &omap44xx_prcm_hwmod_class,
  2287. .flags = HWMOD_NO_IDLEST,
  2288. .prcm = {
  2289. .omap4 = {
  2290. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2291. },
  2292. },
  2293. };
  2294. /* cm_core */
  2295. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2296. .name = "cm_core",
  2297. .class = &omap44xx_prcm_hwmod_class,
  2298. .flags = HWMOD_NO_IDLEST,
  2299. .prcm = {
  2300. .omap4 = {
  2301. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2302. },
  2303. },
  2304. };
  2305. /* prm */
  2306. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2307. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2308. { .irq = -1 }
  2309. };
  2310. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2311. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2312. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2313. };
  2314. static struct omap_hwmod omap44xx_prm_hwmod = {
  2315. .name = "prm",
  2316. .class = &omap44xx_prcm_hwmod_class,
  2317. .mpu_irqs = omap44xx_prm_irqs,
  2318. .rst_lines = omap44xx_prm_resets,
  2319. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2320. };
  2321. /*
  2322. * 'scrm' class
  2323. * system clock and reset manager
  2324. */
  2325. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2326. .name = "scrm",
  2327. };
  2328. /* scrm */
  2329. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2330. .name = "scrm",
  2331. .class = &omap44xx_scrm_hwmod_class,
  2332. .clkdm_name = "l4_wkup_clkdm",
  2333. .prcm = {
  2334. .omap4 = {
  2335. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2336. },
  2337. },
  2338. };
  2339. /*
  2340. * 'sl2if' class
  2341. * shared level 2 memory interface
  2342. */
  2343. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2344. .name = "sl2if",
  2345. };
  2346. /* sl2if */
  2347. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2348. .name = "sl2if",
  2349. .class = &omap44xx_sl2if_hwmod_class,
  2350. .clkdm_name = "ivahd_clkdm",
  2351. .prcm = {
  2352. .omap4 = {
  2353. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2354. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2355. .modulemode = MODULEMODE_HWCTRL,
  2356. },
  2357. },
  2358. };
  2359. /*
  2360. * 'slimbus' class
  2361. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2362. * the device and external components
  2363. */
  2364. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2365. .rev_offs = 0x0000,
  2366. .sysc_offs = 0x0010,
  2367. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2368. SYSC_HAS_SOFTRESET),
  2369. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2370. SIDLE_SMART_WKUP),
  2371. .sysc_fields = &omap_hwmod_sysc_type2,
  2372. };
  2373. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2374. .name = "slimbus",
  2375. .sysc = &omap44xx_slimbus_sysc,
  2376. };
  2377. /* slimbus1 */
  2378. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2379. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2380. { .irq = -1 }
  2381. };
  2382. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2383. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2384. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2385. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2386. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2387. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2388. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2389. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2390. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2391. { .dma_req = -1 }
  2392. };
  2393. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2394. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2395. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2396. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2397. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2398. };
  2399. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2400. .name = "slimbus1",
  2401. .class = &omap44xx_slimbus_hwmod_class,
  2402. .clkdm_name = "abe_clkdm",
  2403. .mpu_irqs = omap44xx_slimbus1_irqs,
  2404. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2405. .prcm = {
  2406. .omap4 = {
  2407. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2408. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2409. .modulemode = MODULEMODE_SWCTRL,
  2410. },
  2411. },
  2412. .opt_clks = slimbus1_opt_clks,
  2413. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2414. };
  2415. /* slimbus2 */
  2416. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2417. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2418. { .irq = -1 }
  2419. };
  2420. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2421. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2422. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2423. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2424. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2425. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2426. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2427. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2428. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2429. { .dma_req = -1 }
  2430. };
  2431. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2432. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2433. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2434. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2435. };
  2436. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2437. .name = "slimbus2",
  2438. .class = &omap44xx_slimbus_hwmod_class,
  2439. .clkdm_name = "l4_per_clkdm",
  2440. .mpu_irqs = omap44xx_slimbus2_irqs,
  2441. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2442. .prcm = {
  2443. .omap4 = {
  2444. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2445. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2446. .modulemode = MODULEMODE_SWCTRL,
  2447. },
  2448. },
  2449. .opt_clks = slimbus2_opt_clks,
  2450. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2451. };
  2452. /*
  2453. * 'smartreflex' class
  2454. * smartreflex module (monitor silicon performance and outputs a measure of
  2455. * performance error)
  2456. */
  2457. /* The IP is not compliant to type1 / type2 scheme */
  2458. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2459. .sidle_shift = 24,
  2460. .enwkup_shift = 26,
  2461. };
  2462. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2463. .sysc_offs = 0x0038,
  2464. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2465. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2466. SIDLE_SMART_WKUP),
  2467. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2468. };
  2469. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2470. .name = "smartreflex",
  2471. .sysc = &omap44xx_smartreflex_sysc,
  2472. .rev = 2,
  2473. };
  2474. /* smartreflex_core */
  2475. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2476. .sensor_voltdm_name = "core",
  2477. };
  2478. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2479. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2480. { .irq = -1 }
  2481. };
  2482. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2483. .name = "smartreflex_core",
  2484. .class = &omap44xx_smartreflex_hwmod_class,
  2485. .clkdm_name = "l4_ao_clkdm",
  2486. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2487. .main_clk = "smartreflex_core_fck",
  2488. .prcm = {
  2489. .omap4 = {
  2490. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2491. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2492. .modulemode = MODULEMODE_SWCTRL,
  2493. },
  2494. },
  2495. .dev_attr = &smartreflex_core_dev_attr,
  2496. };
  2497. /* smartreflex_iva */
  2498. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2499. .sensor_voltdm_name = "iva",
  2500. };
  2501. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2502. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2503. { .irq = -1 }
  2504. };
  2505. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2506. .name = "smartreflex_iva",
  2507. .class = &omap44xx_smartreflex_hwmod_class,
  2508. .clkdm_name = "l4_ao_clkdm",
  2509. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2510. .main_clk = "smartreflex_iva_fck",
  2511. .prcm = {
  2512. .omap4 = {
  2513. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2514. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2515. .modulemode = MODULEMODE_SWCTRL,
  2516. },
  2517. },
  2518. .dev_attr = &smartreflex_iva_dev_attr,
  2519. };
  2520. /* smartreflex_mpu */
  2521. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2522. .sensor_voltdm_name = "mpu",
  2523. };
  2524. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2525. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2526. { .irq = -1 }
  2527. };
  2528. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2529. .name = "smartreflex_mpu",
  2530. .class = &omap44xx_smartreflex_hwmod_class,
  2531. .clkdm_name = "l4_ao_clkdm",
  2532. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2533. .main_clk = "smartreflex_mpu_fck",
  2534. .prcm = {
  2535. .omap4 = {
  2536. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2537. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2538. .modulemode = MODULEMODE_SWCTRL,
  2539. },
  2540. },
  2541. .dev_attr = &smartreflex_mpu_dev_attr,
  2542. };
  2543. /*
  2544. * 'spinlock' class
  2545. * spinlock provides hardware assistance for synchronizing the processes
  2546. * running on multiple processors
  2547. */
  2548. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2549. .rev_offs = 0x0000,
  2550. .sysc_offs = 0x0010,
  2551. .syss_offs = 0x0014,
  2552. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2553. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2554. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2555. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2556. SIDLE_SMART_WKUP),
  2557. .sysc_fields = &omap_hwmod_sysc_type1,
  2558. };
  2559. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2560. .name = "spinlock",
  2561. .sysc = &omap44xx_spinlock_sysc,
  2562. };
  2563. /* spinlock */
  2564. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2565. .name = "spinlock",
  2566. .class = &omap44xx_spinlock_hwmod_class,
  2567. .clkdm_name = "l4_cfg_clkdm",
  2568. .prcm = {
  2569. .omap4 = {
  2570. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2571. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2572. },
  2573. },
  2574. };
  2575. /*
  2576. * 'timer' class
  2577. * general purpose timer module with accurate 1ms tick
  2578. * This class contains several variants: ['timer_1ms', 'timer']
  2579. */
  2580. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2581. .rev_offs = 0x0000,
  2582. .sysc_offs = 0x0010,
  2583. .syss_offs = 0x0014,
  2584. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2585. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2586. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2587. SYSS_HAS_RESET_STATUS),
  2588. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2589. .sysc_fields = &omap_hwmod_sysc_type1,
  2590. };
  2591. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2592. .name = "timer",
  2593. .sysc = &omap44xx_timer_1ms_sysc,
  2594. };
  2595. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2596. .rev_offs = 0x0000,
  2597. .sysc_offs = 0x0010,
  2598. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2599. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2600. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2601. SIDLE_SMART_WKUP),
  2602. .sysc_fields = &omap_hwmod_sysc_type2,
  2603. };
  2604. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2605. .name = "timer",
  2606. .sysc = &omap44xx_timer_sysc,
  2607. };
  2608. /* always-on timers dev attribute */
  2609. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2610. .timer_capability = OMAP_TIMER_ALWON,
  2611. };
  2612. /* pwm timers dev attribute */
  2613. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2614. .timer_capability = OMAP_TIMER_HAS_PWM,
  2615. };
  2616. /* timer1 */
  2617. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2618. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2619. { .irq = -1 }
  2620. };
  2621. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2622. .name = "timer1",
  2623. .class = &omap44xx_timer_1ms_hwmod_class,
  2624. .clkdm_name = "l4_wkup_clkdm",
  2625. .mpu_irqs = omap44xx_timer1_irqs,
  2626. .main_clk = "timer1_fck",
  2627. .prcm = {
  2628. .omap4 = {
  2629. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2630. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2631. .modulemode = MODULEMODE_SWCTRL,
  2632. },
  2633. },
  2634. .dev_attr = &capability_alwon_dev_attr,
  2635. };
  2636. /* timer2 */
  2637. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2638. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2639. { .irq = -1 }
  2640. };
  2641. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2642. .name = "timer2",
  2643. .class = &omap44xx_timer_1ms_hwmod_class,
  2644. .clkdm_name = "l4_per_clkdm",
  2645. .mpu_irqs = omap44xx_timer2_irqs,
  2646. .main_clk = "timer2_fck",
  2647. .prcm = {
  2648. .omap4 = {
  2649. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2650. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2651. .modulemode = MODULEMODE_SWCTRL,
  2652. },
  2653. },
  2654. };
  2655. /* timer3 */
  2656. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2657. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2658. { .irq = -1 }
  2659. };
  2660. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2661. .name = "timer3",
  2662. .class = &omap44xx_timer_hwmod_class,
  2663. .clkdm_name = "l4_per_clkdm",
  2664. .mpu_irqs = omap44xx_timer3_irqs,
  2665. .main_clk = "timer3_fck",
  2666. .prcm = {
  2667. .omap4 = {
  2668. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2669. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2670. .modulemode = MODULEMODE_SWCTRL,
  2671. },
  2672. },
  2673. };
  2674. /* timer4 */
  2675. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2676. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2677. { .irq = -1 }
  2678. };
  2679. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2680. .name = "timer4",
  2681. .class = &omap44xx_timer_hwmod_class,
  2682. .clkdm_name = "l4_per_clkdm",
  2683. .mpu_irqs = omap44xx_timer4_irqs,
  2684. .main_clk = "timer4_fck",
  2685. .prcm = {
  2686. .omap4 = {
  2687. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2688. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2689. .modulemode = MODULEMODE_SWCTRL,
  2690. },
  2691. },
  2692. };
  2693. /* timer5 */
  2694. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2695. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2696. { .irq = -1 }
  2697. };
  2698. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2699. .name = "timer5",
  2700. .class = &omap44xx_timer_hwmod_class,
  2701. .clkdm_name = "abe_clkdm",
  2702. .mpu_irqs = omap44xx_timer5_irqs,
  2703. .main_clk = "timer5_fck",
  2704. .prcm = {
  2705. .omap4 = {
  2706. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2707. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2708. .modulemode = MODULEMODE_SWCTRL,
  2709. },
  2710. },
  2711. };
  2712. /* timer6 */
  2713. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2714. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2715. { .irq = -1 }
  2716. };
  2717. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2718. .name = "timer6",
  2719. .class = &omap44xx_timer_hwmod_class,
  2720. .clkdm_name = "abe_clkdm",
  2721. .mpu_irqs = omap44xx_timer6_irqs,
  2722. .main_clk = "timer6_fck",
  2723. .prcm = {
  2724. .omap4 = {
  2725. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2726. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2727. .modulemode = MODULEMODE_SWCTRL,
  2728. },
  2729. },
  2730. };
  2731. /* timer7 */
  2732. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2733. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2734. { .irq = -1 }
  2735. };
  2736. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2737. .name = "timer7",
  2738. .class = &omap44xx_timer_hwmod_class,
  2739. .clkdm_name = "abe_clkdm",
  2740. .mpu_irqs = omap44xx_timer7_irqs,
  2741. .main_clk = "timer7_fck",
  2742. .prcm = {
  2743. .omap4 = {
  2744. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2745. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2746. .modulemode = MODULEMODE_SWCTRL,
  2747. },
  2748. },
  2749. };
  2750. /* timer8 */
  2751. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2752. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2753. { .irq = -1 }
  2754. };
  2755. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2756. .name = "timer8",
  2757. .class = &omap44xx_timer_hwmod_class,
  2758. .clkdm_name = "abe_clkdm",
  2759. .mpu_irqs = omap44xx_timer8_irqs,
  2760. .main_clk = "timer8_fck",
  2761. .prcm = {
  2762. .omap4 = {
  2763. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2764. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2765. .modulemode = MODULEMODE_SWCTRL,
  2766. },
  2767. },
  2768. .dev_attr = &capability_pwm_dev_attr,
  2769. };
  2770. /* timer9 */
  2771. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2772. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2773. { .irq = -1 }
  2774. };
  2775. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2776. .name = "timer9",
  2777. .class = &omap44xx_timer_hwmod_class,
  2778. .clkdm_name = "l4_per_clkdm",
  2779. .mpu_irqs = omap44xx_timer9_irqs,
  2780. .main_clk = "timer9_fck",
  2781. .prcm = {
  2782. .omap4 = {
  2783. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2784. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2785. .modulemode = MODULEMODE_SWCTRL,
  2786. },
  2787. },
  2788. .dev_attr = &capability_pwm_dev_attr,
  2789. };
  2790. /* timer10 */
  2791. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2792. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2793. { .irq = -1 }
  2794. };
  2795. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2796. .name = "timer10",
  2797. .class = &omap44xx_timer_1ms_hwmod_class,
  2798. .clkdm_name = "l4_per_clkdm",
  2799. .mpu_irqs = omap44xx_timer10_irqs,
  2800. .main_clk = "timer10_fck",
  2801. .prcm = {
  2802. .omap4 = {
  2803. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2804. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2805. .modulemode = MODULEMODE_SWCTRL,
  2806. },
  2807. },
  2808. .dev_attr = &capability_pwm_dev_attr,
  2809. };
  2810. /* timer11 */
  2811. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2812. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2813. { .irq = -1 }
  2814. };
  2815. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2816. .name = "timer11",
  2817. .class = &omap44xx_timer_hwmod_class,
  2818. .clkdm_name = "l4_per_clkdm",
  2819. .mpu_irqs = omap44xx_timer11_irqs,
  2820. .main_clk = "timer11_fck",
  2821. .prcm = {
  2822. .omap4 = {
  2823. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2824. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2825. .modulemode = MODULEMODE_SWCTRL,
  2826. },
  2827. },
  2828. .dev_attr = &capability_pwm_dev_attr,
  2829. };
  2830. /*
  2831. * 'uart' class
  2832. * universal asynchronous receiver/transmitter (uart)
  2833. */
  2834. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2835. .rev_offs = 0x0050,
  2836. .sysc_offs = 0x0054,
  2837. .syss_offs = 0x0058,
  2838. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2839. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2840. SYSS_HAS_RESET_STATUS),
  2841. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2842. SIDLE_SMART_WKUP),
  2843. .sysc_fields = &omap_hwmod_sysc_type1,
  2844. };
  2845. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2846. .name = "uart",
  2847. .sysc = &omap44xx_uart_sysc,
  2848. };
  2849. /* uart1 */
  2850. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2851. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2852. { .irq = -1 }
  2853. };
  2854. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2855. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2856. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2857. { .dma_req = -1 }
  2858. };
  2859. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2860. .name = "uart1",
  2861. .class = &omap44xx_uart_hwmod_class,
  2862. .clkdm_name = "l4_per_clkdm",
  2863. .mpu_irqs = omap44xx_uart1_irqs,
  2864. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2865. .main_clk = "uart1_fck",
  2866. .prcm = {
  2867. .omap4 = {
  2868. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2869. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2870. .modulemode = MODULEMODE_SWCTRL,
  2871. },
  2872. },
  2873. };
  2874. /* uart2 */
  2875. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2876. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2877. { .irq = -1 }
  2878. };
  2879. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2880. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2881. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2882. { .dma_req = -1 }
  2883. };
  2884. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2885. .name = "uart2",
  2886. .class = &omap44xx_uart_hwmod_class,
  2887. .clkdm_name = "l4_per_clkdm",
  2888. .mpu_irqs = omap44xx_uart2_irqs,
  2889. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2890. .main_clk = "uart2_fck",
  2891. .prcm = {
  2892. .omap4 = {
  2893. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2894. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2895. .modulemode = MODULEMODE_SWCTRL,
  2896. },
  2897. },
  2898. };
  2899. /* uart3 */
  2900. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2901. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2902. { .irq = -1 }
  2903. };
  2904. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2905. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2906. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2907. { .dma_req = -1 }
  2908. };
  2909. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2910. .name = "uart3",
  2911. .class = &omap44xx_uart_hwmod_class,
  2912. .clkdm_name = "l4_per_clkdm",
  2913. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2914. .mpu_irqs = omap44xx_uart3_irqs,
  2915. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2916. .main_clk = "uart3_fck",
  2917. .prcm = {
  2918. .omap4 = {
  2919. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2920. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2921. .modulemode = MODULEMODE_SWCTRL,
  2922. },
  2923. },
  2924. };
  2925. /* uart4 */
  2926. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2927. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2928. { .irq = -1 }
  2929. };
  2930. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2931. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2932. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2933. { .dma_req = -1 }
  2934. };
  2935. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2936. .name = "uart4",
  2937. .class = &omap44xx_uart_hwmod_class,
  2938. .clkdm_name = "l4_per_clkdm",
  2939. .mpu_irqs = omap44xx_uart4_irqs,
  2940. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2941. .main_clk = "uart4_fck",
  2942. .prcm = {
  2943. .omap4 = {
  2944. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2945. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2946. .modulemode = MODULEMODE_SWCTRL,
  2947. },
  2948. },
  2949. };
  2950. /*
  2951. * 'usb_host_fs' class
  2952. * full-speed usb host controller
  2953. */
  2954. /* The IP is not compliant to type1 / type2 scheme */
  2955. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  2956. .midle_shift = 4,
  2957. .sidle_shift = 2,
  2958. .srst_shift = 1,
  2959. };
  2960. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  2961. .rev_offs = 0x0000,
  2962. .sysc_offs = 0x0210,
  2963. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2964. SYSC_HAS_SOFTRESET),
  2965. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2966. SIDLE_SMART_WKUP),
  2967. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  2968. };
  2969. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  2970. .name = "usb_host_fs",
  2971. .sysc = &omap44xx_usb_host_fs_sysc,
  2972. };
  2973. /* usb_host_fs */
  2974. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  2975. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  2976. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  2977. { .irq = -1 }
  2978. };
  2979. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  2980. .name = "usb_host_fs",
  2981. .class = &omap44xx_usb_host_fs_hwmod_class,
  2982. .clkdm_name = "l3_init_clkdm",
  2983. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  2984. .main_clk = "usb_host_fs_fck",
  2985. .prcm = {
  2986. .omap4 = {
  2987. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  2988. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  2989. .modulemode = MODULEMODE_SWCTRL,
  2990. },
  2991. },
  2992. };
  2993. /*
  2994. * 'usb_host_hs' class
  2995. * high-speed multi-port usb host controller
  2996. */
  2997. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2998. .rev_offs = 0x0000,
  2999. .sysc_offs = 0x0010,
  3000. .syss_offs = 0x0014,
  3001. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3002. SYSC_HAS_SOFTRESET),
  3003. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3004. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3005. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3006. .sysc_fields = &omap_hwmod_sysc_type2,
  3007. };
  3008. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3009. .name = "usb_host_hs",
  3010. .sysc = &omap44xx_usb_host_hs_sysc,
  3011. };
  3012. /* usb_host_hs */
  3013. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3014. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3015. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3016. { .irq = -1 }
  3017. };
  3018. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3019. .name = "usb_host_hs",
  3020. .class = &omap44xx_usb_host_hs_hwmod_class,
  3021. .clkdm_name = "l3_init_clkdm",
  3022. .main_clk = "usb_host_hs_fck",
  3023. .prcm = {
  3024. .omap4 = {
  3025. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3026. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3027. .modulemode = MODULEMODE_SWCTRL,
  3028. },
  3029. },
  3030. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3031. /*
  3032. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3033. * id: i660
  3034. *
  3035. * Description:
  3036. * In the following configuration :
  3037. * - USBHOST module is set to smart-idle mode
  3038. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3039. * happens when the system is going to a low power mode : all ports
  3040. * have been suspended, the master part of the USBHOST module has
  3041. * entered the standby state, and SW has cut the functional clocks)
  3042. * - an USBHOST interrupt occurs before the module is able to answer
  3043. * idle_ack, typically a remote wakeup IRQ.
  3044. * Then the USB HOST module will enter a deadlock situation where it
  3045. * is no more accessible nor functional.
  3046. *
  3047. * Workaround:
  3048. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3049. */
  3050. /*
  3051. * Errata: USB host EHCI may stall when entering smart-standby mode
  3052. * Id: i571
  3053. *
  3054. * Description:
  3055. * When the USBHOST module is set to smart-standby mode, and when it is
  3056. * ready to enter the standby state (i.e. all ports are suspended and
  3057. * all attached devices are in suspend mode), then it can wrongly assert
  3058. * the Mstandby signal too early while there are still some residual OCP
  3059. * transactions ongoing. If this condition occurs, the internal state
  3060. * machine may go to an undefined state and the USB link may be stuck
  3061. * upon the next resume.
  3062. *
  3063. * Workaround:
  3064. * Don't use smart standby; use only force standby,
  3065. * hence HWMOD_SWSUP_MSTANDBY
  3066. */
  3067. /*
  3068. * During system boot; If the hwmod framework resets the module
  3069. * the module will have smart idle settings; which can lead to deadlock
  3070. * (above Errata Id:i660); so, dont reset the module during boot;
  3071. * Use HWMOD_INIT_NO_RESET.
  3072. */
  3073. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3074. HWMOD_INIT_NO_RESET,
  3075. };
  3076. /*
  3077. * 'usb_otg_hs' class
  3078. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3079. */
  3080. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3081. .rev_offs = 0x0400,
  3082. .sysc_offs = 0x0404,
  3083. .syss_offs = 0x0408,
  3084. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3085. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3086. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3087. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3088. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3089. MSTANDBY_SMART),
  3090. .sysc_fields = &omap_hwmod_sysc_type1,
  3091. };
  3092. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3093. .name = "usb_otg_hs",
  3094. .sysc = &omap44xx_usb_otg_hs_sysc,
  3095. };
  3096. /* usb_otg_hs */
  3097. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3098. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3099. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3100. { .irq = -1 }
  3101. };
  3102. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3103. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3104. };
  3105. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3106. .name = "usb_otg_hs",
  3107. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3108. .clkdm_name = "l3_init_clkdm",
  3109. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3110. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3111. .main_clk = "usb_otg_hs_ick",
  3112. .prcm = {
  3113. .omap4 = {
  3114. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3115. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3116. .modulemode = MODULEMODE_HWCTRL,
  3117. },
  3118. },
  3119. .opt_clks = usb_otg_hs_opt_clks,
  3120. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3121. };
  3122. /*
  3123. * 'usb_tll_hs' class
  3124. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3125. */
  3126. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3127. .rev_offs = 0x0000,
  3128. .sysc_offs = 0x0010,
  3129. .syss_offs = 0x0014,
  3130. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3131. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3132. SYSC_HAS_AUTOIDLE),
  3133. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3134. .sysc_fields = &omap_hwmod_sysc_type1,
  3135. };
  3136. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3137. .name = "usb_tll_hs",
  3138. .sysc = &omap44xx_usb_tll_hs_sysc,
  3139. };
  3140. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3141. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3142. { .irq = -1 }
  3143. };
  3144. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3145. .name = "usb_tll_hs",
  3146. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3147. .clkdm_name = "l3_init_clkdm",
  3148. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3149. .main_clk = "usb_tll_hs_ick",
  3150. .prcm = {
  3151. .omap4 = {
  3152. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3153. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3154. .modulemode = MODULEMODE_HWCTRL,
  3155. },
  3156. },
  3157. };
  3158. /*
  3159. * 'wd_timer' class
  3160. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3161. * overflow condition
  3162. */
  3163. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3164. .rev_offs = 0x0000,
  3165. .sysc_offs = 0x0010,
  3166. .syss_offs = 0x0014,
  3167. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3168. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3169. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3170. SIDLE_SMART_WKUP),
  3171. .sysc_fields = &omap_hwmod_sysc_type1,
  3172. };
  3173. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3174. .name = "wd_timer",
  3175. .sysc = &omap44xx_wd_timer_sysc,
  3176. .pre_shutdown = &omap2_wd_timer_disable,
  3177. .reset = &omap2_wd_timer_reset,
  3178. };
  3179. /* wd_timer2 */
  3180. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3181. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3182. { .irq = -1 }
  3183. };
  3184. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3185. .name = "wd_timer2",
  3186. .class = &omap44xx_wd_timer_hwmod_class,
  3187. .clkdm_name = "l4_wkup_clkdm",
  3188. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3189. .main_clk = "wd_timer2_fck",
  3190. .prcm = {
  3191. .omap4 = {
  3192. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3193. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3194. .modulemode = MODULEMODE_SWCTRL,
  3195. },
  3196. },
  3197. };
  3198. /* wd_timer3 */
  3199. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3200. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3201. { .irq = -1 }
  3202. };
  3203. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3204. .name = "wd_timer3",
  3205. .class = &omap44xx_wd_timer_hwmod_class,
  3206. .clkdm_name = "abe_clkdm",
  3207. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3208. .main_clk = "wd_timer3_fck",
  3209. .prcm = {
  3210. .omap4 = {
  3211. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3212. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3213. .modulemode = MODULEMODE_SWCTRL,
  3214. },
  3215. },
  3216. };
  3217. /*
  3218. * interfaces
  3219. */
  3220. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3221. {
  3222. .pa_start = 0x4a204000,
  3223. .pa_end = 0x4a2040ff,
  3224. .flags = ADDR_TYPE_RT
  3225. },
  3226. { }
  3227. };
  3228. /* c2c -> c2c_target_fw */
  3229. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3230. .master = &omap44xx_c2c_hwmod,
  3231. .slave = &omap44xx_c2c_target_fw_hwmod,
  3232. .clk = "div_core_ck",
  3233. .addr = omap44xx_c2c_target_fw_addrs,
  3234. .user = OCP_USER_MPU,
  3235. };
  3236. /* l4_cfg -> c2c_target_fw */
  3237. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3238. .master = &omap44xx_l4_cfg_hwmod,
  3239. .slave = &omap44xx_c2c_target_fw_hwmod,
  3240. .clk = "l4_div_ck",
  3241. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3242. };
  3243. /* l3_main_1 -> dmm */
  3244. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3245. .master = &omap44xx_l3_main_1_hwmod,
  3246. .slave = &omap44xx_dmm_hwmod,
  3247. .clk = "l3_div_ck",
  3248. .user = OCP_USER_SDMA,
  3249. };
  3250. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3251. {
  3252. .pa_start = 0x4e000000,
  3253. .pa_end = 0x4e0007ff,
  3254. .flags = ADDR_TYPE_RT
  3255. },
  3256. { }
  3257. };
  3258. /* mpu -> dmm */
  3259. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3260. .master = &omap44xx_mpu_hwmod,
  3261. .slave = &omap44xx_dmm_hwmod,
  3262. .clk = "l3_div_ck",
  3263. .addr = omap44xx_dmm_addrs,
  3264. .user = OCP_USER_MPU,
  3265. };
  3266. /* c2c -> emif_fw */
  3267. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3268. .master = &omap44xx_c2c_hwmod,
  3269. .slave = &omap44xx_emif_fw_hwmod,
  3270. .clk = "div_core_ck",
  3271. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3272. };
  3273. /* dmm -> emif_fw */
  3274. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3275. .master = &omap44xx_dmm_hwmod,
  3276. .slave = &omap44xx_emif_fw_hwmod,
  3277. .clk = "l3_div_ck",
  3278. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3279. };
  3280. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3281. {
  3282. .pa_start = 0x4a20c000,
  3283. .pa_end = 0x4a20c0ff,
  3284. .flags = ADDR_TYPE_RT
  3285. },
  3286. { }
  3287. };
  3288. /* l4_cfg -> emif_fw */
  3289. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3290. .master = &omap44xx_l4_cfg_hwmod,
  3291. .slave = &omap44xx_emif_fw_hwmod,
  3292. .clk = "l4_div_ck",
  3293. .addr = omap44xx_emif_fw_addrs,
  3294. .user = OCP_USER_MPU,
  3295. };
  3296. /* iva -> l3_instr */
  3297. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3298. .master = &omap44xx_iva_hwmod,
  3299. .slave = &omap44xx_l3_instr_hwmod,
  3300. .clk = "l3_div_ck",
  3301. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3302. };
  3303. /* l3_main_3 -> l3_instr */
  3304. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3305. .master = &omap44xx_l3_main_3_hwmod,
  3306. .slave = &omap44xx_l3_instr_hwmod,
  3307. .clk = "l3_div_ck",
  3308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3309. };
  3310. /* ocp_wp_noc -> l3_instr */
  3311. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3312. .master = &omap44xx_ocp_wp_noc_hwmod,
  3313. .slave = &omap44xx_l3_instr_hwmod,
  3314. .clk = "l3_div_ck",
  3315. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3316. };
  3317. /* dsp -> l3_main_1 */
  3318. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3319. .master = &omap44xx_dsp_hwmod,
  3320. .slave = &omap44xx_l3_main_1_hwmod,
  3321. .clk = "l3_div_ck",
  3322. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3323. };
  3324. /* dss -> l3_main_1 */
  3325. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3326. .master = &omap44xx_dss_hwmod,
  3327. .slave = &omap44xx_l3_main_1_hwmod,
  3328. .clk = "l3_div_ck",
  3329. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3330. };
  3331. /* l3_main_2 -> l3_main_1 */
  3332. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3333. .master = &omap44xx_l3_main_2_hwmod,
  3334. .slave = &omap44xx_l3_main_1_hwmod,
  3335. .clk = "l3_div_ck",
  3336. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3337. };
  3338. /* l4_cfg -> l3_main_1 */
  3339. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3340. .master = &omap44xx_l4_cfg_hwmod,
  3341. .slave = &omap44xx_l3_main_1_hwmod,
  3342. .clk = "l4_div_ck",
  3343. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3344. };
  3345. /* mmc1 -> l3_main_1 */
  3346. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3347. .master = &omap44xx_mmc1_hwmod,
  3348. .slave = &omap44xx_l3_main_1_hwmod,
  3349. .clk = "l3_div_ck",
  3350. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3351. };
  3352. /* mmc2 -> l3_main_1 */
  3353. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3354. .master = &omap44xx_mmc2_hwmod,
  3355. .slave = &omap44xx_l3_main_1_hwmod,
  3356. .clk = "l3_div_ck",
  3357. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3358. };
  3359. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3360. {
  3361. .pa_start = 0x44000000,
  3362. .pa_end = 0x44000fff,
  3363. .flags = ADDR_TYPE_RT
  3364. },
  3365. { }
  3366. };
  3367. /* mpu -> l3_main_1 */
  3368. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3369. .master = &omap44xx_mpu_hwmod,
  3370. .slave = &omap44xx_l3_main_1_hwmod,
  3371. .clk = "l3_div_ck",
  3372. .addr = omap44xx_l3_main_1_addrs,
  3373. .user = OCP_USER_MPU,
  3374. };
  3375. /* c2c_target_fw -> l3_main_2 */
  3376. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3377. .master = &omap44xx_c2c_target_fw_hwmod,
  3378. .slave = &omap44xx_l3_main_2_hwmod,
  3379. .clk = "l3_div_ck",
  3380. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3381. };
  3382. /* debugss -> l3_main_2 */
  3383. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3384. .master = &omap44xx_debugss_hwmod,
  3385. .slave = &omap44xx_l3_main_2_hwmod,
  3386. .clk = "dbgclk_mux_ck",
  3387. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3388. };
  3389. /* dma_system -> l3_main_2 */
  3390. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3391. .master = &omap44xx_dma_system_hwmod,
  3392. .slave = &omap44xx_l3_main_2_hwmod,
  3393. .clk = "l3_div_ck",
  3394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3395. };
  3396. /* fdif -> l3_main_2 */
  3397. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3398. .master = &omap44xx_fdif_hwmod,
  3399. .slave = &omap44xx_l3_main_2_hwmod,
  3400. .clk = "l3_div_ck",
  3401. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3402. };
  3403. /* gpu -> l3_main_2 */
  3404. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3405. .master = &omap44xx_gpu_hwmod,
  3406. .slave = &omap44xx_l3_main_2_hwmod,
  3407. .clk = "l3_div_ck",
  3408. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3409. };
  3410. /* hsi -> l3_main_2 */
  3411. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3412. .master = &omap44xx_hsi_hwmod,
  3413. .slave = &omap44xx_l3_main_2_hwmod,
  3414. .clk = "l3_div_ck",
  3415. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3416. };
  3417. /* ipu -> l3_main_2 */
  3418. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3419. .master = &omap44xx_ipu_hwmod,
  3420. .slave = &omap44xx_l3_main_2_hwmod,
  3421. .clk = "l3_div_ck",
  3422. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3423. };
  3424. /* iss -> l3_main_2 */
  3425. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3426. .master = &omap44xx_iss_hwmod,
  3427. .slave = &omap44xx_l3_main_2_hwmod,
  3428. .clk = "l3_div_ck",
  3429. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3430. };
  3431. /* iva -> l3_main_2 */
  3432. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3433. .master = &omap44xx_iva_hwmod,
  3434. .slave = &omap44xx_l3_main_2_hwmod,
  3435. .clk = "l3_div_ck",
  3436. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3437. };
  3438. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3439. {
  3440. .pa_start = 0x44800000,
  3441. .pa_end = 0x44801fff,
  3442. .flags = ADDR_TYPE_RT
  3443. },
  3444. { }
  3445. };
  3446. /* l3_main_1 -> l3_main_2 */
  3447. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3448. .master = &omap44xx_l3_main_1_hwmod,
  3449. .slave = &omap44xx_l3_main_2_hwmod,
  3450. .clk = "l3_div_ck",
  3451. .addr = omap44xx_l3_main_2_addrs,
  3452. .user = OCP_USER_MPU,
  3453. };
  3454. /* l4_cfg -> l3_main_2 */
  3455. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3456. .master = &omap44xx_l4_cfg_hwmod,
  3457. .slave = &omap44xx_l3_main_2_hwmod,
  3458. .clk = "l4_div_ck",
  3459. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3460. };
  3461. /* usb_host_fs -> l3_main_2 */
  3462. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3463. .master = &omap44xx_usb_host_fs_hwmod,
  3464. .slave = &omap44xx_l3_main_2_hwmod,
  3465. .clk = "l3_div_ck",
  3466. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3467. };
  3468. /* usb_host_hs -> l3_main_2 */
  3469. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3470. .master = &omap44xx_usb_host_hs_hwmod,
  3471. .slave = &omap44xx_l3_main_2_hwmod,
  3472. .clk = "l3_div_ck",
  3473. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3474. };
  3475. /* usb_otg_hs -> l3_main_2 */
  3476. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3477. .master = &omap44xx_usb_otg_hs_hwmod,
  3478. .slave = &omap44xx_l3_main_2_hwmod,
  3479. .clk = "l3_div_ck",
  3480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3481. };
  3482. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3483. {
  3484. .pa_start = 0x45000000,
  3485. .pa_end = 0x45000fff,
  3486. .flags = ADDR_TYPE_RT
  3487. },
  3488. { }
  3489. };
  3490. /* l3_main_1 -> l3_main_3 */
  3491. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3492. .master = &omap44xx_l3_main_1_hwmod,
  3493. .slave = &omap44xx_l3_main_3_hwmod,
  3494. .clk = "l3_div_ck",
  3495. .addr = omap44xx_l3_main_3_addrs,
  3496. .user = OCP_USER_MPU,
  3497. };
  3498. /* l3_main_2 -> l3_main_3 */
  3499. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3500. .master = &omap44xx_l3_main_2_hwmod,
  3501. .slave = &omap44xx_l3_main_3_hwmod,
  3502. .clk = "l3_div_ck",
  3503. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3504. };
  3505. /* l4_cfg -> l3_main_3 */
  3506. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3507. .master = &omap44xx_l4_cfg_hwmod,
  3508. .slave = &omap44xx_l3_main_3_hwmod,
  3509. .clk = "l4_div_ck",
  3510. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3511. };
  3512. /* aess -> l4_abe */
  3513. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3514. .master = &omap44xx_aess_hwmod,
  3515. .slave = &omap44xx_l4_abe_hwmod,
  3516. .clk = "ocp_abe_iclk",
  3517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3518. };
  3519. /* dsp -> l4_abe */
  3520. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3521. .master = &omap44xx_dsp_hwmod,
  3522. .slave = &omap44xx_l4_abe_hwmod,
  3523. .clk = "ocp_abe_iclk",
  3524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3525. };
  3526. /* l3_main_1 -> l4_abe */
  3527. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3528. .master = &omap44xx_l3_main_1_hwmod,
  3529. .slave = &omap44xx_l4_abe_hwmod,
  3530. .clk = "l3_div_ck",
  3531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3532. };
  3533. /* mpu -> l4_abe */
  3534. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3535. .master = &omap44xx_mpu_hwmod,
  3536. .slave = &omap44xx_l4_abe_hwmod,
  3537. .clk = "ocp_abe_iclk",
  3538. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3539. };
  3540. /* l3_main_1 -> l4_cfg */
  3541. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3542. .master = &omap44xx_l3_main_1_hwmod,
  3543. .slave = &omap44xx_l4_cfg_hwmod,
  3544. .clk = "l3_div_ck",
  3545. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3546. };
  3547. /* l3_main_2 -> l4_per */
  3548. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3549. .master = &omap44xx_l3_main_2_hwmod,
  3550. .slave = &omap44xx_l4_per_hwmod,
  3551. .clk = "l3_div_ck",
  3552. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3553. };
  3554. /* l4_cfg -> l4_wkup */
  3555. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3556. .master = &omap44xx_l4_cfg_hwmod,
  3557. .slave = &omap44xx_l4_wkup_hwmod,
  3558. .clk = "l4_div_ck",
  3559. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3560. };
  3561. /* mpu -> mpu_private */
  3562. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3563. .master = &omap44xx_mpu_hwmod,
  3564. .slave = &omap44xx_mpu_private_hwmod,
  3565. .clk = "l3_div_ck",
  3566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3567. };
  3568. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3569. {
  3570. .pa_start = 0x4a102000,
  3571. .pa_end = 0x4a10207f,
  3572. .flags = ADDR_TYPE_RT
  3573. },
  3574. { }
  3575. };
  3576. /* l4_cfg -> ocp_wp_noc */
  3577. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3578. .master = &omap44xx_l4_cfg_hwmod,
  3579. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3580. .clk = "l4_div_ck",
  3581. .addr = omap44xx_ocp_wp_noc_addrs,
  3582. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3583. };
  3584. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3585. {
  3586. .pa_start = 0x401f1000,
  3587. .pa_end = 0x401f13ff,
  3588. .flags = ADDR_TYPE_RT
  3589. },
  3590. { }
  3591. };
  3592. /* l4_abe -> aess */
  3593. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3594. .master = &omap44xx_l4_abe_hwmod,
  3595. .slave = &omap44xx_aess_hwmod,
  3596. .clk = "ocp_abe_iclk",
  3597. .addr = omap44xx_aess_addrs,
  3598. .user = OCP_USER_MPU,
  3599. };
  3600. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3601. {
  3602. .pa_start = 0x490f1000,
  3603. .pa_end = 0x490f13ff,
  3604. .flags = ADDR_TYPE_RT
  3605. },
  3606. { }
  3607. };
  3608. /* l4_abe -> aess (dma) */
  3609. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3610. .master = &omap44xx_l4_abe_hwmod,
  3611. .slave = &omap44xx_aess_hwmod,
  3612. .clk = "ocp_abe_iclk",
  3613. .addr = omap44xx_aess_dma_addrs,
  3614. .user = OCP_USER_SDMA,
  3615. };
  3616. /* l3_main_2 -> c2c */
  3617. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3618. .master = &omap44xx_l3_main_2_hwmod,
  3619. .slave = &omap44xx_c2c_hwmod,
  3620. .clk = "l3_div_ck",
  3621. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3622. };
  3623. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3624. {
  3625. .pa_start = 0x4a304000,
  3626. .pa_end = 0x4a30401f,
  3627. .flags = ADDR_TYPE_RT
  3628. },
  3629. { }
  3630. };
  3631. /* l4_wkup -> counter_32k */
  3632. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3633. .master = &omap44xx_l4_wkup_hwmod,
  3634. .slave = &omap44xx_counter_32k_hwmod,
  3635. .clk = "l4_wkup_clk_mux_ck",
  3636. .addr = omap44xx_counter_32k_addrs,
  3637. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3638. };
  3639. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3640. {
  3641. .pa_start = 0x4a002000,
  3642. .pa_end = 0x4a0027ff,
  3643. .flags = ADDR_TYPE_RT
  3644. },
  3645. { }
  3646. };
  3647. /* l4_cfg -> ctrl_module_core */
  3648. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3649. .master = &omap44xx_l4_cfg_hwmod,
  3650. .slave = &omap44xx_ctrl_module_core_hwmod,
  3651. .clk = "l4_div_ck",
  3652. .addr = omap44xx_ctrl_module_core_addrs,
  3653. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3654. };
  3655. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3656. {
  3657. .pa_start = 0x4a100000,
  3658. .pa_end = 0x4a1007ff,
  3659. .flags = ADDR_TYPE_RT
  3660. },
  3661. { }
  3662. };
  3663. /* l4_cfg -> ctrl_module_pad_core */
  3664. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3665. .master = &omap44xx_l4_cfg_hwmod,
  3666. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3667. .clk = "l4_div_ck",
  3668. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3669. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3670. };
  3671. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3672. {
  3673. .pa_start = 0x4a30c000,
  3674. .pa_end = 0x4a30c7ff,
  3675. .flags = ADDR_TYPE_RT
  3676. },
  3677. { }
  3678. };
  3679. /* l4_wkup -> ctrl_module_wkup */
  3680. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3681. .master = &omap44xx_l4_wkup_hwmod,
  3682. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3683. .clk = "l4_wkup_clk_mux_ck",
  3684. .addr = omap44xx_ctrl_module_wkup_addrs,
  3685. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3686. };
  3687. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3688. {
  3689. .pa_start = 0x4a31e000,
  3690. .pa_end = 0x4a31e7ff,
  3691. .flags = ADDR_TYPE_RT
  3692. },
  3693. { }
  3694. };
  3695. /* l4_wkup -> ctrl_module_pad_wkup */
  3696. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3697. .master = &omap44xx_l4_wkup_hwmod,
  3698. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3699. .clk = "l4_wkup_clk_mux_ck",
  3700. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3701. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3702. };
  3703. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3704. {
  3705. .pa_start = 0x54160000,
  3706. .pa_end = 0x54167fff,
  3707. .flags = ADDR_TYPE_RT
  3708. },
  3709. { }
  3710. };
  3711. /* l3_instr -> debugss */
  3712. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3713. .master = &omap44xx_l3_instr_hwmod,
  3714. .slave = &omap44xx_debugss_hwmod,
  3715. .clk = "l3_div_ck",
  3716. .addr = omap44xx_debugss_addrs,
  3717. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3718. };
  3719. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3720. {
  3721. .pa_start = 0x4a056000,
  3722. .pa_end = 0x4a056fff,
  3723. .flags = ADDR_TYPE_RT
  3724. },
  3725. { }
  3726. };
  3727. /* l4_cfg -> dma_system */
  3728. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3729. .master = &omap44xx_l4_cfg_hwmod,
  3730. .slave = &omap44xx_dma_system_hwmod,
  3731. .clk = "l4_div_ck",
  3732. .addr = omap44xx_dma_system_addrs,
  3733. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3734. };
  3735. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3736. {
  3737. .name = "mpu",
  3738. .pa_start = 0x4012e000,
  3739. .pa_end = 0x4012e07f,
  3740. .flags = ADDR_TYPE_RT
  3741. },
  3742. { }
  3743. };
  3744. /* l4_abe -> dmic */
  3745. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3746. .master = &omap44xx_l4_abe_hwmod,
  3747. .slave = &omap44xx_dmic_hwmod,
  3748. .clk = "ocp_abe_iclk",
  3749. .addr = omap44xx_dmic_addrs,
  3750. .user = OCP_USER_MPU,
  3751. };
  3752. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3753. {
  3754. .name = "dma",
  3755. .pa_start = 0x4902e000,
  3756. .pa_end = 0x4902e07f,
  3757. .flags = ADDR_TYPE_RT
  3758. },
  3759. { }
  3760. };
  3761. /* l4_abe -> dmic (dma) */
  3762. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3763. .master = &omap44xx_l4_abe_hwmod,
  3764. .slave = &omap44xx_dmic_hwmod,
  3765. .clk = "ocp_abe_iclk",
  3766. .addr = omap44xx_dmic_dma_addrs,
  3767. .user = OCP_USER_SDMA,
  3768. };
  3769. /* dsp -> iva */
  3770. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3771. .master = &omap44xx_dsp_hwmod,
  3772. .slave = &omap44xx_iva_hwmod,
  3773. .clk = "dpll_iva_m5x2_ck",
  3774. .user = OCP_USER_DSP,
  3775. };
  3776. /* dsp -> sl2if */
  3777. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3778. .master = &omap44xx_dsp_hwmod,
  3779. .slave = &omap44xx_sl2if_hwmod,
  3780. .clk = "dpll_iva_m5x2_ck",
  3781. .user = OCP_USER_DSP,
  3782. };
  3783. /* l4_cfg -> dsp */
  3784. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3785. .master = &omap44xx_l4_cfg_hwmod,
  3786. .slave = &omap44xx_dsp_hwmod,
  3787. .clk = "l4_div_ck",
  3788. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3789. };
  3790. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3791. {
  3792. .pa_start = 0x58000000,
  3793. .pa_end = 0x5800007f,
  3794. .flags = ADDR_TYPE_RT
  3795. },
  3796. { }
  3797. };
  3798. /* l3_main_2 -> dss */
  3799. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3800. .master = &omap44xx_l3_main_2_hwmod,
  3801. .slave = &omap44xx_dss_hwmod,
  3802. .clk = "dss_fck",
  3803. .addr = omap44xx_dss_dma_addrs,
  3804. .user = OCP_USER_SDMA,
  3805. };
  3806. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3807. {
  3808. .pa_start = 0x48040000,
  3809. .pa_end = 0x4804007f,
  3810. .flags = ADDR_TYPE_RT
  3811. },
  3812. { }
  3813. };
  3814. /* l4_per -> dss */
  3815. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3816. .master = &omap44xx_l4_per_hwmod,
  3817. .slave = &omap44xx_dss_hwmod,
  3818. .clk = "l4_div_ck",
  3819. .addr = omap44xx_dss_addrs,
  3820. .user = OCP_USER_MPU,
  3821. };
  3822. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3823. {
  3824. .pa_start = 0x58001000,
  3825. .pa_end = 0x58001fff,
  3826. .flags = ADDR_TYPE_RT
  3827. },
  3828. { }
  3829. };
  3830. /* l3_main_2 -> dss_dispc */
  3831. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3832. .master = &omap44xx_l3_main_2_hwmod,
  3833. .slave = &omap44xx_dss_dispc_hwmod,
  3834. .clk = "dss_fck",
  3835. .addr = omap44xx_dss_dispc_dma_addrs,
  3836. .user = OCP_USER_SDMA,
  3837. };
  3838. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3839. {
  3840. .pa_start = 0x48041000,
  3841. .pa_end = 0x48041fff,
  3842. .flags = ADDR_TYPE_RT
  3843. },
  3844. { }
  3845. };
  3846. /* l4_per -> dss_dispc */
  3847. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3848. .master = &omap44xx_l4_per_hwmod,
  3849. .slave = &omap44xx_dss_dispc_hwmod,
  3850. .clk = "l4_div_ck",
  3851. .addr = omap44xx_dss_dispc_addrs,
  3852. .user = OCP_USER_MPU,
  3853. };
  3854. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3855. {
  3856. .pa_start = 0x58004000,
  3857. .pa_end = 0x580041ff,
  3858. .flags = ADDR_TYPE_RT
  3859. },
  3860. { }
  3861. };
  3862. /* l3_main_2 -> dss_dsi1 */
  3863. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3864. .master = &omap44xx_l3_main_2_hwmod,
  3865. .slave = &omap44xx_dss_dsi1_hwmod,
  3866. .clk = "dss_fck",
  3867. .addr = omap44xx_dss_dsi1_dma_addrs,
  3868. .user = OCP_USER_SDMA,
  3869. };
  3870. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3871. {
  3872. .pa_start = 0x48044000,
  3873. .pa_end = 0x480441ff,
  3874. .flags = ADDR_TYPE_RT
  3875. },
  3876. { }
  3877. };
  3878. /* l4_per -> dss_dsi1 */
  3879. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3880. .master = &omap44xx_l4_per_hwmod,
  3881. .slave = &omap44xx_dss_dsi1_hwmod,
  3882. .clk = "l4_div_ck",
  3883. .addr = omap44xx_dss_dsi1_addrs,
  3884. .user = OCP_USER_MPU,
  3885. };
  3886. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3887. {
  3888. .pa_start = 0x58005000,
  3889. .pa_end = 0x580051ff,
  3890. .flags = ADDR_TYPE_RT
  3891. },
  3892. { }
  3893. };
  3894. /* l3_main_2 -> dss_dsi2 */
  3895. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3896. .master = &omap44xx_l3_main_2_hwmod,
  3897. .slave = &omap44xx_dss_dsi2_hwmod,
  3898. .clk = "dss_fck",
  3899. .addr = omap44xx_dss_dsi2_dma_addrs,
  3900. .user = OCP_USER_SDMA,
  3901. };
  3902. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3903. {
  3904. .pa_start = 0x48045000,
  3905. .pa_end = 0x480451ff,
  3906. .flags = ADDR_TYPE_RT
  3907. },
  3908. { }
  3909. };
  3910. /* l4_per -> dss_dsi2 */
  3911. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3912. .master = &omap44xx_l4_per_hwmod,
  3913. .slave = &omap44xx_dss_dsi2_hwmod,
  3914. .clk = "l4_div_ck",
  3915. .addr = omap44xx_dss_dsi2_addrs,
  3916. .user = OCP_USER_MPU,
  3917. };
  3918. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3919. {
  3920. .pa_start = 0x58006000,
  3921. .pa_end = 0x58006fff,
  3922. .flags = ADDR_TYPE_RT
  3923. },
  3924. { }
  3925. };
  3926. /* l3_main_2 -> dss_hdmi */
  3927. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3928. .master = &omap44xx_l3_main_2_hwmod,
  3929. .slave = &omap44xx_dss_hdmi_hwmod,
  3930. .clk = "dss_fck",
  3931. .addr = omap44xx_dss_hdmi_dma_addrs,
  3932. .user = OCP_USER_SDMA,
  3933. };
  3934. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3935. {
  3936. .pa_start = 0x48046000,
  3937. .pa_end = 0x48046fff,
  3938. .flags = ADDR_TYPE_RT
  3939. },
  3940. { }
  3941. };
  3942. /* l4_per -> dss_hdmi */
  3943. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3944. .master = &omap44xx_l4_per_hwmod,
  3945. .slave = &omap44xx_dss_hdmi_hwmod,
  3946. .clk = "l4_div_ck",
  3947. .addr = omap44xx_dss_hdmi_addrs,
  3948. .user = OCP_USER_MPU,
  3949. };
  3950. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3951. {
  3952. .pa_start = 0x58002000,
  3953. .pa_end = 0x580020ff,
  3954. .flags = ADDR_TYPE_RT
  3955. },
  3956. { }
  3957. };
  3958. /* l3_main_2 -> dss_rfbi */
  3959. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3960. .master = &omap44xx_l3_main_2_hwmod,
  3961. .slave = &omap44xx_dss_rfbi_hwmod,
  3962. .clk = "dss_fck",
  3963. .addr = omap44xx_dss_rfbi_dma_addrs,
  3964. .user = OCP_USER_SDMA,
  3965. };
  3966. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3967. {
  3968. .pa_start = 0x48042000,
  3969. .pa_end = 0x480420ff,
  3970. .flags = ADDR_TYPE_RT
  3971. },
  3972. { }
  3973. };
  3974. /* l4_per -> dss_rfbi */
  3975. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3976. .master = &omap44xx_l4_per_hwmod,
  3977. .slave = &omap44xx_dss_rfbi_hwmod,
  3978. .clk = "l4_div_ck",
  3979. .addr = omap44xx_dss_rfbi_addrs,
  3980. .user = OCP_USER_MPU,
  3981. };
  3982. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3983. {
  3984. .pa_start = 0x58003000,
  3985. .pa_end = 0x580030ff,
  3986. .flags = ADDR_TYPE_RT
  3987. },
  3988. { }
  3989. };
  3990. /* l3_main_2 -> dss_venc */
  3991. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3992. .master = &omap44xx_l3_main_2_hwmod,
  3993. .slave = &omap44xx_dss_venc_hwmod,
  3994. .clk = "dss_fck",
  3995. .addr = omap44xx_dss_venc_dma_addrs,
  3996. .user = OCP_USER_SDMA,
  3997. };
  3998. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3999. {
  4000. .pa_start = 0x48043000,
  4001. .pa_end = 0x480430ff,
  4002. .flags = ADDR_TYPE_RT
  4003. },
  4004. { }
  4005. };
  4006. /* l4_per -> dss_venc */
  4007. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4008. .master = &omap44xx_l4_per_hwmod,
  4009. .slave = &omap44xx_dss_venc_hwmod,
  4010. .clk = "l4_div_ck",
  4011. .addr = omap44xx_dss_venc_addrs,
  4012. .user = OCP_USER_MPU,
  4013. };
  4014. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4015. {
  4016. .pa_start = 0x48078000,
  4017. .pa_end = 0x48078fff,
  4018. .flags = ADDR_TYPE_RT
  4019. },
  4020. { }
  4021. };
  4022. /* l4_per -> elm */
  4023. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4024. .master = &omap44xx_l4_per_hwmod,
  4025. .slave = &omap44xx_elm_hwmod,
  4026. .clk = "l4_div_ck",
  4027. .addr = omap44xx_elm_addrs,
  4028. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4029. };
  4030. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4031. {
  4032. .pa_start = 0x4c000000,
  4033. .pa_end = 0x4c0000ff,
  4034. .flags = ADDR_TYPE_RT
  4035. },
  4036. { }
  4037. };
  4038. /* emif_fw -> emif1 */
  4039. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4040. .master = &omap44xx_emif_fw_hwmod,
  4041. .slave = &omap44xx_emif1_hwmod,
  4042. .clk = "l3_div_ck",
  4043. .addr = omap44xx_emif1_addrs,
  4044. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4045. };
  4046. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4047. {
  4048. .pa_start = 0x4d000000,
  4049. .pa_end = 0x4d0000ff,
  4050. .flags = ADDR_TYPE_RT
  4051. },
  4052. { }
  4053. };
  4054. /* emif_fw -> emif2 */
  4055. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4056. .master = &omap44xx_emif_fw_hwmod,
  4057. .slave = &omap44xx_emif2_hwmod,
  4058. .clk = "l3_div_ck",
  4059. .addr = omap44xx_emif2_addrs,
  4060. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4061. };
  4062. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4063. {
  4064. .pa_start = 0x4a10a000,
  4065. .pa_end = 0x4a10a1ff,
  4066. .flags = ADDR_TYPE_RT
  4067. },
  4068. { }
  4069. };
  4070. /* l4_cfg -> fdif */
  4071. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4072. .master = &omap44xx_l4_cfg_hwmod,
  4073. .slave = &omap44xx_fdif_hwmod,
  4074. .clk = "l4_div_ck",
  4075. .addr = omap44xx_fdif_addrs,
  4076. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4077. };
  4078. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4079. {
  4080. .pa_start = 0x4a310000,
  4081. .pa_end = 0x4a3101ff,
  4082. .flags = ADDR_TYPE_RT
  4083. },
  4084. { }
  4085. };
  4086. /* l4_wkup -> gpio1 */
  4087. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4088. .master = &omap44xx_l4_wkup_hwmod,
  4089. .slave = &omap44xx_gpio1_hwmod,
  4090. .clk = "l4_wkup_clk_mux_ck",
  4091. .addr = omap44xx_gpio1_addrs,
  4092. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4093. };
  4094. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4095. {
  4096. .pa_start = 0x48055000,
  4097. .pa_end = 0x480551ff,
  4098. .flags = ADDR_TYPE_RT
  4099. },
  4100. { }
  4101. };
  4102. /* l4_per -> gpio2 */
  4103. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4104. .master = &omap44xx_l4_per_hwmod,
  4105. .slave = &omap44xx_gpio2_hwmod,
  4106. .clk = "l4_div_ck",
  4107. .addr = omap44xx_gpio2_addrs,
  4108. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4109. };
  4110. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4111. {
  4112. .pa_start = 0x48057000,
  4113. .pa_end = 0x480571ff,
  4114. .flags = ADDR_TYPE_RT
  4115. },
  4116. { }
  4117. };
  4118. /* l4_per -> gpio3 */
  4119. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4120. .master = &omap44xx_l4_per_hwmod,
  4121. .slave = &omap44xx_gpio3_hwmod,
  4122. .clk = "l4_div_ck",
  4123. .addr = omap44xx_gpio3_addrs,
  4124. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4125. };
  4126. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4127. {
  4128. .pa_start = 0x48059000,
  4129. .pa_end = 0x480591ff,
  4130. .flags = ADDR_TYPE_RT
  4131. },
  4132. { }
  4133. };
  4134. /* l4_per -> gpio4 */
  4135. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4136. .master = &omap44xx_l4_per_hwmod,
  4137. .slave = &omap44xx_gpio4_hwmod,
  4138. .clk = "l4_div_ck",
  4139. .addr = omap44xx_gpio4_addrs,
  4140. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4141. };
  4142. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4143. {
  4144. .pa_start = 0x4805b000,
  4145. .pa_end = 0x4805b1ff,
  4146. .flags = ADDR_TYPE_RT
  4147. },
  4148. { }
  4149. };
  4150. /* l4_per -> gpio5 */
  4151. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4152. .master = &omap44xx_l4_per_hwmod,
  4153. .slave = &omap44xx_gpio5_hwmod,
  4154. .clk = "l4_div_ck",
  4155. .addr = omap44xx_gpio5_addrs,
  4156. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4157. };
  4158. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4159. {
  4160. .pa_start = 0x4805d000,
  4161. .pa_end = 0x4805d1ff,
  4162. .flags = ADDR_TYPE_RT
  4163. },
  4164. { }
  4165. };
  4166. /* l4_per -> gpio6 */
  4167. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4168. .master = &omap44xx_l4_per_hwmod,
  4169. .slave = &omap44xx_gpio6_hwmod,
  4170. .clk = "l4_div_ck",
  4171. .addr = omap44xx_gpio6_addrs,
  4172. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4173. };
  4174. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4175. {
  4176. .pa_start = 0x50000000,
  4177. .pa_end = 0x500003ff,
  4178. .flags = ADDR_TYPE_RT
  4179. },
  4180. { }
  4181. };
  4182. /* l3_main_2 -> gpmc */
  4183. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4184. .master = &omap44xx_l3_main_2_hwmod,
  4185. .slave = &omap44xx_gpmc_hwmod,
  4186. .clk = "l3_div_ck",
  4187. .addr = omap44xx_gpmc_addrs,
  4188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4189. };
  4190. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4191. {
  4192. .pa_start = 0x56000000,
  4193. .pa_end = 0x5600ffff,
  4194. .flags = ADDR_TYPE_RT
  4195. },
  4196. { }
  4197. };
  4198. /* l3_main_2 -> gpu */
  4199. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4200. .master = &omap44xx_l3_main_2_hwmod,
  4201. .slave = &omap44xx_gpu_hwmod,
  4202. .clk = "l3_div_ck",
  4203. .addr = omap44xx_gpu_addrs,
  4204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4205. };
  4206. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4207. {
  4208. .pa_start = 0x480b2000,
  4209. .pa_end = 0x480b201f,
  4210. .flags = ADDR_TYPE_RT
  4211. },
  4212. { }
  4213. };
  4214. /* l4_per -> hdq1w */
  4215. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4216. .master = &omap44xx_l4_per_hwmod,
  4217. .slave = &omap44xx_hdq1w_hwmod,
  4218. .clk = "l4_div_ck",
  4219. .addr = omap44xx_hdq1w_addrs,
  4220. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4221. };
  4222. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4223. {
  4224. .pa_start = 0x4a058000,
  4225. .pa_end = 0x4a05bfff,
  4226. .flags = ADDR_TYPE_RT
  4227. },
  4228. { }
  4229. };
  4230. /* l4_cfg -> hsi */
  4231. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4232. .master = &omap44xx_l4_cfg_hwmod,
  4233. .slave = &omap44xx_hsi_hwmod,
  4234. .clk = "l4_div_ck",
  4235. .addr = omap44xx_hsi_addrs,
  4236. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4237. };
  4238. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4239. {
  4240. .pa_start = 0x48070000,
  4241. .pa_end = 0x480700ff,
  4242. .flags = ADDR_TYPE_RT
  4243. },
  4244. { }
  4245. };
  4246. /* l4_per -> i2c1 */
  4247. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4248. .master = &omap44xx_l4_per_hwmod,
  4249. .slave = &omap44xx_i2c1_hwmod,
  4250. .clk = "l4_div_ck",
  4251. .addr = omap44xx_i2c1_addrs,
  4252. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4253. };
  4254. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4255. {
  4256. .pa_start = 0x48072000,
  4257. .pa_end = 0x480720ff,
  4258. .flags = ADDR_TYPE_RT
  4259. },
  4260. { }
  4261. };
  4262. /* l4_per -> i2c2 */
  4263. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4264. .master = &omap44xx_l4_per_hwmod,
  4265. .slave = &omap44xx_i2c2_hwmod,
  4266. .clk = "l4_div_ck",
  4267. .addr = omap44xx_i2c2_addrs,
  4268. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4269. };
  4270. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4271. {
  4272. .pa_start = 0x48060000,
  4273. .pa_end = 0x480600ff,
  4274. .flags = ADDR_TYPE_RT
  4275. },
  4276. { }
  4277. };
  4278. /* l4_per -> i2c3 */
  4279. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4280. .master = &omap44xx_l4_per_hwmod,
  4281. .slave = &omap44xx_i2c3_hwmod,
  4282. .clk = "l4_div_ck",
  4283. .addr = omap44xx_i2c3_addrs,
  4284. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4285. };
  4286. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4287. {
  4288. .pa_start = 0x48350000,
  4289. .pa_end = 0x483500ff,
  4290. .flags = ADDR_TYPE_RT
  4291. },
  4292. { }
  4293. };
  4294. /* l4_per -> i2c4 */
  4295. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4296. .master = &omap44xx_l4_per_hwmod,
  4297. .slave = &omap44xx_i2c4_hwmod,
  4298. .clk = "l4_div_ck",
  4299. .addr = omap44xx_i2c4_addrs,
  4300. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4301. };
  4302. /* l3_main_2 -> ipu */
  4303. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4304. .master = &omap44xx_l3_main_2_hwmod,
  4305. .slave = &omap44xx_ipu_hwmod,
  4306. .clk = "l3_div_ck",
  4307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4308. };
  4309. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4310. {
  4311. .pa_start = 0x52000000,
  4312. .pa_end = 0x520000ff,
  4313. .flags = ADDR_TYPE_RT
  4314. },
  4315. { }
  4316. };
  4317. /* l3_main_2 -> iss */
  4318. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4319. .master = &omap44xx_l3_main_2_hwmod,
  4320. .slave = &omap44xx_iss_hwmod,
  4321. .clk = "l3_div_ck",
  4322. .addr = omap44xx_iss_addrs,
  4323. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4324. };
  4325. /* iva -> sl2if */
  4326. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4327. .master = &omap44xx_iva_hwmod,
  4328. .slave = &omap44xx_sl2if_hwmod,
  4329. .clk = "dpll_iva_m5x2_ck",
  4330. .user = OCP_USER_IVA,
  4331. };
  4332. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4333. {
  4334. .pa_start = 0x5a000000,
  4335. .pa_end = 0x5a07ffff,
  4336. .flags = ADDR_TYPE_RT
  4337. },
  4338. { }
  4339. };
  4340. /* l3_main_2 -> iva */
  4341. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4342. .master = &omap44xx_l3_main_2_hwmod,
  4343. .slave = &omap44xx_iva_hwmod,
  4344. .clk = "l3_div_ck",
  4345. .addr = omap44xx_iva_addrs,
  4346. .user = OCP_USER_MPU,
  4347. };
  4348. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4349. {
  4350. .pa_start = 0x4a31c000,
  4351. .pa_end = 0x4a31c07f,
  4352. .flags = ADDR_TYPE_RT
  4353. },
  4354. { }
  4355. };
  4356. /* l4_wkup -> kbd */
  4357. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4358. .master = &omap44xx_l4_wkup_hwmod,
  4359. .slave = &omap44xx_kbd_hwmod,
  4360. .clk = "l4_wkup_clk_mux_ck",
  4361. .addr = omap44xx_kbd_addrs,
  4362. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4363. };
  4364. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4365. {
  4366. .pa_start = 0x4a0f4000,
  4367. .pa_end = 0x4a0f41ff,
  4368. .flags = ADDR_TYPE_RT
  4369. },
  4370. { }
  4371. };
  4372. /* l4_cfg -> mailbox */
  4373. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4374. .master = &omap44xx_l4_cfg_hwmod,
  4375. .slave = &omap44xx_mailbox_hwmod,
  4376. .clk = "l4_div_ck",
  4377. .addr = omap44xx_mailbox_addrs,
  4378. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4379. };
  4380. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4381. {
  4382. .pa_start = 0x40128000,
  4383. .pa_end = 0x401283ff,
  4384. .flags = ADDR_TYPE_RT
  4385. },
  4386. { }
  4387. };
  4388. /* l4_abe -> mcasp */
  4389. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4390. .master = &omap44xx_l4_abe_hwmod,
  4391. .slave = &omap44xx_mcasp_hwmod,
  4392. .clk = "ocp_abe_iclk",
  4393. .addr = omap44xx_mcasp_addrs,
  4394. .user = OCP_USER_MPU,
  4395. };
  4396. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4397. {
  4398. .pa_start = 0x49028000,
  4399. .pa_end = 0x490283ff,
  4400. .flags = ADDR_TYPE_RT
  4401. },
  4402. { }
  4403. };
  4404. /* l4_abe -> mcasp (dma) */
  4405. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4406. .master = &omap44xx_l4_abe_hwmod,
  4407. .slave = &omap44xx_mcasp_hwmod,
  4408. .clk = "ocp_abe_iclk",
  4409. .addr = omap44xx_mcasp_dma_addrs,
  4410. .user = OCP_USER_SDMA,
  4411. };
  4412. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4413. {
  4414. .name = "mpu",
  4415. .pa_start = 0x40122000,
  4416. .pa_end = 0x401220ff,
  4417. .flags = ADDR_TYPE_RT
  4418. },
  4419. { }
  4420. };
  4421. /* l4_abe -> mcbsp1 */
  4422. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4423. .master = &omap44xx_l4_abe_hwmod,
  4424. .slave = &omap44xx_mcbsp1_hwmod,
  4425. .clk = "ocp_abe_iclk",
  4426. .addr = omap44xx_mcbsp1_addrs,
  4427. .user = OCP_USER_MPU,
  4428. };
  4429. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4430. {
  4431. .name = "dma",
  4432. .pa_start = 0x49022000,
  4433. .pa_end = 0x490220ff,
  4434. .flags = ADDR_TYPE_RT
  4435. },
  4436. { }
  4437. };
  4438. /* l4_abe -> mcbsp1 (dma) */
  4439. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4440. .master = &omap44xx_l4_abe_hwmod,
  4441. .slave = &omap44xx_mcbsp1_hwmod,
  4442. .clk = "ocp_abe_iclk",
  4443. .addr = omap44xx_mcbsp1_dma_addrs,
  4444. .user = OCP_USER_SDMA,
  4445. };
  4446. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4447. {
  4448. .name = "mpu",
  4449. .pa_start = 0x40124000,
  4450. .pa_end = 0x401240ff,
  4451. .flags = ADDR_TYPE_RT
  4452. },
  4453. { }
  4454. };
  4455. /* l4_abe -> mcbsp2 */
  4456. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4457. .master = &omap44xx_l4_abe_hwmod,
  4458. .slave = &omap44xx_mcbsp2_hwmod,
  4459. .clk = "ocp_abe_iclk",
  4460. .addr = omap44xx_mcbsp2_addrs,
  4461. .user = OCP_USER_MPU,
  4462. };
  4463. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4464. {
  4465. .name = "dma",
  4466. .pa_start = 0x49024000,
  4467. .pa_end = 0x490240ff,
  4468. .flags = ADDR_TYPE_RT
  4469. },
  4470. { }
  4471. };
  4472. /* l4_abe -> mcbsp2 (dma) */
  4473. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4474. .master = &omap44xx_l4_abe_hwmod,
  4475. .slave = &omap44xx_mcbsp2_hwmod,
  4476. .clk = "ocp_abe_iclk",
  4477. .addr = omap44xx_mcbsp2_dma_addrs,
  4478. .user = OCP_USER_SDMA,
  4479. };
  4480. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4481. {
  4482. .name = "mpu",
  4483. .pa_start = 0x40126000,
  4484. .pa_end = 0x401260ff,
  4485. .flags = ADDR_TYPE_RT
  4486. },
  4487. { }
  4488. };
  4489. /* l4_abe -> mcbsp3 */
  4490. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4491. .master = &omap44xx_l4_abe_hwmod,
  4492. .slave = &omap44xx_mcbsp3_hwmod,
  4493. .clk = "ocp_abe_iclk",
  4494. .addr = omap44xx_mcbsp3_addrs,
  4495. .user = OCP_USER_MPU,
  4496. };
  4497. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4498. {
  4499. .name = "dma",
  4500. .pa_start = 0x49026000,
  4501. .pa_end = 0x490260ff,
  4502. .flags = ADDR_TYPE_RT
  4503. },
  4504. { }
  4505. };
  4506. /* l4_abe -> mcbsp3 (dma) */
  4507. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4508. .master = &omap44xx_l4_abe_hwmod,
  4509. .slave = &omap44xx_mcbsp3_hwmod,
  4510. .clk = "ocp_abe_iclk",
  4511. .addr = omap44xx_mcbsp3_dma_addrs,
  4512. .user = OCP_USER_SDMA,
  4513. };
  4514. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4515. {
  4516. .pa_start = 0x48096000,
  4517. .pa_end = 0x480960ff,
  4518. .flags = ADDR_TYPE_RT
  4519. },
  4520. { }
  4521. };
  4522. /* l4_per -> mcbsp4 */
  4523. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4524. .master = &omap44xx_l4_per_hwmod,
  4525. .slave = &omap44xx_mcbsp4_hwmod,
  4526. .clk = "l4_div_ck",
  4527. .addr = omap44xx_mcbsp4_addrs,
  4528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4529. };
  4530. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4531. {
  4532. .pa_start = 0x40132000,
  4533. .pa_end = 0x4013207f,
  4534. .flags = ADDR_TYPE_RT
  4535. },
  4536. { }
  4537. };
  4538. /* l4_abe -> mcpdm */
  4539. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4540. .master = &omap44xx_l4_abe_hwmod,
  4541. .slave = &omap44xx_mcpdm_hwmod,
  4542. .clk = "ocp_abe_iclk",
  4543. .addr = omap44xx_mcpdm_addrs,
  4544. .user = OCP_USER_MPU,
  4545. };
  4546. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4547. {
  4548. .pa_start = 0x49032000,
  4549. .pa_end = 0x4903207f,
  4550. .flags = ADDR_TYPE_RT
  4551. },
  4552. { }
  4553. };
  4554. /* l4_abe -> mcpdm (dma) */
  4555. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4556. .master = &omap44xx_l4_abe_hwmod,
  4557. .slave = &omap44xx_mcpdm_hwmod,
  4558. .clk = "ocp_abe_iclk",
  4559. .addr = omap44xx_mcpdm_dma_addrs,
  4560. .user = OCP_USER_SDMA,
  4561. };
  4562. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4563. {
  4564. .pa_start = 0x48098000,
  4565. .pa_end = 0x480981ff,
  4566. .flags = ADDR_TYPE_RT
  4567. },
  4568. { }
  4569. };
  4570. /* l4_per -> mcspi1 */
  4571. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4572. .master = &omap44xx_l4_per_hwmod,
  4573. .slave = &omap44xx_mcspi1_hwmod,
  4574. .clk = "l4_div_ck",
  4575. .addr = omap44xx_mcspi1_addrs,
  4576. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4577. };
  4578. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4579. {
  4580. .pa_start = 0x4809a000,
  4581. .pa_end = 0x4809a1ff,
  4582. .flags = ADDR_TYPE_RT
  4583. },
  4584. { }
  4585. };
  4586. /* l4_per -> mcspi2 */
  4587. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4588. .master = &omap44xx_l4_per_hwmod,
  4589. .slave = &omap44xx_mcspi2_hwmod,
  4590. .clk = "l4_div_ck",
  4591. .addr = omap44xx_mcspi2_addrs,
  4592. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4593. };
  4594. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4595. {
  4596. .pa_start = 0x480b8000,
  4597. .pa_end = 0x480b81ff,
  4598. .flags = ADDR_TYPE_RT
  4599. },
  4600. { }
  4601. };
  4602. /* l4_per -> mcspi3 */
  4603. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4604. .master = &omap44xx_l4_per_hwmod,
  4605. .slave = &omap44xx_mcspi3_hwmod,
  4606. .clk = "l4_div_ck",
  4607. .addr = omap44xx_mcspi3_addrs,
  4608. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4609. };
  4610. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4611. {
  4612. .pa_start = 0x480ba000,
  4613. .pa_end = 0x480ba1ff,
  4614. .flags = ADDR_TYPE_RT
  4615. },
  4616. { }
  4617. };
  4618. /* l4_per -> mcspi4 */
  4619. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4620. .master = &omap44xx_l4_per_hwmod,
  4621. .slave = &omap44xx_mcspi4_hwmod,
  4622. .clk = "l4_div_ck",
  4623. .addr = omap44xx_mcspi4_addrs,
  4624. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4625. };
  4626. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4627. {
  4628. .pa_start = 0x4809c000,
  4629. .pa_end = 0x4809c3ff,
  4630. .flags = ADDR_TYPE_RT
  4631. },
  4632. { }
  4633. };
  4634. /* l4_per -> mmc1 */
  4635. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4636. .master = &omap44xx_l4_per_hwmod,
  4637. .slave = &omap44xx_mmc1_hwmod,
  4638. .clk = "l4_div_ck",
  4639. .addr = omap44xx_mmc1_addrs,
  4640. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4641. };
  4642. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4643. {
  4644. .pa_start = 0x480b4000,
  4645. .pa_end = 0x480b43ff,
  4646. .flags = ADDR_TYPE_RT
  4647. },
  4648. { }
  4649. };
  4650. /* l4_per -> mmc2 */
  4651. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4652. .master = &omap44xx_l4_per_hwmod,
  4653. .slave = &omap44xx_mmc2_hwmod,
  4654. .clk = "l4_div_ck",
  4655. .addr = omap44xx_mmc2_addrs,
  4656. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4657. };
  4658. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4659. {
  4660. .pa_start = 0x480ad000,
  4661. .pa_end = 0x480ad3ff,
  4662. .flags = ADDR_TYPE_RT
  4663. },
  4664. { }
  4665. };
  4666. /* l4_per -> mmc3 */
  4667. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4668. .master = &omap44xx_l4_per_hwmod,
  4669. .slave = &omap44xx_mmc3_hwmod,
  4670. .clk = "l4_div_ck",
  4671. .addr = omap44xx_mmc3_addrs,
  4672. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4673. };
  4674. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4675. {
  4676. .pa_start = 0x480d1000,
  4677. .pa_end = 0x480d13ff,
  4678. .flags = ADDR_TYPE_RT
  4679. },
  4680. { }
  4681. };
  4682. /* l4_per -> mmc4 */
  4683. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4684. .master = &omap44xx_l4_per_hwmod,
  4685. .slave = &omap44xx_mmc4_hwmod,
  4686. .clk = "l4_div_ck",
  4687. .addr = omap44xx_mmc4_addrs,
  4688. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4689. };
  4690. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4691. {
  4692. .pa_start = 0x480d5000,
  4693. .pa_end = 0x480d53ff,
  4694. .flags = ADDR_TYPE_RT
  4695. },
  4696. { }
  4697. };
  4698. /* l4_per -> mmc5 */
  4699. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4700. .master = &omap44xx_l4_per_hwmod,
  4701. .slave = &omap44xx_mmc5_hwmod,
  4702. .clk = "l4_div_ck",
  4703. .addr = omap44xx_mmc5_addrs,
  4704. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4705. };
  4706. /* l3_main_2 -> ocmc_ram */
  4707. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4708. .master = &omap44xx_l3_main_2_hwmod,
  4709. .slave = &omap44xx_ocmc_ram_hwmod,
  4710. .clk = "l3_div_ck",
  4711. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4712. };
  4713. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4714. {
  4715. .pa_start = 0x4a0ad000,
  4716. .pa_end = 0x4a0ad01f,
  4717. .flags = ADDR_TYPE_RT
  4718. },
  4719. { }
  4720. };
  4721. /* l4_cfg -> ocp2scp_usb_phy */
  4722. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4723. .master = &omap44xx_l4_cfg_hwmod,
  4724. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4725. .clk = "l4_div_ck",
  4726. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4727. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4728. };
  4729. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4730. {
  4731. .pa_start = 0x48243000,
  4732. .pa_end = 0x48243fff,
  4733. .flags = ADDR_TYPE_RT
  4734. },
  4735. { }
  4736. };
  4737. /* mpu_private -> prcm_mpu */
  4738. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4739. .master = &omap44xx_mpu_private_hwmod,
  4740. .slave = &omap44xx_prcm_mpu_hwmod,
  4741. .clk = "l3_div_ck",
  4742. .addr = omap44xx_prcm_mpu_addrs,
  4743. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4744. };
  4745. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4746. {
  4747. .pa_start = 0x4a004000,
  4748. .pa_end = 0x4a004fff,
  4749. .flags = ADDR_TYPE_RT
  4750. },
  4751. { }
  4752. };
  4753. /* l4_wkup -> cm_core_aon */
  4754. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4755. .master = &omap44xx_l4_wkup_hwmod,
  4756. .slave = &omap44xx_cm_core_aon_hwmod,
  4757. .clk = "l4_wkup_clk_mux_ck",
  4758. .addr = omap44xx_cm_core_aon_addrs,
  4759. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4760. };
  4761. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4762. {
  4763. .pa_start = 0x4a008000,
  4764. .pa_end = 0x4a009fff,
  4765. .flags = ADDR_TYPE_RT
  4766. },
  4767. { }
  4768. };
  4769. /* l4_cfg -> cm_core */
  4770. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4771. .master = &omap44xx_l4_cfg_hwmod,
  4772. .slave = &omap44xx_cm_core_hwmod,
  4773. .clk = "l4_div_ck",
  4774. .addr = omap44xx_cm_core_addrs,
  4775. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4776. };
  4777. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4778. {
  4779. .pa_start = 0x4a306000,
  4780. .pa_end = 0x4a307fff,
  4781. .flags = ADDR_TYPE_RT
  4782. },
  4783. { }
  4784. };
  4785. /* l4_wkup -> prm */
  4786. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4787. .master = &omap44xx_l4_wkup_hwmod,
  4788. .slave = &omap44xx_prm_hwmod,
  4789. .clk = "l4_wkup_clk_mux_ck",
  4790. .addr = omap44xx_prm_addrs,
  4791. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4792. };
  4793. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4794. {
  4795. .pa_start = 0x4a30a000,
  4796. .pa_end = 0x4a30a7ff,
  4797. .flags = ADDR_TYPE_RT
  4798. },
  4799. { }
  4800. };
  4801. /* l4_wkup -> scrm */
  4802. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4803. .master = &omap44xx_l4_wkup_hwmod,
  4804. .slave = &omap44xx_scrm_hwmod,
  4805. .clk = "l4_wkup_clk_mux_ck",
  4806. .addr = omap44xx_scrm_addrs,
  4807. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4808. };
  4809. /* l3_main_2 -> sl2if */
  4810. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4811. .master = &omap44xx_l3_main_2_hwmod,
  4812. .slave = &omap44xx_sl2if_hwmod,
  4813. .clk = "l3_div_ck",
  4814. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4815. };
  4816. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4817. {
  4818. .pa_start = 0x4012c000,
  4819. .pa_end = 0x4012c3ff,
  4820. .flags = ADDR_TYPE_RT
  4821. },
  4822. { }
  4823. };
  4824. /* l4_abe -> slimbus1 */
  4825. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4826. .master = &omap44xx_l4_abe_hwmod,
  4827. .slave = &omap44xx_slimbus1_hwmod,
  4828. .clk = "ocp_abe_iclk",
  4829. .addr = omap44xx_slimbus1_addrs,
  4830. .user = OCP_USER_MPU,
  4831. };
  4832. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4833. {
  4834. .pa_start = 0x4902c000,
  4835. .pa_end = 0x4902c3ff,
  4836. .flags = ADDR_TYPE_RT
  4837. },
  4838. { }
  4839. };
  4840. /* l4_abe -> slimbus1 (dma) */
  4841. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4842. .master = &omap44xx_l4_abe_hwmod,
  4843. .slave = &omap44xx_slimbus1_hwmod,
  4844. .clk = "ocp_abe_iclk",
  4845. .addr = omap44xx_slimbus1_dma_addrs,
  4846. .user = OCP_USER_SDMA,
  4847. };
  4848. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4849. {
  4850. .pa_start = 0x48076000,
  4851. .pa_end = 0x480763ff,
  4852. .flags = ADDR_TYPE_RT
  4853. },
  4854. { }
  4855. };
  4856. /* l4_per -> slimbus2 */
  4857. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4858. .master = &omap44xx_l4_per_hwmod,
  4859. .slave = &omap44xx_slimbus2_hwmod,
  4860. .clk = "l4_div_ck",
  4861. .addr = omap44xx_slimbus2_addrs,
  4862. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4863. };
  4864. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4865. {
  4866. .pa_start = 0x4a0dd000,
  4867. .pa_end = 0x4a0dd03f,
  4868. .flags = ADDR_TYPE_RT
  4869. },
  4870. { }
  4871. };
  4872. /* l4_cfg -> smartreflex_core */
  4873. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4874. .master = &omap44xx_l4_cfg_hwmod,
  4875. .slave = &omap44xx_smartreflex_core_hwmod,
  4876. .clk = "l4_div_ck",
  4877. .addr = omap44xx_smartreflex_core_addrs,
  4878. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4879. };
  4880. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4881. {
  4882. .pa_start = 0x4a0db000,
  4883. .pa_end = 0x4a0db03f,
  4884. .flags = ADDR_TYPE_RT
  4885. },
  4886. { }
  4887. };
  4888. /* l4_cfg -> smartreflex_iva */
  4889. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4890. .master = &omap44xx_l4_cfg_hwmod,
  4891. .slave = &omap44xx_smartreflex_iva_hwmod,
  4892. .clk = "l4_div_ck",
  4893. .addr = omap44xx_smartreflex_iva_addrs,
  4894. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4895. };
  4896. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4897. {
  4898. .pa_start = 0x4a0d9000,
  4899. .pa_end = 0x4a0d903f,
  4900. .flags = ADDR_TYPE_RT
  4901. },
  4902. { }
  4903. };
  4904. /* l4_cfg -> smartreflex_mpu */
  4905. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4906. .master = &omap44xx_l4_cfg_hwmod,
  4907. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4908. .clk = "l4_div_ck",
  4909. .addr = omap44xx_smartreflex_mpu_addrs,
  4910. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4911. };
  4912. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4913. {
  4914. .pa_start = 0x4a0f6000,
  4915. .pa_end = 0x4a0f6fff,
  4916. .flags = ADDR_TYPE_RT
  4917. },
  4918. { }
  4919. };
  4920. /* l4_cfg -> spinlock */
  4921. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4922. .master = &omap44xx_l4_cfg_hwmod,
  4923. .slave = &omap44xx_spinlock_hwmod,
  4924. .clk = "l4_div_ck",
  4925. .addr = omap44xx_spinlock_addrs,
  4926. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4927. };
  4928. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4929. {
  4930. .pa_start = 0x4a318000,
  4931. .pa_end = 0x4a31807f,
  4932. .flags = ADDR_TYPE_RT
  4933. },
  4934. { }
  4935. };
  4936. /* l4_wkup -> timer1 */
  4937. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4938. .master = &omap44xx_l4_wkup_hwmod,
  4939. .slave = &omap44xx_timer1_hwmod,
  4940. .clk = "l4_wkup_clk_mux_ck",
  4941. .addr = omap44xx_timer1_addrs,
  4942. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4943. };
  4944. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4945. {
  4946. .pa_start = 0x48032000,
  4947. .pa_end = 0x4803207f,
  4948. .flags = ADDR_TYPE_RT
  4949. },
  4950. { }
  4951. };
  4952. /* l4_per -> timer2 */
  4953. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4954. .master = &omap44xx_l4_per_hwmod,
  4955. .slave = &omap44xx_timer2_hwmod,
  4956. .clk = "l4_div_ck",
  4957. .addr = omap44xx_timer2_addrs,
  4958. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4959. };
  4960. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4961. {
  4962. .pa_start = 0x48034000,
  4963. .pa_end = 0x4803407f,
  4964. .flags = ADDR_TYPE_RT
  4965. },
  4966. { }
  4967. };
  4968. /* l4_per -> timer3 */
  4969. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4970. .master = &omap44xx_l4_per_hwmod,
  4971. .slave = &omap44xx_timer3_hwmod,
  4972. .clk = "l4_div_ck",
  4973. .addr = omap44xx_timer3_addrs,
  4974. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4975. };
  4976. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4977. {
  4978. .pa_start = 0x48036000,
  4979. .pa_end = 0x4803607f,
  4980. .flags = ADDR_TYPE_RT
  4981. },
  4982. { }
  4983. };
  4984. /* l4_per -> timer4 */
  4985. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4986. .master = &omap44xx_l4_per_hwmod,
  4987. .slave = &omap44xx_timer4_hwmod,
  4988. .clk = "l4_div_ck",
  4989. .addr = omap44xx_timer4_addrs,
  4990. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4991. };
  4992. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4993. {
  4994. .pa_start = 0x40138000,
  4995. .pa_end = 0x4013807f,
  4996. .flags = ADDR_TYPE_RT
  4997. },
  4998. { }
  4999. };
  5000. /* l4_abe -> timer5 */
  5001. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5002. .master = &omap44xx_l4_abe_hwmod,
  5003. .slave = &omap44xx_timer5_hwmod,
  5004. .clk = "ocp_abe_iclk",
  5005. .addr = omap44xx_timer5_addrs,
  5006. .user = OCP_USER_MPU,
  5007. };
  5008. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5009. {
  5010. .pa_start = 0x49038000,
  5011. .pa_end = 0x4903807f,
  5012. .flags = ADDR_TYPE_RT
  5013. },
  5014. { }
  5015. };
  5016. /* l4_abe -> timer5 (dma) */
  5017. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5018. .master = &omap44xx_l4_abe_hwmod,
  5019. .slave = &omap44xx_timer5_hwmod,
  5020. .clk = "ocp_abe_iclk",
  5021. .addr = omap44xx_timer5_dma_addrs,
  5022. .user = OCP_USER_SDMA,
  5023. };
  5024. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5025. {
  5026. .pa_start = 0x4013a000,
  5027. .pa_end = 0x4013a07f,
  5028. .flags = ADDR_TYPE_RT
  5029. },
  5030. { }
  5031. };
  5032. /* l4_abe -> timer6 */
  5033. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5034. .master = &omap44xx_l4_abe_hwmod,
  5035. .slave = &omap44xx_timer6_hwmod,
  5036. .clk = "ocp_abe_iclk",
  5037. .addr = omap44xx_timer6_addrs,
  5038. .user = OCP_USER_MPU,
  5039. };
  5040. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5041. {
  5042. .pa_start = 0x4903a000,
  5043. .pa_end = 0x4903a07f,
  5044. .flags = ADDR_TYPE_RT
  5045. },
  5046. { }
  5047. };
  5048. /* l4_abe -> timer6 (dma) */
  5049. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5050. .master = &omap44xx_l4_abe_hwmod,
  5051. .slave = &omap44xx_timer6_hwmod,
  5052. .clk = "ocp_abe_iclk",
  5053. .addr = omap44xx_timer6_dma_addrs,
  5054. .user = OCP_USER_SDMA,
  5055. };
  5056. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5057. {
  5058. .pa_start = 0x4013c000,
  5059. .pa_end = 0x4013c07f,
  5060. .flags = ADDR_TYPE_RT
  5061. },
  5062. { }
  5063. };
  5064. /* l4_abe -> timer7 */
  5065. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5066. .master = &omap44xx_l4_abe_hwmod,
  5067. .slave = &omap44xx_timer7_hwmod,
  5068. .clk = "ocp_abe_iclk",
  5069. .addr = omap44xx_timer7_addrs,
  5070. .user = OCP_USER_MPU,
  5071. };
  5072. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5073. {
  5074. .pa_start = 0x4903c000,
  5075. .pa_end = 0x4903c07f,
  5076. .flags = ADDR_TYPE_RT
  5077. },
  5078. { }
  5079. };
  5080. /* l4_abe -> timer7 (dma) */
  5081. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5082. .master = &omap44xx_l4_abe_hwmod,
  5083. .slave = &omap44xx_timer7_hwmod,
  5084. .clk = "ocp_abe_iclk",
  5085. .addr = omap44xx_timer7_dma_addrs,
  5086. .user = OCP_USER_SDMA,
  5087. };
  5088. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5089. {
  5090. .pa_start = 0x4013e000,
  5091. .pa_end = 0x4013e07f,
  5092. .flags = ADDR_TYPE_RT
  5093. },
  5094. { }
  5095. };
  5096. /* l4_abe -> timer8 */
  5097. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5098. .master = &omap44xx_l4_abe_hwmod,
  5099. .slave = &omap44xx_timer8_hwmod,
  5100. .clk = "ocp_abe_iclk",
  5101. .addr = omap44xx_timer8_addrs,
  5102. .user = OCP_USER_MPU,
  5103. };
  5104. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5105. {
  5106. .pa_start = 0x4903e000,
  5107. .pa_end = 0x4903e07f,
  5108. .flags = ADDR_TYPE_RT
  5109. },
  5110. { }
  5111. };
  5112. /* l4_abe -> timer8 (dma) */
  5113. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5114. .master = &omap44xx_l4_abe_hwmod,
  5115. .slave = &omap44xx_timer8_hwmod,
  5116. .clk = "ocp_abe_iclk",
  5117. .addr = omap44xx_timer8_dma_addrs,
  5118. .user = OCP_USER_SDMA,
  5119. };
  5120. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5121. {
  5122. .pa_start = 0x4803e000,
  5123. .pa_end = 0x4803e07f,
  5124. .flags = ADDR_TYPE_RT
  5125. },
  5126. { }
  5127. };
  5128. /* l4_per -> timer9 */
  5129. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5130. .master = &omap44xx_l4_per_hwmod,
  5131. .slave = &omap44xx_timer9_hwmod,
  5132. .clk = "l4_div_ck",
  5133. .addr = omap44xx_timer9_addrs,
  5134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5135. };
  5136. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5137. {
  5138. .pa_start = 0x48086000,
  5139. .pa_end = 0x4808607f,
  5140. .flags = ADDR_TYPE_RT
  5141. },
  5142. { }
  5143. };
  5144. /* l4_per -> timer10 */
  5145. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5146. .master = &omap44xx_l4_per_hwmod,
  5147. .slave = &omap44xx_timer10_hwmod,
  5148. .clk = "l4_div_ck",
  5149. .addr = omap44xx_timer10_addrs,
  5150. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5151. };
  5152. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5153. {
  5154. .pa_start = 0x48088000,
  5155. .pa_end = 0x4808807f,
  5156. .flags = ADDR_TYPE_RT
  5157. },
  5158. { }
  5159. };
  5160. /* l4_per -> timer11 */
  5161. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5162. .master = &omap44xx_l4_per_hwmod,
  5163. .slave = &omap44xx_timer11_hwmod,
  5164. .clk = "l4_div_ck",
  5165. .addr = omap44xx_timer11_addrs,
  5166. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5167. };
  5168. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5169. {
  5170. .pa_start = 0x4806a000,
  5171. .pa_end = 0x4806a0ff,
  5172. .flags = ADDR_TYPE_RT
  5173. },
  5174. { }
  5175. };
  5176. /* l4_per -> uart1 */
  5177. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5178. .master = &omap44xx_l4_per_hwmod,
  5179. .slave = &omap44xx_uart1_hwmod,
  5180. .clk = "l4_div_ck",
  5181. .addr = omap44xx_uart1_addrs,
  5182. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5183. };
  5184. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5185. {
  5186. .pa_start = 0x4806c000,
  5187. .pa_end = 0x4806c0ff,
  5188. .flags = ADDR_TYPE_RT
  5189. },
  5190. { }
  5191. };
  5192. /* l4_per -> uart2 */
  5193. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5194. .master = &omap44xx_l4_per_hwmod,
  5195. .slave = &omap44xx_uart2_hwmod,
  5196. .clk = "l4_div_ck",
  5197. .addr = omap44xx_uart2_addrs,
  5198. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5199. };
  5200. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5201. {
  5202. .pa_start = 0x48020000,
  5203. .pa_end = 0x480200ff,
  5204. .flags = ADDR_TYPE_RT
  5205. },
  5206. { }
  5207. };
  5208. /* l4_per -> uart3 */
  5209. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5210. .master = &omap44xx_l4_per_hwmod,
  5211. .slave = &omap44xx_uart3_hwmod,
  5212. .clk = "l4_div_ck",
  5213. .addr = omap44xx_uart3_addrs,
  5214. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5215. };
  5216. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5217. {
  5218. .pa_start = 0x4806e000,
  5219. .pa_end = 0x4806e0ff,
  5220. .flags = ADDR_TYPE_RT
  5221. },
  5222. { }
  5223. };
  5224. /* l4_per -> uart4 */
  5225. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5226. .master = &omap44xx_l4_per_hwmod,
  5227. .slave = &omap44xx_uart4_hwmod,
  5228. .clk = "l4_div_ck",
  5229. .addr = omap44xx_uart4_addrs,
  5230. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5231. };
  5232. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5233. {
  5234. .pa_start = 0x4a0a9000,
  5235. .pa_end = 0x4a0a93ff,
  5236. .flags = ADDR_TYPE_RT
  5237. },
  5238. { }
  5239. };
  5240. /* l4_cfg -> usb_host_fs */
  5241. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5242. .master = &omap44xx_l4_cfg_hwmod,
  5243. .slave = &omap44xx_usb_host_fs_hwmod,
  5244. .clk = "l4_div_ck",
  5245. .addr = omap44xx_usb_host_fs_addrs,
  5246. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5247. };
  5248. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5249. {
  5250. .name = "uhh",
  5251. .pa_start = 0x4a064000,
  5252. .pa_end = 0x4a0647ff,
  5253. .flags = ADDR_TYPE_RT
  5254. },
  5255. {
  5256. .name = "ohci",
  5257. .pa_start = 0x4a064800,
  5258. .pa_end = 0x4a064bff,
  5259. },
  5260. {
  5261. .name = "ehci",
  5262. .pa_start = 0x4a064c00,
  5263. .pa_end = 0x4a064fff,
  5264. },
  5265. {}
  5266. };
  5267. /* l4_cfg -> usb_host_hs */
  5268. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5269. .master = &omap44xx_l4_cfg_hwmod,
  5270. .slave = &omap44xx_usb_host_hs_hwmod,
  5271. .clk = "l4_div_ck",
  5272. .addr = omap44xx_usb_host_hs_addrs,
  5273. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5274. };
  5275. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5276. {
  5277. .pa_start = 0x4a0ab000,
  5278. .pa_end = 0x4a0ab7ff,
  5279. .flags = ADDR_TYPE_RT
  5280. },
  5281. { }
  5282. };
  5283. /* l4_cfg -> usb_otg_hs */
  5284. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5285. .master = &omap44xx_l4_cfg_hwmod,
  5286. .slave = &omap44xx_usb_otg_hs_hwmod,
  5287. .clk = "l4_div_ck",
  5288. .addr = omap44xx_usb_otg_hs_addrs,
  5289. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5290. };
  5291. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5292. {
  5293. .name = "tll",
  5294. .pa_start = 0x4a062000,
  5295. .pa_end = 0x4a063fff,
  5296. .flags = ADDR_TYPE_RT
  5297. },
  5298. {}
  5299. };
  5300. /* l4_cfg -> usb_tll_hs */
  5301. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5302. .master = &omap44xx_l4_cfg_hwmod,
  5303. .slave = &omap44xx_usb_tll_hs_hwmod,
  5304. .clk = "l4_div_ck",
  5305. .addr = omap44xx_usb_tll_hs_addrs,
  5306. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5307. };
  5308. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5309. {
  5310. .pa_start = 0x4a314000,
  5311. .pa_end = 0x4a31407f,
  5312. .flags = ADDR_TYPE_RT
  5313. },
  5314. { }
  5315. };
  5316. /* l4_wkup -> wd_timer2 */
  5317. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5318. .master = &omap44xx_l4_wkup_hwmod,
  5319. .slave = &omap44xx_wd_timer2_hwmod,
  5320. .clk = "l4_wkup_clk_mux_ck",
  5321. .addr = omap44xx_wd_timer2_addrs,
  5322. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5323. };
  5324. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5325. {
  5326. .pa_start = 0x40130000,
  5327. .pa_end = 0x4013007f,
  5328. .flags = ADDR_TYPE_RT
  5329. },
  5330. { }
  5331. };
  5332. /* l4_abe -> wd_timer3 */
  5333. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5334. .master = &omap44xx_l4_abe_hwmod,
  5335. .slave = &omap44xx_wd_timer3_hwmod,
  5336. .clk = "ocp_abe_iclk",
  5337. .addr = omap44xx_wd_timer3_addrs,
  5338. .user = OCP_USER_MPU,
  5339. };
  5340. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5341. {
  5342. .pa_start = 0x49030000,
  5343. .pa_end = 0x4903007f,
  5344. .flags = ADDR_TYPE_RT
  5345. },
  5346. { }
  5347. };
  5348. /* l4_abe -> wd_timer3 (dma) */
  5349. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5350. .master = &omap44xx_l4_abe_hwmod,
  5351. .slave = &omap44xx_wd_timer3_hwmod,
  5352. .clk = "ocp_abe_iclk",
  5353. .addr = omap44xx_wd_timer3_dma_addrs,
  5354. .user = OCP_USER_SDMA,
  5355. };
  5356. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5357. &omap44xx_c2c__c2c_target_fw,
  5358. &omap44xx_l4_cfg__c2c_target_fw,
  5359. &omap44xx_l3_main_1__dmm,
  5360. &omap44xx_mpu__dmm,
  5361. &omap44xx_c2c__emif_fw,
  5362. &omap44xx_dmm__emif_fw,
  5363. &omap44xx_l4_cfg__emif_fw,
  5364. &omap44xx_iva__l3_instr,
  5365. &omap44xx_l3_main_3__l3_instr,
  5366. &omap44xx_ocp_wp_noc__l3_instr,
  5367. &omap44xx_dsp__l3_main_1,
  5368. &omap44xx_dss__l3_main_1,
  5369. &omap44xx_l3_main_2__l3_main_1,
  5370. &omap44xx_l4_cfg__l3_main_1,
  5371. &omap44xx_mmc1__l3_main_1,
  5372. &omap44xx_mmc2__l3_main_1,
  5373. &omap44xx_mpu__l3_main_1,
  5374. &omap44xx_c2c_target_fw__l3_main_2,
  5375. &omap44xx_debugss__l3_main_2,
  5376. &omap44xx_dma_system__l3_main_2,
  5377. &omap44xx_fdif__l3_main_2,
  5378. &omap44xx_gpu__l3_main_2,
  5379. &omap44xx_hsi__l3_main_2,
  5380. &omap44xx_ipu__l3_main_2,
  5381. &omap44xx_iss__l3_main_2,
  5382. &omap44xx_iva__l3_main_2,
  5383. &omap44xx_l3_main_1__l3_main_2,
  5384. &omap44xx_l4_cfg__l3_main_2,
  5385. /* &omap44xx_usb_host_fs__l3_main_2, */
  5386. &omap44xx_usb_host_hs__l3_main_2,
  5387. &omap44xx_usb_otg_hs__l3_main_2,
  5388. &omap44xx_l3_main_1__l3_main_3,
  5389. &omap44xx_l3_main_2__l3_main_3,
  5390. &omap44xx_l4_cfg__l3_main_3,
  5391. /* &omap44xx_aess__l4_abe, */
  5392. &omap44xx_dsp__l4_abe,
  5393. &omap44xx_l3_main_1__l4_abe,
  5394. &omap44xx_mpu__l4_abe,
  5395. &omap44xx_l3_main_1__l4_cfg,
  5396. &omap44xx_l3_main_2__l4_per,
  5397. &omap44xx_l4_cfg__l4_wkup,
  5398. &omap44xx_mpu__mpu_private,
  5399. &omap44xx_l4_cfg__ocp_wp_noc,
  5400. /* &omap44xx_l4_abe__aess, */
  5401. /* &omap44xx_l4_abe__aess_dma, */
  5402. &omap44xx_l3_main_2__c2c,
  5403. &omap44xx_l4_wkup__counter_32k,
  5404. &omap44xx_l4_cfg__ctrl_module_core,
  5405. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5406. &omap44xx_l4_wkup__ctrl_module_wkup,
  5407. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5408. &omap44xx_l3_instr__debugss,
  5409. &omap44xx_l4_cfg__dma_system,
  5410. &omap44xx_l4_abe__dmic,
  5411. &omap44xx_l4_abe__dmic_dma,
  5412. &omap44xx_dsp__iva,
  5413. /* &omap44xx_dsp__sl2if, */
  5414. &omap44xx_l4_cfg__dsp,
  5415. &omap44xx_l3_main_2__dss,
  5416. &omap44xx_l4_per__dss,
  5417. &omap44xx_l3_main_2__dss_dispc,
  5418. &omap44xx_l4_per__dss_dispc,
  5419. &omap44xx_l3_main_2__dss_dsi1,
  5420. &omap44xx_l4_per__dss_dsi1,
  5421. &omap44xx_l3_main_2__dss_dsi2,
  5422. &omap44xx_l4_per__dss_dsi2,
  5423. &omap44xx_l3_main_2__dss_hdmi,
  5424. &omap44xx_l4_per__dss_hdmi,
  5425. &omap44xx_l3_main_2__dss_rfbi,
  5426. &omap44xx_l4_per__dss_rfbi,
  5427. &omap44xx_l3_main_2__dss_venc,
  5428. &omap44xx_l4_per__dss_venc,
  5429. &omap44xx_l4_per__elm,
  5430. &omap44xx_emif_fw__emif1,
  5431. &omap44xx_emif_fw__emif2,
  5432. &omap44xx_l4_cfg__fdif,
  5433. &omap44xx_l4_wkup__gpio1,
  5434. &omap44xx_l4_per__gpio2,
  5435. &omap44xx_l4_per__gpio3,
  5436. &omap44xx_l4_per__gpio4,
  5437. &omap44xx_l4_per__gpio5,
  5438. &omap44xx_l4_per__gpio6,
  5439. &omap44xx_l3_main_2__gpmc,
  5440. &omap44xx_l3_main_2__gpu,
  5441. &omap44xx_l4_per__hdq1w,
  5442. &omap44xx_l4_cfg__hsi,
  5443. &omap44xx_l4_per__i2c1,
  5444. &omap44xx_l4_per__i2c2,
  5445. &omap44xx_l4_per__i2c3,
  5446. &omap44xx_l4_per__i2c4,
  5447. &omap44xx_l3_main_2__ipu,
  5448. &omap44xx_l3_main_2__iss,
  5449. /* &omap44xx_iva__sl2if, */
  5450. &omap44xx_l3_main_2__iva,
  5451. &omap44xx_l4_wkup__kbd,
  5452. &omap44xx_l4_cfg__mailbox,
  5453. &omap44xx_l4_abe__mcasp,
  5454. &omap44xx_l4_abe__mcasp_dma,
  5455. &omap44xx_l4_abe__mcbsp1,
  5456. &omap44xx_l4_abe__mcbsp1_dma,
  5457. &omap44xx_l4_abe__mcbsp2,
  5458. &omap44xx_l4_abe__mcbsp2_dma,
  5459. &omap44xx_l4_abe__mcbsp3,
  5460. &omap44xx_l4_abe__mcbsp3_dma,
  5461. &omap44xx_l4_per__mcbsp4,
  5462. &omap44xx_l4_abe__mcpdm,
  5463. &omap44xx_l4_abe__mcpdm_dma,
  5464. &omap44xx_l4_per__mcspi1,
  5465. &omap44xx_l4_per__mcspi2,
  5466. &omap44xx_l4_per__mcspi3,
  5467. &omap44xx_l4_per__mcspi4,
  5468. &omap44xx_l4_per__mmc1,
  5469. &omap44xx_l4_per__mmc2,
  5470. &omap44xx_l4_per__mmc3,
  5471. &omap44xx_l4_per__mmc4,
  5472. &omap44xx_l4_per__mmc5,
  5473. &omap44xx_l3_main_2__ocmc_ram,
  5474. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5475. &omap44xx_mpu_private__prcm_mpu,
  5476. &omap44xx_l4_wkup__cm_core_aon,
  5477. &omap44xx_l4_cfg__cm_core,
  5478. &omap44xx_l4_wkup__prm,
  5479. &omap44xx_l4_wkup__scrm,
  5480. /* &omap44xx_l3_main_2__sl2if, */
  5481. &omap44xx_l4_abe__slimbus1,
  5482. &omap44xx_l4_abe__slimbus1_dma,
  5483. &omap44xx_l4_per__slimbus2,
  5484. &omap44xx_l4_cfg__smartreflex_core,
  5485. &omap44xx_l4_cfg__smartreflex_iva,
  5486. &omap44xx_l4_cfg__smartreflex_mpu,
  5487. &omap44xx_l4_cfg__spinlock,
  5488. &omap44xx_l4_wkup__timer1,
  5489. &omap44xx_l4_per__timer2,
  5490. &omap44xx_l4_per__timer3,
  5491. &omap44xx_l4_per__timer4,
  5492. &omap44xx_l4_abe__timer5,
  5493. &omap44xx_l4_abe__timer5_dma,
  5494. &omap44xx_l4_abe__timer6,
  5495. &omap44xx_l4_abe__timer6_dma,
  5496. &omap44xx_l4_abe__timer7,
  5497. &omap44xx_l4_abe__timer7_dma,
  5498. &omap44xx_l4_abe__timer8,
  5499. &omap44xx_l4_abe__timer8_dma,
  5500. &omap44xx_l4_per__timer9,
  5501. &omap44xx_l4_per__timer10,
  5502. &omap44xx_l4_per__timer11,
  5503. &omap44xx_l4_per__uart1,
  5504. &omap44xx_l4_per__uart2,
  5505. &omap44xx_l4_per__uart3,
  5506. &omap44xx_l4_per__uart4,
  5507. /* &omap44xx_l4_cfg__usb_host_fs, */
  5508. &omap44xx_l4_cfg__usb_host_hs,
  5509. &omap44xx_l4_cfg__usb_otg_hs,
  5510. &omap44xx_l4_cfg__usb_tll_hs,
  5511. &omap44xx_l4_wkup__wd_timer2,
  5512. &omap44xx_l4_abe__wd_timer3,
  5513. &omap44xx_l4_abe__wd_timer3_dma,
  5514. NULL,
  5515. };
  5516. int __init omap44xx_hwmod_init(void)
  5517. {
  5518. omap_hwmod_init();
  5519. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5520. }