intel_lvds.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. */
  29. #include <linux/dmi.h>
  30. #include <linux/i2c.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #include <linux/acpi.h>
  39. /* Private structure for the integrated LVDS support */
  40. struct intel_lvds_priv {
  41. int fitting_mode;
  42. u32 pfit_control;
  43. u32 pfit_pgm_ratios;
  44. };
  45. /**
  46. * Sets the backlight level.
  47. *
  48. * \param level backlight level, from 0 to intel_lvds_get_max_backlight().
  49. */
  50. static void intel_lvds_set_backlight(struct drm_device *dev, int level)
  51. {
  52. struct drm_i915_private *dev_priv = dev->dev_private;
  53. u32 blc_pwm_ctl, reg;
  54. if (IS_IGDNG(dev))
  55. reg = BLC_PWM_CPU_CTL;
  56. else
  57. reg = BLC_PWM_CTL;
  58. blc_pwm_ctl = I915_READ(reg) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  59. I915_WRITE(reg, (blc_pwm_ctl |
  60. (level << BACKLIGHT_DUTY_CYCLE_SHIFT)));
  61. }
  62. /**
  63. * Returns the maximum level of the backlight duty cycle field.
  64. */
  65. static u32 intel_lvds_get_max_backlight(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. u32 reg;
  69. if (IS_IGDNG(dev))
  70. reg = BLC_PWM_PCH_CTL2;
  71. else
  72. reg = BLC_PWM_CTL;
  73. return ((I915_READ(reg) & BACKLIGHT_MODULATION_FREQ_MASK) >>
  74. BACKLIGHT_MODULATION_FREQ_SHIFT) * 2;
  75. }
  76. /**
  77. * Sets the power state for the panel.
  78. */
  79. static void intel_lvds_set_power(struct drm_device *dev, bool on)
  80. {
  81. struct drm_i915_private *dev_priv = dev->dev_private;
  82. u32 pp_status, ctl_reg, status_reg;
  83. if (IS_IGDNG(dev)) {
  84. ctl_reg = PCH_PP_CONTROL;
  85. status_reg = PCH_PP_STATUS;
  86. } else {
  87. ctl_reg = PP_CONTROL;
  88. status_reg = PP_STATUS;
  89. }
  90. if (on) {
  91. I915_WRITE(ctl_reg, I915_READ(ctl_reg) |
  92. POWER_TARGET_ON);
  93. do {
  94. pp_status = I915_READ(status_reg);
  95. } while ((pp_status & PP_ON) == 0);
  96. intel_lvds_set_backlight(dev, dev_priv->backlight_duty_cycle);
  97. } else {
  98. intel_lvds_set_backlight(dev, 0);
  99. I915_WRITE(ctl_reg, I915_READ(ctl_reg) &
  100. ~POWER_TARGET_ON);
  101. do {
  102. pp_status = I915_READ(status_reg);
  103. } while (pp_status & PP_ON);
  104. }
  105. }
  106. static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
  107. {
  108. struct drm_device *dev = encoder->dev;
  109. if (mode == DRM_MODE_DPMS_ON)
  110. intel_lvds_set_power(dev, true);
  111. else
  112. intel_lvds_set_power(dev, false);
  113. /* XXX: We never power down the LVDS pairs. */
  114. }
  115. static void intel_lvds_save(struct drm_connector *connector)
  116. {
  117. struct drm_device *dev = connector->dev;
  118. struct drm_i915_private *dev_priv = dev->dev_private;
  119. u32 pp_on_reg, pp_off_reg, pp_ctl_reg, pp_div_reg;
  120. u32 pwm_ctl_reg;
  121. if (IS_IGDNG(dev)) {
  122. pp_on_reg = PCH_PP_ON_DELAYS;
  123. pp_off_reg = PCH_PP_OFF_DELAYS;
  124. pp_ctl_reg = PCH_PP_CONTROL;
  125. pp_div_reg = PCH_PP_DIVISOR;
  126. pwm_ctl_reg = BLC_PWM_CPU_CTL;
  127. } else {
  128. pp_on_reg = PP_ON_DELAYS;
  129. pp_off_reg = PP_OFF_DELAYS;
  130. pp_ctl_reg = PP_CONTROL;
  131. pp_div_reg = PP_DIVISOR;
  132. pwm_ctl_reg = BLC_PWM_CTL;
  133. }
  134. dev_priv->savePP_ON = I915_READ(pp_on_reg);
  135. dev_priv->savePP_OFF = I915_READ(pp_off_reg);
  136. dev_priv->savePP_CONTROL = I915_READ(pp_ctl_reg);
  137. dev_priv->savePP_DIVISOR = I915_READ(pp_div_reg);
  138. dev_priv->saveBLC_PWM_CTL = I915_READ(pwm_ctl_reg);
  139. dev_priv->backlight_duty_cycle = (dev_priv->saveBLC_PWM_CTL &
  140. BACKLIGHT_DUTY_CYCLE_MASK);
  141. /*
  142. * If the light is off at server startup, just make it full brightness
  143. */
  144. if (dev_priv->backlight_duty_cycle == 0)
  145. dev_priv->backlight_duty_cycle =
  146. intel_lvds_get_max_backlight(dev);
  147. }
  148. static void intel_lvds_restore(struct drm_connector *connector)
  149. {
  150. struct drm_device *dev = connector->dev;
  151. struct drm_i915_private *dev_priv = dev->dev_private;
  152. u32 pp_on_reg, pp_off_reg, pp_ctl_reg, pp_div_reg;
  153. u32 pwm_ctl_reg;
  154. if (IS_IGDNG(dev)) {
  155. pp_on_reg = PCH_PP_ON_DELAYS;
  156. pp_off_reg = PCH_PP_OFF_DELAYS;
  157. pp_ctl_reg = PCH_PP_CONTROL;
  158. pp_div_reg = PCH_PP_DIVISOR;
  159. pwm_ctl_reg = BLC_PWM_CPU_CTL;
  160. } else {
  161. pp_on_reg = PP_ON_DELAYS;
  162. pp_off_reg = PP_OFF_DELAYS;
  163. pp_ctl_reg = PP_CONTROL;
  164. pp_div_reg = PP_DIVISOR;
  165. pwm_ctl_reg = BLC_PWM_CTL;
  166. }
  167. I915_WRITE(pwm_ctl_reg, dev_priv->saveBLC_PWM_CTL);
  168. I915_WRITE(pp_on_reg, dev_priv->savePP_ON);
  169. I915_WRITE(pp_off_reg, dev_priv->savePP_OFF);
  170. I915_WRITE(pp_div_reg, dev_priv->savePP_DIVISOR);
  171. I915_WRITE(pp_ctl_reg, dev_priv->savePP_CONTROL);
  172. if (dev_priv->savePP_CONTROL & POWER_TARGET_ON)
  173. intel_lvds_set_power(dev, true);
  174. else
  175. intel_lvds_set_power(dev, false);
  176. }
  177. static int intel_lvds_mode_valid(struct drm_connector *connector,
  178. struct drm_display_mode *mode)
  179. {
  180. struct drm_device *dev = connector->dev;
  181. struct drm_i915_private *dev_priv = dev->dev_private;
  182. struct drm_display_mode *fixed_mode = dev_priv->panel_fixed_mode;
  183. if (fixed_mode) {
  184. if (mode->hdisplay > fixed_mode->hdisplay)
  185. return MODE_PANEL;
  186. if (mode->vdisplay > fixed_mode->vdisplay)
  187. return MODE_PANEL;
  188. }
  189. return MODE_OK;
  190. }
  191. static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
  192. struct drm_display_mode *mode,
  193. struct drm_display_mode *adjusted_mode)
  194. {
  195. /*
  196. * float point operation is not supported . So the PANEL_RATIO_FACTOR
  197. * is defined, which can avoid the float point computation when
  198. * calculating the panel ratio.
  199. */
  200. #define PANEL_RATIO_FACTOR 8192
  201. struct drm_device *dev = encoder->dev;
  202. struct drm_i915_private *dev_priv = dev->dev_private;
  203. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  204. struct drm_encoder *tmp_encoder;
  205. struct intel_output *intel_output = enc_to_intel_output(encoder);
  206. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  207. u32 pfit_control = 0, pfit_pgm_ratios = 0;
  208. int left_border = 0, right_border = 0, top_border = 0;
  209. int bottom_border = 0;
  210. bool border = 0;
  211. int panel_ratio, desired_ratio, vert_scale, horiz_scale;
  212. int horiz_ratio, vert_ratio;
  213. u32 hsync_width, vsync_width;
  214. u32 hblank_width, vblank_width;
  215. u32 hsync_pos, vsync_pos;
  216. /* Should never happen!! */
  217. if (!IS_I965G(dev) && intel_crtc->pipe == 0) {
  218. DRM_ERROR("Can't support LVDS on pipe A\n");
  219. return false;
  220. }
  221. /* Should never happen!! */
  222. list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
  223. if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
  224. DRM_ERROR("Can't enable LVDS and another "
  225. "encoder on the same pipe\n");
  226. return false;
  227. }
  228. }
  229. /* If we don't have a panel mode, there is nothing we can do */
  230. if (dev_priv->panel_fixed_mode == NULL)
  231. return true;
  232. /*
  233. * If we have timings from the BIOS for the panel, put them in
  234. * to the adjusted mode. The CRTC will be set up for this mode,
  235. * with the panel scaling set up to source from the H/VDisplay
  236. * of the original mode.
  237. */
  238. if (dev_priv->panel_fixed_mode != NULL) {
  239. adjusted_mode->hdisplay = dev_priv->panel_fixed_mode->hdisplay;
  240. adjusted_mode->hsync_start =
  241. dev_priv->panel_fixed_mode->hsync_start;
  242. adjusted_mode->hsync_end =
  243. dev_priv->panel_fixed_mode->hsync_end;
  244. adjusted_mode->htotal = dev_priv->panel_fixed_mode->htotal;
  245. adjusted_mode->vdisplay = dev_priv->panel_fixed_mode->vdisplay;
  246. adjusted_mode->vsync_start =
  247. dev_priv->panel_fixed_mode->vsync_start;
  248. adjusted_mode->vsync_end =
  249. dev_priv->panel_fixed_mode->vsync_end;
  250. adjusted_mode->vtotal = dev_priv->panel_fixed_mode->vtotal;
  251. adjusted_mode->clock = dev_priv->panel_fixed_mode->clock;
  252. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  253. }
  254. /* Make sure pre-965s set dither correctly */
  255. if (!IS_I965G(dev)) {
  256. if (dev_priv->panel_wants_dither || dev_priv->lvds_dither)
  257. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  258. }
  259. /* Native modes don't need fitting */
  260. if (adjusted_mode->hdisplay == mode->hdisplay &&
  261. adjusted_mode->vdisplay == mode->vdisplay) {
  262. pfit_pgm_ratios = 0;
  263. border = 0;
  264. goto out;
  265. }
  266. /* 965+ wants fuzzy fitting */
  267. if (IS_I965G(dev))
  268. pfit_control |= (intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  269. PFIT_FILTER_FUZZY;
  270. hsync_width = adjusted_mode->crtc_hsync_end -
  271. adjusted_mode->crtc_hsync_start;
  272. vsync_width = adjusted_mode->crtc_vsync_end -
  273. adjusted_mode->crtc_vsync_start;
  274. hblank_width = adjusted_mode->crtc_hblank_end -
  275. adjusted_mode->crtc_hblank_start;
  276. vblank_width = adjusted_mode->crtc_vblank_end -
  277. adjusted_mode->crtc_vblank_start;
  278. /*
  279. * Deal with panel fitting options. Figure out how to stretch the
  280. * image based on its aspect ratio & the current panel fitting mode.
  281. */
  282. panel_ratio = adjusted_mode->hdisplay * PANEL_RATIO_FACTOR /
  283. adjusted_mode->vdisplay;
  284. desired_ratio = mode->hdisplay * PANEL_RATIO_FACTOR /
  285. mode->vdisplay;
  286. /*
  287. * Enable automatic panel scaling for non-native modes so that they fill
  288. * the screen. Should be enabled before the pipe is enabled, according
  289. * to register description and PRM.
  290. * Change the value here to see the borders for debugging
  291. */
  292. I915_WRITE(BCLRPAT_A, 0);
  293. I915_WRITE(BCLRPAT_B, 0);
  294. switch (lvds_priv->fitting_mode) {
  295. case DRM_MODE_SCALE_CENTER:
  296. /*
  297. * For centered modes, we have to calculate border widths &
  298. * heights and modify the values programmed into the CRTC.
  299. */
  300. left_border = (adjusted_mode->hdisplay - mode->hdisplay) / 2;
  301. right_border = left_border;
  302. if (mode->hdisplay & 1)
  303. right_border++;
  304. top_border = (adjusted_mode->vdisplay - mode->vdisplay) / 2;
  305. bottom_border = top_border;
  306. if (mode->vdisplay & 1)
  307. bottom_border++;
  308. /* Set active & border values */
  309. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  310. /* Keep the boder be even */
  311. if (right_border & 1)
  312. right_border++;
  313. /* use the border directly instead of border minuse one */
  314. adjusted_mode->crtc_hblank_start = mode->hdisplay +
  315. right_border;
  316. /* keep the blank width constant */
  317. adjusted_mode->crtc_hblank_end =
  318. adjusted_mode->crtc_hblank_start + hblank_width;
  319. /* get the hsync pos relative to hblank start */
  320. hsync_pos = (hblank_width - hsync_width) / 2;
  321. /* keep the hsync pos be even */
  322. if (hsync_pos & 1)
  323. hsync_pos++;
  324. adjusted_mode->crtc_hsync_start =
  325. adjusted_mode->crtc_hblank_start + hsync_pos;
  326. /* keep the hsync width constant */
  327. adjusted_mode->crtc_hsync_end =
  328. adjusted_mode->crtc_hsync_start + hsync_width;
  329. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  330. /* use the border instead of border minus one */
  331. adjusted_mode->crtc_vblank_start = mode->vdisplay +
  332. bottom_border;
  333. /* keep the vblank width constant */
  334. adjusted_mode->crtc_vblank_end =
  335. adjusted_mode->crtc_vblank_start + vblank_width;
  336. /* get the vsync start postion relative to vblank start */
  337. vsync_pos = (vblank_width - vsync_width) / 2;
  338. adjusted_mode->crtc_vsync_start =
  339. adjusted_mode->crtc_vblank_start + vsync_pos;
  340. /* keep the vsync width constant */
  341. adjusted_mode->crtc_vsync_end =
  342. adjusted_mode->crtc_vblank_start + vsync_width;
  343. border = 1;
  344. break;
  345. case DRM_MODE_SCALE_ASPECT:
  346. /* Scale but preserve the spect ratio */
  347. pfit_control |= PFIT_ENABLE;
  348. if (IS_I965G(dev)) {
  349. /* 965+ is easy, it does everything in hw */
  350. if (panel_ratio > desired_ratio)
  351. pfit_control |= PFIT_SCALING_PILLAR;
  352. else if (panel_ratio < desired_ratio)
  353. pfit_control |= PFIT_SCALING_LETTER;
  354. else
  355. pfit_control |= PFIT_SCALING_AUTO;
  356. } else {
  357. /*
  358. * For earlier chips we have to calculate the scaling
  359. * ratio by hand and program it into the
  360. * PFIT_PGM_RATIO register
  361. */
  362. u32 horiz_bits, vert_bits, bits = 12;
  363. horiz_ratio = mode->hdisplay * PANEL_RATIO_FACTOR/
  364. adjusted_mode->hdisplay;
  365. vert_ratio = mode->vdisplay * PANEL_RATIO_FACTOR/
  366. adjusted_mode->vdisplay;
  367. horiz_scale = adjusted_mode->hdisplay *
  368. PANEL_RATIO_FACTOR / mode->hdisplay;
  369. vert_scale = adjusted_mode->vdisplay *
  370. PANEL_RATIO_FACTOR / mode->vdisplay;
  371. /* retain aspect ratio */
  372. if (panel_ratio > desired_ratio) { /* Pillar */
  373. u32 scaled_width;
  374. scaled_width = mode->hdisplay * vert_scale /
  375. PANEL_RATIO_FACTOR;
  376. horiz_ratio = vert_ratio;
  377. pfit_control |= (VERT_AUTO_SCALE |
  378. VERT_INTERP_BILINEAR |
  379. HORIZ_INTERP_BILINEAR);
  380. /* Pillar will have left/right borders */
  381. left_border = (adjusted_mode->hdisplay -
  382. scaled_width) / 2;
  383. right_border = left_border;
  384. if (mode->hdisplay & 1) /* odd resolutions */
  385. right_border++;
  386. /* keep the border be even */
  387. if (right_border & 1)
  388. right_border++;
  389. adjusted_mode->crtc_hdisplay = scaled_width;
  390. /* use border instead of border minus one */
  391. adjusted_mode->crtc_hblank_start =
  392. scaled_width + right_border;
  393. /* keep the hblank width constant */
  394. adjusted_mode->crtc_hblank_end =
  395. adjusted_mode->crtc_hblank_start +
  396. hblank_width;
  397. /*
  398. * get the hsync start pos relative to
  399. * hblank start
  400. */
  401. hsync_pos = (hblank_width - hsync_width) / 2;
  402. /* keep the hsync_pos be even */
  403. if (hsync_pos & 1)
  404. hsync_pos++;
  405. adjusted_mode->crtc_hsync_start =
  406. adjusted_mode->crtc_hblank_start +
  407. hsync_pos;
  408. /* keept hsync width constant */
  409. adjusted_mode->crtc_hsync_end =
  410. adjusted_mode->crtc_hsync_start +
  411. hsync_width;
  412. border = 1;
  413. } else if (panel_ratio < desired_ratio) { /* letter */
  414. u32 scaled_height = mode->vdisplay *
  415. horiz_scale / PANEL_RATIO_FACTOR;
  416. vert_ratio = horiz_ratio;
  417. pfit_control |= (HORIZ_AUTO_SCALE |
  418. VERT_INTERP_BILINEAR |
  419. HORIZ_INTERP_BILINEAR);
  420. /* Letterbox will have top/bottom border */
  421. top_border = (adjusted_mode->vdisplay -
  422. scaled_height) / 2;
  423. bottom_border = top_border;
  424. if (mode->vdisplay & 1)
  425. bottom_border++;
  426. adjusted_mode->crtc_vdisplay = scaled_height;
  427. /* use border instead of border minus one */
  428. adjusted_mode->crtc_vblank_start =
  429. scaled_height + bottom_border;
  430. /* keep the vblank width constant */
  431. adjusted_mode->crtc_vblank_end =
  432. adjusted_mode->crtc_vblank_start +
  433. vblank_width;
  434. /*
  435. * get the vsync start pos relative to
  436. * vblank start
  437. */
  438. vsync_pos = (vblank_width - vsync_width) / 2;
  439. adjusted_mode->crtc_vsync_start =
  440. adjusted_mode->crtc_vblank_start +
  441. vsync_pos;
  442. /* keep the vsync width constant */
  443. adjusted_mode->crtc_vsync_end =
  444. adjusted_mode->crtc_vsync_start +
  445. vsync_width;
  446. border = 1;
  447. } else {
  448. /* Aspects match, Let hw scale both directions */
  449. pfit_control |= (VERT_AUTO_SCALE |
  450. HORIZ_AUTO_SCALE |
  451. VERT_INTERP_BILINEAR |
  452. HORIZ_INTERP_BILINEAR);
  453. }
  454. horiz_bits = (1 << bits) * horiz_ratio /
  455. PANEL_RATIO_FACTOR;
  456. vert_bits = (1 << bits) * vert_ratio /
  457. PANEL_RATIO_FACTOR;
  458. pfit_pgm_ratios =
  459. ((vert_bits << PFIT_VERT_SCALE_SHIFT) &
  460. PFIT_VERT_SCALE_MASK) |
  461. ((horiz_bits << PFIT_HORIZ_SCALE_SHIFT) &
  462. PFIT_HORIZ_SCALE_MASK);
  463. }
  464. break;
  465. case DRM_MODE_SCALE_FULLSCREEN:
  466. /*
  467. * Full scaling, even if it changes the aspect ratio.
  468. * Fortunately this is all done for us in hw.
  469. */
  470. pfit_control |= PFIT_ENABLE;
  471. if (IS_I965G(dev))
  472. pfit_control |= PFIT_SCALING_AUTO;
  473. else
  474. pfit_control |= (VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  475. VERT_INTERP_BILINEAR |
  476. HORIZ_INTERP_BILINEAR);
  477. break;
  478. default:
  479. break;
  480. }
  481. out:
  482. lvds_priv->pfit_control = pfit_control;
  483. lvds_priv->pfit_pgm_ratios = pfit_pgm_ratios;
  484. /*
  485. * XXX: It would be nice to support lower refresh rates on the
  486. * panels to reduce power consumption, and perhaps match the
  487. * user's requested refresh rate.
  488. */
  489. return true;
  490. }
  491. static void intel_lvds_prepare(struct drm_encoder *encoder)
  492. {
  493. struct drm_device *dev = encoder->dev;
  494. struct drm_i915_private *dev_priv = dev->dev_private;
  495. u32 reg;
  496. if (IS_IGDNG(dev))
  497. reg = BLC_PWM_CPU_CTL;
  498. else
  499. reg = BLC_PWM_CTL;
  500. dev_priv->saveBLC_PWM_CTL = I915_READ(reg);
  501. dev_priv->backlight_duty_cycle = (dev_priv->saveBLC_PWM_CTL &
  502. BACKLIGHT_DUTY_CYCLE_MASK);
  503. intel_lvds_set_power(dev, false);
  504. }
  505. static void intel_lvds_commit( struct drm_encoder *encoder)
  506. {
  507. struct drm_device *dev = encoder->dev;
  508. struct drm_i915_private *dev_priv = dev->dev_private;
  509. if (dev_priv->backlight_duty_cycle == 0)
  510. dev_priv->backlight_duty_cycle =
  511. intel_lvds_get_max_backlight(dev);
  512. intel_lvds_set_power(dev, true);
  513. }
  514. static void intel_lvds_mode_set(struct drm_encoder *encoder,
  515. struct drm_display_mode *mode,
  516. struct drm_display_mode *adjusted_mode)
  517. {
  518. struct drm_device *dev = encoder->dev;
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. struct intel_output *intel_output = enc_to_intel_output(encoder);
  521. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  522. /*
  523. * The LVDS pin pair will already have been turned on in the
  524. * intel_crtc_mode_set since it has a large impact on the DPLL
  525. * settings.
  526. */
  527. /* No panel fitting yet, fixme */
  528. if (IS_IGDNG(dev))
  529. return;
  530. /*
  531. * Enable automatic panel scaling so that non-native modes fill the
  532. * screen. Should be enabled before the pipe is enabled, according to
  533. * register description and PRM.
  534. */
  535. I915_WRITE(PFIT_PGM_RATIOS, lvds_priv->pfit_pgm_ratios);
  536. I915_WRITE(PFIT_CONTROL, lvds_priv->pfit_control);
  537. }
  538. /**
  539. * Detect the LVDS connection.
  540. *
  541. * This always returns CONNECTOR_STATUS_CONNECTED. This connector should only have
  542. * been set up if the LVDS was actually connected anyway.
  543. */
  544. static enum drm_connector_status intel_lvds_detect(struct drm_connector *connector)
  545. {
  546. return connector_status_connected;
  547. }
  548. /**
  549. * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
  550. */
  551. static int intel_lvds_get_modes(struct drm_connector *connector)
  552. {
  553. struct drm_device *dev = connector->dev;
  554. struct intel_output *intel_output = to_intel_output(connector);
  555. struct drm_i915_private *dev_priv = dev->dev_private;
  556. int ret = 0;
  557. ret = intel_ddc_get_modes(intel_output);
  558. if (ret)
  559. return ret;
  560. /* Didn't get an EDID, so
  561. * Set wide sync ranges so we get all modes
  562. * handed to valid_mode for checking
  563. */
  564. connector->display_info.min_vfreq = 0;
  565. connector->display_info.max_vfreq = 200;
  566. connector->display_info.min_hfreq = 0;
  567. connector->display_info.max_hfreq = 200;
  568. if (dev_priv->panel_fixed_mode != NULL) {
  569. struct drm_display_mode *mode;
  570. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  571. drm_mode_probed_add(connector, mode);
  572. return 1;
  573. }
  574. return 0;
  575. }
  576. /**
  577. * intel_lvds_destroy - unregister and free LVDS structures
  578. * @connector: connector to free
  579. *
  580. * Unregister the DDC bus for this connector then free the driver private
  581. * structure.
  582. */
  583. static void intel_lvds_destroy(struct drm_connector *connector)
  584. {
  585. struct intel_output *intel_output = to_intel_output(connector);
  586. if (intel_output->ddc_bus)
  587. intel_i2c_destroy(intel_output->ddc_bus);
  588. drm_sysfs_connector_remove(connector);
  589. drm_connector_cleanup(connector);
  590. kfree(connector);
  591. }
  592. static int intel_lvds_set_property(struct drm_connector *connector,
  593. struct drm_property *property,
  594. uint64_t value)
  595. {
  596. struct drm_device *dev = connector->dev;
  597. struct intel_output *intel_output =
  598. to_intel_output(connector);
  599. if (property == dev->mode_config.scaling_mode_property &&
  600. connector->encoder) {
  601. struct drm_crtc *crtc = connector->encoder->crtc;
  602. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  603. if (value == DRM_MODE_SCALE_NONE) {
  604. DRM_DEBUG_KMS("no scaling not supported\n");
  605. return 0;
  606. }
  607. if (lvds_priv->fitting_mode == value) {
  608. /* the LVDS scaling property is not changed */
  609. return 0;
  610. }
  611. lvds_priv->fitting_mode = value;
  612. if (crtc && crtc->enabled) {
  613. /*
  614. * If the CRTC is enabled, the display will be changed
  615. * according to the new panel fitting mode.
  616. */
  617. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  618. crtc->x, crtc->y, crtc->fb);
  619. }
  620. }
  621. return 0;
  622. }
  623. static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
  624. .dpms = intel_lvds_dpms,
  625. .mode_fixup = intel_lvds_mode_fixup,
  626. .prepare = intel_lvds_prepare,
  627. .mode_set = intel_lvds_mode_set,
  628. .commit = intel_lvds_commit,
  629. };
  630. static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
  631. .get_modes = intel_lvds_get_modes,
  632. .mode_valid = intel_lvds_mode_valid,
  633. .best_encoder = intel_best_encoder,
  634. };
  635. static const struct drm_connector_funcs intel_lvds_connector_funcs = {
  636. .dpms = drm_helper_connector_dpms,
  637. .save = intel_lvds_save,
  638. .restore = intel_lvds_restore,
  639. .detect = intel_lvds_detect,
  640. .fill_modes = drm_helper_probe_single_connector_modes,
  641. .set_property = intel_lvds_set_property,
  642. .destroy = intel_lvds_destroy,
  643. };
  644. static void intel_lvds_enc_destroy(struct drm_encoder *encoder)
  645. {
  646. drm_encoder_cleanup(encoder);
  647. }
  648. static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
  649. .destroy = intel_lvds_enc_destroy,
  650. };
  651. static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
  652. {
  653. DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
  654. return 1;
  655. }
  656. /* These systems claim to have LVDS, but really don't */
  657. static const struct dmi_system_id intel_no_lvds[] = {
  658. {
  659. .callback = intel_no_lvds_dmi_callback,
  660. .ident = "Apple Mac Mini (Core series)",
  661. .matches = {
  662. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  663. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
  664. },
  665. },
  666. {
  667. .callback = intel_no_lvds_dmi_callback,
  668. .ident = "Apple Mac Mini (Core 2 series)",
  669. .matches = {
  670. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  671. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
  672. },
  673. },
  674. {
  675. .callback = intel_no_lvds_dmi_callback,
  676. .ident = "MSI IM-945GSE-A",
  677. .matches = {
  678. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  679. DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
  680. },
  681. },
  682. {
  683. .callback = intel_no_lvds_dmi_callback,
  684. .ident = "Dell Studio Hybrid",
  685. .matches = {
  686. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  687. DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
  688. },
  689. },
  690. {
  691. .callback = intel_no_lvds_dmi_callback,
  692. .ident = "AOpen Mini PC",
  693. .matches = {
  694. DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
  695. DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
  696. },
  697. },
  698. {
  699. .callback = intel_no_lvds_dmi_callback,
  700. .ident = "Aopen i945GTt-VFA",
  701. .matches = {
  702. DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
  703. },
  704. },
  705. { } /* terminating entry */
  706. };
  707. #ifdef CONFIG_ACPI
  708. /*
  709. * check_lid_device -- check whether @handle is an ACPI LID device.
  710. * @handle: ACPI device handle
  711. * @level : depth in the ACPI namespace tree
  712. * @context: the number of LID device when we find the device
  713. * @rv: a return value to fill if desired (Not use)
  714. */
  715. static acpi_status
  716. check_lid_device(acpi_handle handle, u32 level, void *context,
  717. void **return_value)
  718. {
  719. struct acpi_device *acpi_dev;
  720. int *lid_present = context;
  721. acpi_dev = NULL;
  722. /* Get the acpi device for device handle */
  723. if (acpi_bus_get_device(handle, &acpi_dev) || !acpi_dev) {
  724. /* If there is no ACPI device for handle, return */
  725. return AE_OK;
  726. }
  727. if (!strncmp(acpi_device_hid(acpi_dev), "PNP0C0D", 7))
  728. *lid_present = 1;
  729. return AE_OK;
  730. }
  731. /**
  732. * check whether there exists the ACPI LID device by enumerating the ACPI
  733. * device tree.
  734. */
  735. static int intel_lid_present(void)
  736. {
  737. int lid_present = 0;
  738. if (acpi_disabled) {
  739. /* If ACPI is disabled, there is no ACPI device tree to
  740. * check, so assume the LID device would have been present.
  741. */
  742. return 1;
  743. }
  744. acpi_walk_namespace(ACPI_TYPE_DEVICE, ACPI_ROOT_OBJECT,
  745. ACPI_UINT32_MAX,
  746. check_lid_device, &lid_present, NULL);
  747. return lid_present;
  748. }
  749. #else
  750. static int intel_lid_present(void)
  751. {
  752. /* In the absence of ACPI built in, assume that the LID device would
  753. * have been present.
  754. */
  755. return 1;
  756. }
  757. #endif
  758. /**
  759. * intel_lvds_init - setup LVDS connectors on this device
  760. * @dev: drm device
  761. *
  762. * Create the connector, register the LVDS DDC bus, and try to figure out what
  763. * modes we can display on the LVDS panel (if present).
  764. */
  765. void intel_lvds_init(struct drm_device *dev)
  766. {
  767. struct drm_i915_private *dev_priv = dev->dev_private;
  768. struct intel_output *intel_output;
  769. struct drm_connector *connector;
  770. struct drm_encoder *encoder;
  771. struct drm_display_mode *scan; /* *modes, *bios_mode; */
  772. struct drm_crtc *crtc;
  773. struct intel_lvds_priv *lvds_priv;
  774. u32 lvds;
  775. int pipe, gpio = GPIOC;
  776. /* Skip init on machines we know falsely report LVDS */
  777. if (dmi_check_system(intel_no_lvds))
  778. return;
  779. /* Assume that any device without an ACPI LID device also doesn't
  780. * have an integrated LVDS. We would be better off parsing the BIOS
  781. * to get a reliable indicator, but that code isn't written yet.
  782. *
  783. * In the case of all-in-one desktops using LVDS that we've seen,
  784. * they're using SDVO LVDS.
  785. */
  786. if (!intel_lid_present())
  787. return;
  788. if (IS_IGDNG(dev)) {
  789. if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
  790. return;
  791. gpio = PCH_GPIOC;
  792. }
  793. intel_output = kzalloc(sizeof(struct intel_output) +
  794. sizeof(struct intel_lvds_priv), GFP_KERNEL);
  795. if (!intel_output) {
  796. return;
  797. }
  798. connector = &intel_output->base;
  799. encoder = &intel_output->enc;
  800. drm_connector_init(dev, &intel_output->base, &intel_lvds_connector_funcs,
  801. DRM_MODE_CONNECTOR_LVDS);
  802. drm_encoder_init(dev, &intel_output->enc, &intel_lvds_enc_funcs,
  803. DRM_MODE_ENCODER_LVDS);
  804. drm_mode_connector_attach_encoder(&intel_output->base, &intel_output->enc);
  805. intel_output->type = INTEL_OUTPUT_LVDS;
  806. drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
  807. drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
  808. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  809. connector->interlace_allowed = false;
  810. connector->doublescan_allowed = false;
  811. lvds_priv = (struct intel_lvds_priv *)(intel_output + 1);
  812. intel_output->dev_priv = lvds_priv;
  813. /* create the scaling mode property */
  814. drm_mode_create_scaling_mode_property(dev);
  815. /*
  816. * the initial panel fitting mode will be FULL_SCREEN.
  817. */
  818. drm_connector_attach_property(&intel_output->base,
  819. dev->mode_config.scaling_mode_property,
  820. DRM_MODE_SCALE_FULLSCREEN);
  821. lvds_priv->fitting_mode = DRM_MODE_SCALE_FULLSCREEN;
  822. /*
  823. * LVDS discovery:
  824. * 1) check for EDID on DDC
  825. * 2) check for VBT data
  826. * 3) check to see if LVDS is already on
  827. * if none of the above, no panel
  828. * 4) make sure lid is open
  829. * if closed, act like it's not there for now
  830. */
  831. /* Set up the DDC bus. */
  832. intel_output->ddc_bus = intel_i2c_create(dev, gpio, "LVDSDDC_C");
  833. if (!intel_output->ddc_bus) {
  834. dev_printk(KERN_ERR, &dev->pdev->dev, "DDC bus registration "
  835. "failed.\n");
  836. goto failed;
  837. }
  838. /*
  839. * Attempt to get the fixed panel mode from DDC. Assume that the
  840. * preferred mode is the right one.
  841. */
  842. intel_ddc_get_modes(intel_output);
  843. list_for_each_entry(scan, &connector->probed_modes, head) {
  844. mutex_lock(&dev->mode_config.mutex);
  845. if (scan->type & DRM_MODE_TYPE_PREFERRED) {
  846. dev_priv->panel_fixed_mode =
  847. drm_mode_duplicate(dev, scan);
  848. mutex_unlock(&dev->mode_config.mutex);
  849. goto out;
  850. }
  851. mutex_unlock(&dev->mode_config.mutex);
  852. }
  853. /* Failed to get EDID, what about VBT? */
  854. if (dev_priv->lfp_lvds_vbt_mode) {
  855. mutex_lock(&dev->mode_config.mutex);
  856. dev_priv->panel_fixed_mode =
  857. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  858. mutex_unlock(&dev->mode_config.mutex);
  859. if (dev_priv->panel_fixed_mode) {
  860. dev_priv->panel_fixed_mode->type |=
  861. DRM_MODE_TYPE_PREFERRED;
  862. goto out;
  863. }
  864. }
  865. /*
  866. * If we didn't get EDID, try checking if the panel is already turned
  867. * on. If so, assume that whatever is currently programmed is the
  868. * correct mode.
  869. */
  870. /* IGDNG: FIXME if still fail, not try pipe mode now */
  871. if (IS_IGDNG(dev))
  872. goto failed;
  873. lvds = I915_READ(LVDS);
  874. pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
  875. crtc = intel_get_crtc_from_pipe(dev, pipe);
  876. if (crtc && (lvds & LVDS_PORT_EN)) {
  877. dev_priv->panel_fixed_mode = intel_crtc_mode_get(dev, crtc);
  878. if (dev_priv->panel_fixed_mode) {
  879. dev_priv->panel_fixed_mode->type |=
  880. DRM_MODE_TYPE_PREFERRED;
  881. goto out;
  882. }
  883. }
  884. /* If we still don't have a mode after all that, give up. */
  885. if (!dev_priv->panel_fixed_mode)
  886. goto failed;
  887. out:
  888. if (IS_IGDNG(dev)) {
  889. u32 pwm;
  890. /* make sure PWM is enabled */
  891. pwm = I915_READ(BLC_PWM_CPU_CTL2);
  892. pwm |= (PWM_ENABLE | PWM_PIPE_B);
  893. I915_WRITE(BLC_PWM_CPU_CTL2, pwm);
  894. pwm = I915_READ(BLC_PWM_PCH_CTL1);
  895. pwm |= PWM_PCH_ENABLE;
  896. I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
  897. }
  898. drm_sysfs_connector_add(connector);
  899. return;
  900. failed:
  901. DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
  902. if (intel_output->ddc_bus)
  903. intel_i2c_destroy(intel_output->ddc_bus);
  904. drm_connector_cleanup(connector);
  905. kfree(intel_output);
  906. }