sync_serial.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460
  1. /*
  2. * Simple synchronous serial port driver for ETRAX 100LX.
  3. *
  4. * Synchronous serial ports are used for continuous streamed data like audio.
  5. * The default setting for this driver is compatible with the STA 013 MP3
  6. * decoder. The driver can easily be tuned to fit other audio encoder/decoders
  7. * and SPI
  8. *
  9. * Copyright (c) 2001-2008 Axis Communications AB
  10. *
  11. * Author: Mikael Starvik, Johan Adolfsson
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/errno.h>
  18. #include <linux/major.h>
  19. #include <linux/sched.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/poll.h>
  22. #include <linux/init.h>
  23. #include <linux/smp_lock.h>
  24. #include <linux/timer.h>
  25. #include <asm/irq.h>
  26. #include <asm/dma.h>
  27. #include <asm/io.h>
  28. #include <arch/svinto.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/system.h>
  31. #include <asm/sync_serial.h>
  32. #include <arch/io_interface_mux.h>
  33. /* The receiver is a bit tricky beacuse of the continuous stream of data.*/
  34. /* */
  35. /* Three DMA descriptors are linked together. Each DMA descriptor is */
  36. /* responsible for port->bufchunk of a common buffer. */
  37. /* */
  38. /* +---------------------------------------------+ */
  39. /* | +----------+ +----------+ +----------+ | */
  40. /* +-> | Descr[0] |-->| Descr[1] |-->| Descr[2] |-+ */
  41. /* +----------+ +----------+ +----------+ */
  42. /* | | | */
  43. /* v v v */
  44. /* +-------------------------------------+ */
  45. /* | BUFFER | */
  46. /* +-------------------------------------+ */
  47. /* |<- data_avail ->| */
  48. /* readp writep */
  49. /* */
  50. /* If the application keeps up the pace readp will be right after writep.*/
  51. /* If the application can't keep the pace we have to throw away data. */
  52. /* The idea is that readp should be ready with the data pointed out by */
  53. /* Descr[i] when the DMA has filled in Descr[i+1]. */
  54. /* Otherwise we will discard */
  55. /* the rest of the data pointed out by Descr1 and set readp to the start */
  56. /* of Descr2 */
  57. #define SYNC_SERIAL_MAJOR 125
  58. /* IN_BUFFER_SIZE should be a multiple of 6 to make sure that 24 bit */
  59. /* words can be handled */
  60. #define IN_BUFFER_SIZE 12288
  61. #define IN_DESCR_SIZE 256
  62. #define NUM_IN_DESCR (IN_BUFFER_SIZE/IN_DESCR_SIZE)
  63. #define OUT_BUFFER_SIZE 4096
  64. #define DEFAULT_FRAME_RATE 0
  65. #define DEFAULT_WORD_RATE 7
  66. /* NOTE: Enabling some debug will likely cause overrun or underrun,
  67. * especially if manual mode is use.
  68. */
  69. #define DEBUG(x)
  70. #define DEBUGREAD(x)
  71. #define DEBUGWRITE(x)
  72. #define DEBUGPOLL(x)
  73. #define DEBUGRXINT(x)
  74. #define DEBUGTXINT(x)
  75. /* Define some macros to access ETRAX 100 registers */
  76. #define SETF(var, reg, field, val) \
  77. do { \
  78. var = (var & ~IO_MASK_(reg##_, field##_)) | \
  79. IO_FIELD_(reg##_, field##_, val); \
  80. } while (0)
  81. #define SETS(var, reg, field, val) \
  82. do { \
  83. var = (var & ~IO_MASK_(reg##_, field##_)) | \
  84. IO_STATE_(reg##_, field##_, _##val); \
  85. } while (0)
  86. struct sync_port {
  87. /* Etrax registers and bits*/
  88. const volatile unsigned *const status;
  89. volatile unsigned *const ctrl_data;
  90. volatile unsigned *const output_dma_first;
  91. volatile unsigned char *const output_dma_cmd;
  92. volatile unsigned char *const output_dma_clr_irq;
  93. volatile unsigned *const input_dma_first;
  94. volatile unsigned char *const input_dma_cmd;
  95. volatile unsigned *const input_dma_descr;
  96. /* 8*4 */
  97. volatile unsigned char *const input_dma_clr_irq;
  98. volatile unsigned *const data_out;
  99. const volatile unsigned *const data_in;
  100. char data_avail_bit; /* In R_IRQ_MASK1_RD/SET/CLR */
  101. char transmitter_ready_bit; /* In R_IRQ_MASK1_RD/SET/CLR */
  102. char input_dma_descr_bit; /* In R_IRQ_MASK2_RD */
  103. char output_dma_bit; /* In R_IRQ_MASK2_RD */
  104. /* End of fields initialised in array */
  105. char started; /* 1 if port has been started */
  106. char port_nbr; /* Port 0 or 1 */
  107. char busy; /* 1 if port is busy */
  108. char enabled; /* 1 if port is enabled */
  109. char use_dma; /* 1 if port uses dma */
  110. char tr_running;
  111. char init_irqs;
  112. /* Register shadow */
  113. unsigned int ctrl_data_shadow;
  114. /* Remaining bytes for current transfer */
  115. volatile unsigned int out_count;
  116. /* Current position in out_buffer */
  117. unsigned char *outp;
  118. /* 16*4 */
  119. /* Next byte to be read by application */
  120. volatile unsigned char *volatile readp;
  121. /* Next byte to be written by etrax */
  122. volatile unsigned char *volatile writep;
  123. unsigned int in_buffer_size;
  124. unsigned int inbufchunk;
  125. struct etrax_dma_descr out_descr __attribute__ ((aligned(32)));
  126. struct etrax_dma_descr in_descr[NUM_IN_DESCR] __attribute__ ((aligned(32)));
  127. unsigned char out_buffer[OUT_BUFFER_SIZE] __attribute__ ((aligned(32)));
  128. unsigned char in_buffer[IN_BUFFER_SIZE]__attribute__ ((aligned(32)));
  129. unsigned char flip[IN_BUFFER_SIZE] __attribute__ ((aligned(32)));
  130. struct etrax_dma_descr *next_rx_desc;
  131. struct etrax_dma_descr *prev_rx_desc;
  132. int full;
  133. wait_queue_head_t out_wait_q;
  134. wait_queue_head_t in_wait_q;
  135. };
  136. static int etrax_sync_serial_init(void);
  137. static void initialize_port(int portnbr);
  138. static inline int sync_data_avail(struct sync_port *port);
  139. static int sync_serial_open(struct inode *inode, struct file *file);
  140. static int sync_serial_release(struct inode *inode, struct file *file);
  141. static unsigned int sync_serial_poll(struct file *filp, poll_table *wait);
  142. static int sync_serial_ioctl(struct file *file,
  143. unsigned int cmd, unsigned long arg);
  144. static ssize_t sync_serial_write(struct file *file, const char *buf,
  145. size_t count, loff_t *ppos);
  146. static ssize_t sync_serial_read(struct file *file, char *buf,
  147. size_t count, loff_t *ppos);
  148. #if ((defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  149. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  150. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  151. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)))
  152. #define SYNC_SER_DMA
  153. #endif
  154. static void send_word(struct sync_port *port);
  155. static void start_dma(struct sync_port *port, const char *data, int count);
  156. static void start_dma_in(struct sync_port *port);
  157. #ifdef SYNC_SER_DMA
  158. static irqreturn_t tr_interrupt(int irq, void *dev_id);
  159. static irqreturn_t rx_interrupt(int irq, void *dev_id);
  160. #endif
  161. #if ((defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  162. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  163. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  164. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)))
  165. #define SYNC_SER_MANUAL
  166. #endif
  167. #ifdef SYNC_SER_MANUAL
  168. static irqreturn_t manual_interrupt(int irq, void *dev_id);
  169. #endif
  170. /* The ports */
  171. static struct sync_port ports[] = {
  172. {
  173. .status = R_SYNC_SERIAL1_STATUS,
  174. .ctrl_data = R_SYNC_SERIAL1_CTRL,
  175. .output_dma_first = R_DMA_CH8_FIRST,
  176. .output_dma_cmd = R_DMA_CH8_CMD,
  177. .output_dma_clr_irq = R_DMA_CH8_CLR_INTR,
  178. .input_dma_first = R_DMA_CH9_FIRST,
  179. .input_dma_cmd = R_DMA_CH9_CMD,
  180. .input_dma_descr = R_DMA_CH9_DESCR,
  181. .input_dma_clr_irq = R_DMA_CH9_CLR_INTR,
  182. .data_out = R_SYNC_SERIAL1_TR_DATA,
  183. .data_in = R_SYNC_SERIAL1_REC_DATA,
  184. .data_avail_bit = IO_BITNR(R_IRQ_MASK1_RD, ser1_data),
  185. .transmitter_ready_bit = IO_BITNR(R_IRQ_MASK1_RD, ser1_ready),
  186. .input_dma_descr_bit = IO_BITNR(R_IRQ_MASK2_RD, dma9_descr),
  187. .output_dma_bit = IO_BITNR(R_IRQ_MASK2_RD, dma8_eop),
  188. .init_irqs = 1,
  189. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)
  190. .use_dma = 1,
  191. #else
  192. .use_dma = 0,
  193. #endif
  194. },
  195. {
  196. .status = R_SYNC_SERIAL3_STATUS,
  197. .ctrl_data = R_SYNC_SERIAL3_CTRL,
  198. .output_dma_first = R_DMA_CH4_FIRST,
  199. .output_dma_cmd = R_DMA_CH4_CMD,
  200. .output_dma_clr_irq = R_DMA_CH4_CLR_INTR,
  201. .input_dma_first = R_DMA_CH5_FIRST,
  202. .input_dma_cmd = R_DMA_CH5_CMD,
  203. .input_dma_descr = R_DMA_CH5_DESCR,
  204. .input_dma_clr_irq = R_DMA_CH5_CLR_INTR,
  205. .data_out = R_SYNC_SERIAL3_TR_DATA,
  206. .data_in = R_SYNC_SERIAL3_REC_DATA,
  207. .data_avail_bit = IO_BITNR(R_IRQ_MASK1_RD, ser3_data),
  208. .transmitter_ready_bit = IO_BITNR(R_IRQ_MASK1_RD, ser3_ready),
  209. .input_dma_descr_bit = IO_BITNR(R_IRQ_MASK2_RD, dma5_descr),
  210. .output_dma_bit = IO_BITNR(R_IRQ_MASK2_RD, dma4_eop),
  211. .init_irqs = 1,
  212. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)
  213. .use_dma = 1,
  214. #else
  215. .use_dma = 0,
  216. #endif
  217. }
  218. };
  219. /* Register shadows */
  220. static unsigned sync_serial_prescale_shadow;
  221. #define NUMBER_OF_PORTS 2
  222. static const struct file_operations sync_serial_fops = {
  223. .owner = THIS_MODULE,
  224. .write = sync_serial_write,
  225. .read = sync_serial_read,
  226. .poll = sync_serial_poll,
  227. .unlocked_ioctl = sync_serial_ioctl,
  228. .open = sync_serial_open,
  229. .release = sync_serial_release
  230. };
  231. static int __init etrax_sync_serial_init(void)
  232. {
  233. ports[0].enabled = 0;
  234. ports[1].enabled = 0;
  235. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  236. if (cris_request_io_interface(if_sync_serial_1, "sync_ser1")) {
  237. printk(KERN_CRIT "ETRAX100LX sync_serial: "
  238. "Could not allocate IO group for port %d\n", 0);
  239. return -EBUSY;
  240. }
  241. #endif
  242. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  243. if (cris_request_io_interface(if_sync_serial_3, "sync_ser3")) {
  244. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  245. cris_free_io_interface(if_sync_serial_1);
  246. #endif
  247. printk(KERN_CRIT "ETRAX100LX sync_serial: "
  248. "Could not allocate IO group for port %d\n", 1);
  249. return -EBUSY;
  250. }
  251. #endif
  252. if (register_chrdev(SYNC_SERIAL_MAJOR, "sync serial",
  253. &sync_serial_fops) < 0) {
  254. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  255. cris_free_io_interface(if_sync_serial_3);
  256. #endif
  257. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  258. cris_free_io_interface(if_sync_serial_1);
  259. #endif
  260. printk("unable to get major for synchronous serial port\n");
  261. return -EBUSY;
  262. }
  263. /* Deselect synchronous serial ports while configuring. */
  264. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, async);
  265. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, async);
  266. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  267. /* Initialize Ports */
  268. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  269. ports[0].enabled = 1;
  270. SETS(port_pb_i2c_shadow, R_PORT_PB_I2C, syncser1, ss1extra);
  271. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, sync);
  272. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)
  273. ports[0].use_dma = 1;
  274. #else
  275. ports[0].use_dma = 0;
  276. #endif
  277. initialize_port(0);
  278. #endif
  279. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  280. ports[1].enabled = 1;
  281. SETS(port_pb_i2c_shadow, R_PORT_PB_I2C, syncser3, ss3extra);
  282. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, sync);
  283. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)
  284. ports[1].use_dma = 1;
  285. #else
  286. ports[1].use_dma = 0;
  287. #endif
  288. initialize_port(1);
  289. #endif
  290. *R_PORT_PB_I2C = port_pb_i2c_shadow; /* Use PB4/PB7 */
  291. /* Set up timing */
  292. *R_SYNC_SERIAL_PRESCALE = sync_serial_prescale_shadow = (
  293. IO_STATE(R_SYNC_SERIAL_PRESCALE, clk_sel_u1, codec) |
  294. IO_STATE(R_SYNC_SERIAL_PRESCALE, word_stb_sel_u1, external) |
  295. IO_STATE(R_SYNC_SERIAL_PRESCALE, clk_sel_u3, codec) |
  296. IO_STATE(R_SYNC_SERIAL_PRESCALE, word_stb_sel_u3, external) |
  297. IO_STATE(R_SYNC_SERIAL_PRESCALE, prescaler, div4) |
  298. IO_FIELD(R_SYNC_SERIAL_PRESCALE, frame_rate,
  299. DEFAULT_FRAME_RATE) |
  300. IO_FIELD(R_SYNC_SERIAL_PRESCALE, word_rate, DEFAULT_WORD_RATE) |
  301. IO_STATE(R_SYNC_SERIAL_PRESCALE, warp_mode, normal));
  302. /* Select synchronous ports */
  303. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  304. printk(KERN_INFO "ETRAX 100LX synchronous serial port driver\n");
  305. return 0;
  306. }
  307. static void __init initialize_port(int portnbr)
  308. {
  309. struct sync_port *port = &ports[portnbr];
  310. DEBUG(printk(KERN_DEBUG "Init sync serial port %d\n", portnbr));
  311. port->started = 0;
  312. port->port_nbr = portnbr;
  313. port->busy = 0;
  314. port->tr_running = 0;
  315. port->out_count = 0;
  316. port->outp = port->out_buffer;
  317. port->readp = port->flip;
  318. port->writep = port->flip;
  319. port->in_buffer_size = IN_BUFFER_SIZE;
  320. port->inbufchunk = IN_DESCR_SIZE;
  321. port->next_rx_desc = &port->in_descr[0];
  322. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR-1];
  323. port->prev_rx_desc->ctrl = d_eol;
  324. init_waitqueue_head(&port->out_wait_q);
  325. init_waitqueue_head(&port->in_wait_q);
  326. port->ctrl_data_shadow =
  327. IO_STATE(R_SYNC_SERIAL1_CTRL, tr_baud, c115k2Hz) |
  328. IO_STATE(R_SYNC_SERIAL1_CTRL, mode, master_output) |
  329. IO_STATE(R_SYNC_SERIAL1_CTRL, error, ignore) |
  330. IO_STATE(R_SYNC_SERIAL1_CTRL, rec_enable, disable) |
  331. IO_STATE(R_SYNC_SERIAL1_CTRL, f_synctype, normal) |
  332. IO_STATE(R_SYNC_SERIAL1_CTRL, f_syncsize, word) |
  333. IO_STATE(R_SYNC_SERIAL1_CTRL, f_sync, on) |
  334. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_mode, normal) |
  335. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_halt, stopped) |
  336. IO_STATE(R_SYNC_SERIAL1_CTRL, bitorder, msb) |
  337. IO_STATE(R_SYNC_SERIAL1_CTRL, tr_enable, disable) |
  338. IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit) |
  339. IO_STATE(R_SYNC_SERIAL1_CTRL, buf_empty, lmt_8) |
  340. IO_STATE(R_SYNC_SERIAL1_CTRL, buf_full, lmt_8) |
  341. IO_STATE(R_SYNC_SERIAL1_CTRL, flow_ctrl, enabled) |
  342. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_polarity, neg) |
  343. IO_STATE(R_SYNC_SERIAL1_CTRL, frame_polarity, normal)|
  344. IO_STATE(R_SYNC_SERIAL1_CTRL, status_polarity, inverted)|
  345. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_driver, normal) |
  346. IO_STATE(R_SYNC_SERIAL1_CTRL, frame_driver, normal) |
  347. IO_STATE(R_SYNC_SERIAL1_CTRL, status_driver, normal)|
  348. IO_STATE(R_SYNC_SERIAL1_CTRL, def_out0, high);
  349. if (port->use_dma)
  350. port->ctrl_data_shadow |= IO_STATE(R_SYNC_SERIAL1_CTRL,
  351. dma_enable, on);
  352. else
  353. port->ctrl_data_shadow |= IO_STATE(R_SYNC_SERIAL1_CTRL,
  354. dma_enable, off);
  355. *port->ctrl_data = port->ctrl_data_shadow;
  356. }
  357. static inline int sync_data_avail(struct sync_port *port)
  358. {
  359. int avail;
  360. unsigned char *start;
  361. unsigned char *end;
  362. start = (unsigned char *)port->readp; /* cast away volatile */
  363. end = (unsigned char *)port->writep; /* cast away volatile */
  364. /* 0123456789 0123456789
  365. * ----- - -----
  366. * ^rp ^wp ^wp ^rp
  367. */
  368. if (end >= start)
  369. avail = end - start;
  370. else
  371. avail = port->in_buffer_size - (start - end);
  372. return avail;
  373. }
  374. static inline int sync_data_avail_to_end(struct sync_port *port)
  375. {
  376. int avail;
  377. unsigned char *start;
  378. unsigned char *end;
  379. start = (unsigned char *)port->readp; /* cast away volatile */
  380. end = (unsigned char *)port->writep; /* cast away volatile */
  381. /* 0123456789 0123456789
  382. * ----- -----
  383. * ^rp ^wp ^wp ^rp
  384. */
  385. if (end >= start)
  386. avail = end - start;
  387. else
  388. avail = port->flip + port->in_buffer_size - start;
  389. return avail;
  390. }
  391. static int sync_serial_open(struct inode *inode, struct file *file)
  392. {
  393. int dev = MINOR(inode->i_rdev);
  394. struct sync_port *port;
  395. int mode;
  396. int err = -EBUSY;
  397. lock_kernel();
  398. DEBUG(printk(KERN_DEBUG "Open sync serial port %d\n", dev));
  399. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  400. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  401. err = -ENODEV;
  402. goto out;
  403. }
  404. port = &ports[dev];
  405. /* Allow open this device twice (assuming one reader and one writer) */
  406. if (port->busy == 2) {
  407. DEBUG(printk(KERN_DEBUG "Device is busy.. \n"));
  408. goto out;
  409. }
  410. if (port->init_irqs) {
  411. if (port->use_dma) {
  412. if (port == &ports[0]) {
  413. #ifdef SYNC_SER_DMA
  414. if (request_irq(24, tr_interrupt, 0,
  415. "synchronous serial 1 dma tr",
  416. &ports[0])) {
  417. printk(KERN_CRIT "Can't alloc "
  418. "sync serial port 1 IRQ");
  419. goto out;
  420. } else if (request_irq(25, rx_interrupt, 0,
  421. "synchronous serial 1 dma rx",
  422. &ports[0])) {
  423. free_irq(24, &port[0]);
  424. printk(KERN_CRIT "Can't alloc "
  425. "sync serial port 1 IRQ");
  426. goto out;
  427. } else if (cris_request_dma(8,
  428. "synchronous serial 1 dma tr",
  429. DMA_VERBOSE_ON_ERROR,
  430. dma_ser1)) {
  431. free_irq(24, &port[0]);
  432. free_irq(25, &port[0]);
  433. printk(KERN_CRIT "Can't alloc "
  434. "sync serial port 1 "
  435. "TX DMA channel");
  436. goto out;
  437. } else if (cris_request_dma(9,
  438. "synchronous serial 1 dma rec",
  439. DMA_VERBOSE_ON_ERROR,
  440. dma_ser1)) {
  441. cris_free_dma(8, NULL);
  442. free_irq(24, &port[0]);
  443. free_irq(25, &port[0]);
  444. printk(KERN_CRIT "Can't alloc "
  445. "sync serial port 1 "
  446. "RX DMA channel");
  447. goto out;
  448. }
  449. #endif
  450. RESET_DMA(8); WAIT_DMA(8);
  451. RESET_DMA(9); WAIT_DMA(9);
  452. *R_DMA_CH8_CLR_INTR =
  453. IO_STATE(R_DMA_CH8_CLR_INTR, clr_eop,
  454. do) |
  455. IO_STATE(R_DMA_CH8_CLR_INTR, clr_descr,
  456. do);
  457. *R_DMA_CH9_CLR_INTR =
  458. IO_STATE(R_DMA_CH9_CLR_INTR, clr_eop,
  459. do) |
  460. IO_STATE(R_DMA_CH9_CLR_INTR, clr_descr,
  461. do);
  462. *R_IRQ_MASK2_SET =
  463. IO_STATE(R_IRQ_MASK2_SET, dma8_eop,
  464. set) |
  465. IO_STATE(R_IRQ_MASK2_SET, dma9_descr,
  466. set);
  467. } else if (port == &ports[1]) {
  468. #ifdef SYNC_SER_DMA
  469. if (request_irq(20, tr_interrupt, 0,
  470. "synchronous serial 3 dma tr",
  471. &ports[1])) {
  472. printk(KERN_CRIT "Can't alloc "
  473. "sync serial port 3 IRQ");
  474. goto out;
  475. } else if (request_irq(21, rx_interrupt, 0,
  476. "synchronous serial 3 dma rx",
  477. &ports[1])) {
  478. free_irq(20, &ports[1]);
  479. printk(KERN_CRIT "Can't alloc "
  480. "sync serial port 3 IRQ");
  481. goto out;
  482. } else if (cris_request_dma(4,
  483. "synchronous serial 3 dma tr",
  484. DMA_VERBOSE_ON_ERROR,
  485. dma_ser3)) {
  486. free_irq(21, &ports[1]);
  487. free_irq(20, &ports[1]);
  488. printk(KERN_CRIT "Can't alloc "
  489. "sync serial port 3 "
  490. "TX DMA channel");
  491. goto out;
  492. } else if (cris_request_dma(5,
  493. "synchronous serial 3 dma rec",
  494. DMA_VERBOSE_ON_ERROR,
  495. dma_ser3)) {
  496. cris_free_dma(4, NULL);
  497. free_irq(21, &ports[1]);
  498. free_irq(20, &ports[1]);
  499. printk(KERN_CRIT "Can't alloc "
  500. "sync serial port 3 "
  501. "RX DMA channel");
  502. goto out;
  503. }
  504. #endif
  505. RESET_DMA(4); WAIT_DMA(4);
  506. RESET_DMA(5); WAIT_DMA(5);
  507. *R_DMA_CH4_CLR_INTR =
  508. IO_STATE(R_DMA_CH4_CLR_INTR, clr_eop,
  509. do) |
  510. IO_STATE(R_DMA_CH4_CLR_INTR, clr_descr,
  511. do);
  512. *R_DMA_CH5_CLR_INTR =
  513. IO_STATE(R_DMA_CH5_CLR_INTR, clr_eop,
  514. do) |
  515. IO_STATE(R_DMA_CH5_CLR_INTR, clr_descr,
  516. do);
  517. *R_IRQ_MASK2_SET =
  518. IO_STATE(R_IRQ_MASK2_SET, dma4_eop,
  519. set) |
  520. IO_STATE(R_IRQ_MASK2_SET, dma5_descr,
  521. set);
  522. }
  523. start_dma_in(port);
  524. port->init_irqs = 0;
  525. } else { /* !port->use_dma */
  526. #ifdef SYNC_SER_MANUAL
  527. if (port == &ports[0]) {
  528. if (request_irq(8,
  529. manual_interrupt,
  530. IRQF_SHARED | IRQF_DISABLED,
  531. "synchronous serial manual irq",
  532. &ports[0])) {
  533. printk(KERN_CRIT "Can't alloc "
  534. "sync serial manual irq");
  535. goto out;
  536. }
  537. } else if (port == &ports[1]) {
  538. if (request_irq(8,
  539. manual_interrupt,
  540. IRQF_SHARED | IRQF_DISABLED,
  541. "synchronous serial manual irq",
  542. &ports[1])) {
  543. printk(KERN_CRIT "Can't alloc "
  544. "sync serial manual irq");
  545. goto out;
  546. }
  547. }
  548. port->init_irqs = 0;
  549. #else
  550. panic("sync_serial: Manual mode not supported.\n");
  551. #endif /* SYNC_SER_MANUAL */
  552. }
  553. } /* port->init_irqs */
  554. port->busy++;
  555. /* Start port if we use it as input */
  556. mode = IO_EXTRACT(R_SYNC_SERIAL1_CTRL, mode, port->ctrl_data_shadow);
  557. if (mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, master_input) ||
  558. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, slave_input) ||
  559. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, master_bidir) ||
  560. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, slave_bidir)) {
  561. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  562. running);
  563. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  564. enable);
  565. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  566. enable);
  567. port->started = 1;
  568. *port->ctrl_data = port->ctrl_data_shadow;
  569. if (!port->use_dma)
  570. *R_IRQ_MASK1_SET = 1 << port->data_avail_bit;
  571. DEBUG(printk(KERN_DEBUG "sser%d rec started\n", dev));
  572. }
  573. ret = 0;
  574. out:
  575. unlock_kernel();
  576. return ret;
  577. }
  578. static int sync_serial_release(struct inode *inode, struct file *file)
  579. {
  580. int dev = MINOR(inode->i_rdev);
  581. struct sync_port *port;
  582. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  583. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  584. return -ENODEV;
  585. }
  586. port = &ports[dev];
  587. if (port->busy)
  588. port->busy--;
  589. if (!port->busy)
  590. *R_IRQ_MASK1_CLR = ((1 << port->data_avail_bit) |
  591. (1 << port->transmitter_ready_bit));
  592. return 0;
  593. }
  594. static unsigned int sync_serial_poll(struct file *file, poll_table *wait)
  595. {
  596. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  597. unsigned int mask = 0;
  598. struct sync_port *port;
  599. DEBUGPOLL(static unsigned int prev_mask = 0);
  600. port = &ports[dev];
  601. poll_wait(file, &port->out_wait_q, wait);
  602. poll_wait(file, &port->in_wait_q, wait);
  603. /* Some room to write */
  604. if (port->out_count < OUT_BUFFER_SIZE)
  605. mask |= POLLOUT | POLLWRNORM;
  606. /* At least an inbufchunk of data */
  607. if (sync_data_avail(port) >= port->inbufchunk)
  608. mask |= POLLIN | POLLRDNORM;
  609. DEBUGPOLL(if (mask != prev_mask)
  610. printk(KERN_DEBUG "sync_serial_poll: mask 0x%08X %s %s\n",
  611. mask,
  612. mask & POLLOUT ? "POLLOUT" : "",
  613. mask & POLLIN ? "POLLIN" : "");
  614. prev_mask = mask;
  615. );
  616. return mask;
  617. }
  618. static int sync_serial_ioctl_unlocked(struct file *file,
  619. unsigned int cmd, unsigned long arg)
  620. {
  621. int return_val = 0;
  622. unsigned long flags;
  623. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  624. struct sync_port *port;
  625. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  626. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  627. return -1;
  628. }
  629. port = &ports[dev];
  630. local_irq_save(flags);
  631. /* Disable port while changing config */
  632. if (dev) {
  633. if (port->use_dma) {
  634. RESET_DMA(4); WAIT_DMA(4);
  635. port->tr_running = 0;
  636. port->out_count = 0;
  637. port->outp = port->out_buffer;
  638. *R_DMA_CH4_CLR_INTR =
  639. IO_STATE(R_DMA_CH4_CLR_INTR, clr_eop, do) |
  640. IO_STATE(R_DMA_CH4_CLR_INTR, clr_descr, do);
  641. }
  642. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, async);
  643. } else {
  644. if (port->use_dma) {
  645. RESET_DMA(8); WAIT_DMA(8);
  646. port->tr_running = 0;
  647. port->out_count = 0;
  648. port->outp = port->out_buffer;
  649. *R_DMA_CH8_CLR_INTR =
  650. IO_STATE(R_DMA_CH8_CLR_INTR, clr_eop, do) |
  651. IO_STATE(R_DMA_CH8_CLR_INTR, clr_descr, do);
  652. }
  653. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, async);
  654. }
  655. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  656. local_irq_restore(flags);
  657. switch (cmd) {
  658. case SSP_SPEED:
  659. if (GET_SPEED(arg) == CODEC) {
  660. if (dev)
  661. SETS(sync_serial_prescale_shadow,
  662. R_SYNC_SERIAL_PRESCALE, clk_sel_u3,
  663. codec);
  664. else
  665. SETS(sync_serial_prescale_shadow,
  666. R_SYNC_SERIAL_PRESCALE, clk_sel_u1,
  667. codec);
  668. SETF(sync_serial_prescale_shadow,
  669. R_SYNC_SERIAL_PRESCALE, prescaler,
  670. GET_FREQ(arg));
  671. SETF(sync_serial_prescale_shadow,
  672. R_SYNC_SERIAL_PRESCALE, frame_rate,
  673. GET_FRAME_RATE(arg));
  674. SETF(sync_serial_prescale_shadow,
  675. R_SYNC_SERIAL_PRESCALE, word_rate,
  676. GET_WORD_RATE(arg));
  677. } else {
  678. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  679. tr_baud, GET_SPEED(arg));
  680. if (dev)
  681. SETS(sync_serial_prescale_shadow,
  682. R_SYNC_SERIAL_PRESCALE, clk_sel_u3,
  683. baudrate);
  684. else
  685. SETS(sync_serial_prescale_shadow,
  686. R_SYNC_SERIAL_PRESCALE, clk_sel_u1,
  687. baudrate);
  688. }
  689. break;
  690. case SSP_MODE:
  691. if (arg > 5)
  692. return -EINVAL;
  693. if (arg == MASTER_OUTPUT || arg == SLAVE_OUTPUT)
  694. *R_IRQ_MASK1_CLR = 1 << port->data_avail_bit;
  695. else if (!port->use_dma)
  696. *R_IRQ_MASK1_SET = 1 << port->data_avail_bit;
  697. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, mode, arg);
  698. break;
  699. case SSP_FRAME_SYNC:
  700. if (arg & NORMAL_SYNC)
  701. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  702. f_synctype, normal);
  703. else if (arg & EARLY_SYNC)
  704. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  705. f_synctype, early);
  706. if (arg & BIT_SYNC)
  707. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  708. f_syncsize, bit);
  709. else if (arg & WORD_SYNC)
  710. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  711. f_syncsize, word);
  712. else if (arg & EXTENDED_SYNC)
  713. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  714. f_syncsize, extended);
  715. if (arg & SYNC_ON)
  716. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  717. f_sync, on);
  718. else if (arg & SYNC_OFF)
  719. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  720. f_sync, off);
  721. if (arg & WORD_SIZE_8)
  722. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  723. wordsize, size8bit);
  724. else if (arg & WORD_SIZE_12)
  725. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  726. wordsize, size12bit);
  727. else if (arg & WORD_SIZE_16)
  728. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  729. wordsize, size16bit);
  730. else if (arg & WORD_SIZE_24)
  731. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  732. wordsize, size24bit);
  733. else if (arg & WORD_SIZE_32)
  734. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  735. wordsize, size32bit);
  736. if (arg & BIT_ORDER_MSB)
  737. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  738. bitorder, msb);
  739. else if (arg & BIT_ORDER_LSB)
  740. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  741. bitorder, lsb);
  742. if (arg & FLOW_CONTROL_ENABLE)
  743. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  744. flow_ctrl, enabled);
  745. else if (arg & FLOW_CONTROL_DISABLE)
  746. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  747. flow_ctrl, disabled);
  748. if (arg & CLOCK_NOT_GATED)
  749. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  750. clk_mode, normal);
  751. else if (arg & CLOCK_GATED)
  752. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  753. clk_mode, gated);
  754. break;
  755. case SSP_IPOLARITY:
  756. /* NOTE!! negedge is considered NORMAL */
  757. if (arg & CLOCK_NORMAL)
  758. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  759. clk_polarity, neg);
  760. else if (arg & CLOCK_INVERT)
  761. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  762. clk_polarity, pos);
  763. if (arg & FRAME_NORMAL)
  764. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  765. frame_polarity, normal);
  766. else if (arg & FRAME_INVERT)
  767. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  768. frame_polarity, inverted);
  769. if (arg & STATUS_NORMAL)
  770. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  771. status_polarity, normal);
  772. else if (arg & STATUS_INVERT)
  773. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  774. status_polarity, inverted);
  775. break;
  776. case SSP_OPOLARITY:
  777. if (arg & CLOCK_NORMAL)
  778. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  779. clk_driver, normal);
  780. else if (arg & CLOCK_INVERT)
  781. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  782. clk_driver, inverted);
  783. if (arg & FRAME_NORMAL)
  784. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  785. frame_driver, normal);
  786. else if (arg & FRAME_INVERT)
  787. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  788. frame_driver, inverted);
  789. if (arg & STATUS_NORMAL)
  790. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  791. status_driver, normal);
  792. else if (arg & STATUS_INVERT)
  793. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  794. status_driver, inverted);
  795. break;
  796. case SSP_SPI:
  797. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, flow_ctrl,
  798. disabled);
  799. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, bitorder,
  800. msb);
  801. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, wordsize,
  802. size8bit);
  803. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_sync, on);
  804. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_syncsize,
  805. word);
  806. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_synctype,
  807. normal);
  808. if (arg & SPI_SLAVE) {
  809. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  810. frame_polarity, inverted);
  811. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  812. clk_polarity, neg);
  813. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  814. mode, SLAVE_INPUT);
  815. } else {
  816. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  817. frame_driver, inverted);
  818. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  819. clk_driver, inverted);
  820. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  821. mode, MASTER_OUTPUT);
  822. }
  823. break;
  824. case SSP_INBUFCHUNK:
  825. #if 0
  826. if (arg > port->in_buffer_size/NUM_IN_DESCR)
  827. return -EINVAL;
  828. port->inbufchunk = arg;
  829. /* Make sure in_buffer_size is a multiple of inbufchunk */
  830. port->in_buffer_size =
  831. (port->in_buffer_size/port->inbufchunk) *
  832. port->inbufchunk;
  833. DEBUG(printk(KERN_DEBUG "inbufchunk %i in_buffer_size: %i\n",
  834. port->inbufchunk, port->in_buffer_size));
  835. if (port->use_dma) {
  836. if (port->port_nbr == 0) {
  837. RESET_DMA(9);
  838. WAIT_DMA(9);
  839. } else {
  840. RESET_DMA(5);
  841. WAIT_DMA(5);
  842. }
  843. start_dma_in(port);
  844. }
  845. #endif
  846. break;
  847. default:
  848. return_val = -1;
  849. }
  850. /* Make sure we write the config without interruption */
  851. local_irq_save(flags);
  852. /* Set config and enable port */
  853. *port->ctrl_data = port->ctrl_data_shadow;
  854. nop(); nop(); nop(); nop();
  855. *R_SYNC_SERIAL_PRESCALE = sync_serial_prescale_shadow;
  856. nop(); nop(); nop(); nop();
  857. if (dev)
  858. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, sync);
  859. else
  860. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, sync);
  861. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  862. /* Reset DMA. At readout from serial port the data could be shifted
  863. * one byte if not resetting DMA.
  864. */
  865. if (port->use_dma) {
  866. if (port->port_nbr == 0) {
  867. RESET_DMA(9);
  868. WAIT_DMA(9);
  869. } else {
  870. RESET_DMA(5);
  871. WAIT_DMA(5);
  872. }
  873. start_dma_in(port);
  874. }
  875. local_irq_restore(flags);
  876. return return_val;
  877. }
  878. static long sync_serial_ioctl(struct file *file,
  879. unsigned int cmd, unsigned long arg)
  880. {
  881. long ret;
  882. lock_kernel();
  883. ret = sync_serial_ioctl_unlocked(file, cmd, arg);
  884. unlock_kernel();
  885. return ret;
  886. }
  887. static ssize_t sync_serial_write(struct file *file, const char *buf,
  888. size_t count, loff_t *ppos)
  889. {
  890. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  891. DECLARE_WAITQUEUE(wait, current);
  892. struct sync_port *port;
  893. unsigned long flags;
  894. unsigned long c, c1;
  895. unsigned long free_outp;
  896. unsigned long outp;
  897. unsigned long out_buffer;
  898. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  899. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  900. return -ENODEV;
  901. }
  902. port = &ports[dev];
  903. DEBUGWRITE(printk(KERN_DEBUG "W d%d c %lu (%d/%d)\n",
  904. port->port_nbr, count, port->out_count, OUT_BUFFER_SIZE));
  905. /* Space to end of buffer */
  906. /*
  907. * out_buffer <c1>012345<- c ->OUT_BUFFER_SIZE
  908. * outp^ +out_count
  909. * ^free_outp
  910. * out_buffer 45<- c ->0123OUT_BUFFER_SIZE
  911. * +out_count outp^
  912. * free_outp
  913. *
  914. */
  915. /* Read variables that may be updated by interrupts */
  916. local_irq_save(flags);
  917. if (count > OUT_BUFFER_SIZE - port->out_count)
  918. count = OUT_BUFFER_SIZE - port->out_count;
  919. outp = (unsigned long)port->outp;
  920. free_outp = outp + port->out_count;
  921. local_irq_restore(flags);
  922. out_buffer = (unsigned long)port->out_buffer;
  923. /* Find out where and how much to write */
  924. if (free_outp >= out_buffer + OUT_BUFFER_SIZE)
  925. free_outp -= OUT_BUFFER_SIZE;
  926. if (free_outp >= outp)
  927. c = out_buffer + OUT_BUFFER_SIZE - free_outp;
  928. else
  929. c = outp - free_outp;
  930. if (c > count)
  931. c = count;
  932. DEBUGWRITE(printk(KERN_DEBUG "w op %08lX fop %08lX c %lu\n",
  933. outp, free_outp, c));
  934. if (copy_from_user((void *)free_outp, buf, c))
  935. return -EFAULT;
  936. if (c != count) {
  937. buf += c;
  938. c1 = count - c;
  939. DEBUGWRITE(printk(KERN_DEBUG "w2 fi %lu c %lu c1 %lu\n",
  940. free_outp-out_buffer, c, c1));
  941. if (copy_from_user((void *)out_buffer, buf, c1))
  942. return -EFAULT;
  943. }
  944. local_irq_save(flags);
  945. port->out_count += count;
  946. local_irq_restore(flags);
  947. /* Make sure transmitter/receiver is running */
  948. if (!port->started) {
  949. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  950. running);
  951. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  952. enable);
  953. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  954. enable);
  955. port->started = 1;
  956. }
  957. *port->ctrl_data = port->ctrl_data_shadow;
  958. if (file->f_flags & O_NONBLOCK) {
  959. local_irq_save(flags);
  960. if (!port->tr_running) {
  961. if (!port->use_dma) {
  962. /* Start sender by writing data */
  963. send_word(port);
  964. /* and enable transmitter ready IRQ */
  965. *R_IRQ_MASK1_SET = 1 <<
  966. port->transmitter_ready_bit;
  967. } else
  968. start_dma(port,
  969. (unsigned char *volatile)port->outp, c);
  970. }
  971. local_irq_restore(flags);
  972. DEBUGWRITE(printk(KERN_DEBUG "w d%d c %lu NB\n",
  973. port->port_nbr, count));
  974. return count;
  975. }
  976. /* Sleep until all sent */
  977. add_wait_queue(&port->out_wait_q, &wait);
  978. set_current_state(TASK_INTERRUPTIBLE);
  979. local_irq_save(flags);
  980. if (!port->tr_running) {
  981. if (!port->use_dma) {
  982. /* Start sender by writing data */
  983. send_word(port);
  984. /* and enable transmitter ready IRQ */
  985. *R_IRQ_MASK1_SET = 1 << port->transmitter_ready_bit;
  986. } else
  987. start_dma(port, port->outp, c);
  988. }
  989. local_irq_restore(flags);
  990. schedule();
  991. set_current_state(TASK_RUNNING);
  992. remove_wait_queue(&port->out_wait_q, &wait);
  993. if (signal_pending(current))
  994. return -EINTR;
  995. DEBUGWRITE(printk(KERN_DEBUG "w d%d c %lu\n", port->port_nbr, count));
  996. return count;
  997. }
  998. static ssize_t sync_serial_read(struct file *file, char *buf,
  999. size_t count, loff_t *ppos)
  1000. {
  1001. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  1002. int avail;
  1003. struct sync_port *port;
  1004. unsigned char *start;
  1005. unsigned char *end;
  1006. unsigned long flags;
  1007. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  1008. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  1009. return -ENODEV;
  1010. }
  1011. port = &ports[dev];
  1012. DEBUGREAD(printk(KERN_DEBUG "R%d c %d ri %lu wi %lu /%lu\n",
  1013. dev, count, port->readp - port->flip,
  1014. port->writep - port->flip, port->in_buffer_size));
  1015. if (!port->started) {
  1016. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  1017. running);
  1018. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  1019. enable);
  1020. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  1021. enable);
  1022. port->started = 1;
  1023. }
  1024. *port->ctrl_data = port->ctrl_data_shadow;
  1025. /* Calculate number of available bytes */
  1026. /* Save pointers to avoid that they are modified by interrupt */
  1027. local_irq_save(flags);
  1028. start = (unsigned char *)port->readp; /* cast away volatile */
  1029. end = (unsigned char *)port->writep; /* cast away volatile */
  1030. local_irq_restore(flags);
  1031. while (start == end && !port->full) {
  1032. /* No data */
  1033. if (file->f_flags & O_NONBLOCK)
  1034. return -EAGAIN;
  1035. interruptible_sleep_on(&port->in_wait_q);
  1036. if (signal_pending(current))
  1037. return -EINTR;
  1038. local_irq_save(flags);
  1039. start = (unsigned char *)port->readp; /* cast away volatile */
  1040. end = (unsigned char *)port->writep; /* cast away volatile */
  1041. local_irq_restore(flags);
  1042. }
  1043. /* Lazy read, never return wrapped data. */
  1044. if (port->full)
  1045. avail = port->in_buffer_size;
  1046. else if (end > start)
  1047. avail = end - start;
  1048. else
  1049. avail = port->flip + port->in_buffer_size - start;
  1050. count = count > avail ? avail : count;
  1051. if (copy_to_user(buf, start, count))
  1052. return -EFAULT;
  1053. /* Disable interrupts while updating readp */
  1054. local_irq_save(flags);
  1055. port->readp += count;
  1056. if (port->readp >= port->flip + port->in_buffer_size) /* Wrap? */
  1057. port->readp = port->flip;
  1058. port->full = 0;
  1059. local_irq_restore(flags);
  1060. DEBUGREAD(printk(KERN_DEBUG "r %d\n", count));
  1061. return count;
  1062. }
  1063. static void send_word(struct sync_port *port)
  1064. {
  1065. switch (IO_EXTRACT(R_SYNC_SERIAL1_CTRL, wordsize,
  1066. port->ctrl_data_shadow)) {
  1067. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit):
  1068. port->out_count--;
  1069. *port->data_out = *port->outp++;
  1070. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1071. port->outp = port->out_buffer;
  1072. break;
  1073. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size12bit):
  1074. {
  1075. int data = (*port->outp++) << 8;
  1076. data |= *port->outp++;
  1077. port->out_count -= 2;
  1078. *port->data_out = data;
  1079. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1080. port->outp = port->out_buffer;
  1081. break;
  1082. }
  1083. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size16bit):
  1084. port->out_count -= 2;
  1085. *port->data_out = *(unsigned short *)port->outp;
  1086. port->outp += 2;
  1087. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1088. port->outp = port->out_buffer;
  1089. break;
  1090. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size24bit):
  1091. port->out_count -= 3;
  1092. *port->data_out = *(unsigned int *)port->outp;
  1093. port->outp += 3;
  1094. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1095. port->outp = port->out_buffer;
  1096. break;
  1097. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size32bit):
  1098. port->out_count -= 4;
  1099. *port->data_out = *(unsigned int *)port->outp;
  1100. port->outp += 4;
  1101. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1102. port->outp = port->out_buffer;
  1103. break;
  1104. }
  1105. }
  1106. static void start_dma(struct sync_port *port, const char *data, int count)
  1107. {
  1108. port->tr_running = 1;
  1109. port->out_descr.hw_len = 0;
  1110. port->out_descr.next = 0;
  1111. port->out_descr.ctrl = d_eol | d_eop; /* No d_wait to avoid glitches */
  1112. port->out_descr.sw_len = count;
  1113. port->out_descr.buf = virt_to_phys(data);
  1114. port->out_descr.status = 0;
  1115. *port->output_dma_first = virt_to_phys(&port->out_descr);
  1116. *port->output_dma_cmd = IO_STATE(R_DMA_CH0_CMD, cmd, start);
  1117. DEBUGTXINT(printk(KERN_DEBUG "dma %08lX c %d\n",
  1118. (unsigned long)data, count));
  1119. }
  1120. static void start_dma_in(struct sync_port *port)
  1121. {
  1122. int i;
  1123. unsigned long buf;
  1124. port->writep = port->flip;
  1125. if (port->writep > port->flip + port->in_buffer_size) {
  1126. panic("Offset too large in sync serial driver\n");
  1127. return;
  1128. }
  1129. buf = virt_to_phys(port->in_buffer);
  1130. for (i = 0; i < NUM_IN_DESCR; i++) {
  1131. port->in_descr[i].sw_len = port->inbufchunk;
  1132. port->in_descr[i].ctrl = d_int;
  1133. port->in_descr[i].next = virt_to_phys(&port->in_descr[i+1]);
  1134. port->in_descr[i].buf = buf;
  1135. port->in_descr[i].hw_len = 0;
  1136. port->in_descr[i].status = 0;
  1137. port->in_descr[i].fifo_len = 0;
  1138. buf += port->inbufchunk;
  1139. prepare_rx_descriptor(&port->in_descr[i]);
  1140. }
  1141. /* Link the last descriptor to the first */
  1142. port->in_descr[i-1].next = virt_to_phys(&port->in_descr[0]);
  1143. port->in_descr[i-1].ctrl |= d_eol;
  1144. port->next_rx_desc = &port->in_descr[0];
  1145. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR - 1];
  1146. *port->input_dma_first = virt_to_phys(port->next_rx_desc);
  1147. *port->input_dma_cmd = IO_STATE(R_DMA_CH0_CMD, cmd, start);
  1148. }
  1149. #ifdef SYNC_SER_DMA
  1150. static irqreturn_t tr_interrupt(int irq, void *dev_id)
  1151. {
  1152. unsigned long ireg = *R_IRQ_MASK2_RD;
  1153. struct etrax_dma_descr *descr;
  1154. unsigned int sentl;
  1155. int handled = 0;
  1156. int i;
  1157. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1158. struct sync_port *port = &ports[i];
  1159. if (!port->enabled || !port->use_dma)
  1160. continue;
  1161. /* IRQ active for the port? */
  1162. if (!(ireg & (1 << port->output_dma_bit)))
  1163. continue;
  1164. handled = 1;
  1165. /* Clear IRQ */
  1166. *port->output_dma_clr_irq =
  1167. IO_STATE(R_DMA_CH0_CLR_INTR, clr_eop, do) |
  1168. IO_STATE(R_DMA_CH0_CLR_INTR, clr_descr, do);
  1169. descr = &port->out_descr;
  1170. if (!(descr->status & d_stop))
  1171. sentl = descr->sw_len;
  1172. else
  1173. /* Otherwise find amount of data sent here */
  1174. sentl = descr->hw_len;
  1175. port->out_count -= sentl;
  1176. port->outp += sentl;
  1177. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1178. port->outp = port->out_buffer;
  1179. if (port->out_count) {
  1180. int c = port->out_buffer + OUT_BUFFER_SIZE - port->outp;
  1181. if (c > port->out_count)
  1182. c = port->out_count;
  1183. DEBUGTXINT(printk(KERN_DEBUG
  1184. "tx_int DMAWRITE %i %i\n", sentl, c));
  1185. start_dma(port, port->outp, c);
  1186. } else {
  1187. DEBUGTXINT(printk(KERN_DEBUG
  1188. "tx_int DMA stop %i\n", sentl));
  1189. port->tr_running = 0;
  1190. }
  1191. /* wake up the waiting process */
  1192. wake_up_interruptible(&port->out_wait_q);
  1193. }
  1194. return IRQ_RETVAL(handled);
  1195. } /* tr_interrupt */
  1196. static irqreturn_t rx_interrupt(int irq, void *dev_id)
  1197. {
  1198. unsigned long ireg = *R_IRQ_MASK2_RD;
  1199. int i;
  1200. int handled = 0;
  1201. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1202. struct sync_port *port = &ports[i];
  1203. if (!port->enabled || !port->use_dma)
  1204. continue;
  1205. if (!(ireg & (1 << port->input_dma_descr_bit)))
  1206. continue;
  1207. /* Descriptor interrupt */
  1208. handled = 1;
  1209. while (*port->input_dma_descr !=
  1210. virt_to_phys(port->next_rx_desc)) {
  1211. if (port->writep + port->inbufchunk > port->flip +
  1212. port->in_buffer_size) {
  1213. int first_size = port->flip +
  1214. port->in_buffer_size - port->writep;
  1215. memcpy(port->writep,
  1216. phys_to_virt(port->next_rx_desc->buf),
  1217. first_size);
  1218. memcpy(port->flip,
  1219. phys_to_virt(port->next_rx_desc->buf +
  1220. first_size),
  1221. port->inbufchunk - first_size);
  1222. port->writep = port->flip +
  1223. port->inbufchunk - first_size;
  1224. } else {
  1225. memcpy(port->writep,
  1226. phys_to_virt(port->next_rx_desc->buf),
  1227. port->inbufchunk);
  1228. port->writep += port->inbufchunk;
  1229. if (port->writep >= port->flip
  1230. + port->in_buffer_size)
  1231. port->writep = port->flip;
  1232. }
  1233. if (port->writep == port->readp)
  1234. port->full = 1;
  1235. prepare_rx_descriptor(port->next_rx_desc);
  1236. port->next_rx_desc->ctrl |= d_eol;
  1237. port->prev_rx_desc->ctrl &= ~d_eol;
  1238. port->prev_rx_desc = phys_to_virt((unsigned)
  1239. port->next_rx_desc);
  1240. port->next_rx_desc = phys_to_virt((unsigned)
  1241. port->next_rx_desc->next);
  1242. /* Wake up the waiting process */
  1243. wake_up_interruptible(&port->in_wait_q);
  1244. *port->input_dma_cmd = IO_STATE(R_DMA_CH1_CMD,
  1245. cmd, restart);
  1246. /* DMA has reached end of descriptor */
  1247. *port->input_dma_clr_irq = IO_STATE(R_DMA_CH0_CLR_INTR,
  1248. clr_descr, do);
  1249. }
  1250. }
  1251. return IRQ_RETVAL(handled);
  1252. } /* rx_interrupt */
  1253. #endif /* SYNC_SER_DMA */
  1254. #ifdef SYNC_SER_MANUAL
  1255. static irqreturn_t manual_interrupt(int irq, void *dev_id)
  1256. {
  1257. int i;
  1258. int handled = 0;
  1259. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1260. struct sync_port *port = &ports[i];
  1261. if (!port->enabled || port->use_dma)
  1262. continue;
  1263. /* Data received? */
  1264. if (*R_IRQ_MASK1_RD & (1 << port->data_avail_bit)) {
  1265. handled = 1;
  1266. /* Read data */
  1267. switch (port->ctrl_data_shadow &
  1268. IO_MASK(R_SYNC_SERIAL1_CTRL, wordsize)) {
  1269. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit):
  1270. *port->writep++ =
  1271. *(volatile char *)port->data_in;
  1272. break;
  1273. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size12bit):
  1274. {
  1275. int data = *(unsigned short *)port->data_in;
  1276. *port->writep = (data & 0x0ff0) >> 4;
  1277. *(port->writep + 1) = data & 0x0f;
  1278. port->writep += 2;
  1279. break;
  1280. }
  1281. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size16bit):
  1282. *(unsigned short *)port->writep =
  1283. *(volatile unsigned short *)port->data_in;
  1284. port->writep += 2;
  1285. break;
  1286. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size24bit):
  1287. *(unsigned int *)port->writep = *port->data_in;
  1288. port->writep += 3;
  1289. break;
  1290. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size32bit):
  1291. *(unsigned int *)port->writep = *port->data_in;
  1292. port->writep += 4;
  1293. break;
  1294. }
  1295. /* Wrap? */
  1296. if (port->writep >= port->flip + port->in_buffer_size)
  1297. port->writep = port->flip;
  1298. if (port->writep == port->readp) {
  1299. /* Receive buffer overrun, discard oldest */
  1300. port->readp++;
  1301. /* Wrap? */
  1302. if (port->readp >= port->flip +
  1303. port->in_buffer_size)
  1304. port->readp = port->flip;
  1305. }
  1306. if (sync_data_avail(port) >= port->inbufchunk) {
  1307. /* Wake up application */
  1308. wake_up_interruptible(&port->in_wait_q);
  1309. }
  1310. }
  1311. /* Transmitter ready? */
  1312. if (*R_IRQ_MASK1_RD & (1 << port->transmitter_ready_bit)) {
  1313. if (port->out_count > 0) {
  1314. /* More data to send */
  1315. send_word(port);
  1316. } else {
  1317. /* Transmission finished */
  1318. /* Turn off IRQ */
  1319. *R_IRQ_MASK1_CLR = 1 <<
  1320. port->transmitter_ready_bit;
  1321. /* Wake up application */
  1322. wake_up_interruptible(&port->out_wait_q);
  1323. }
  1324. }
  1325. }
  1326. return IRQ_RETVAL(handled);
  1327. }
  1328. #endif
  1329. module_init(etrax_sync_serial_init);