r600.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_get_power_state(struct radeon_device *rdev,
  91. enum radeon_pm_action action)
  92. {
  93. int i;
  94. rdev->pm.can_upclock = true;
  95. rdev->pm.can_downclock = true;
  96. /* power state array is low to high, default is first */
  97. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  98. int min_power_state_index = 0;
  99. if (rdev->pm.num_power_states > 2)
  100. min_power_state_index = 1;
  101. switch (action) {
  102. case PM_ACTION_MINIMUM:
  103. rdev->pm.requested_power_state_index = min_power_state_index;
  104. rdev->pm.requested_clock_mode_index = 0;
  105. rdev->pm.can_downclock = false;
  106. break;
  107. case PM_ACTION_DOWNCLOCK:
  108. if (rdev->pm.current_power_state_index == min_power_state_index) {
  109. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  110. rdev->pm.can_downclock = false;
  111. } else {
  112. if (rdev->pm.active_crtc_count > 1) {
  113. for (i = 0; i < rdev->pm.num_power_states; i++) {
  114. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  115. continue;
  116. else if (i >= rdev->pm.current_power_state_index) {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.current_power_state_index;
  119. break;
  120. } else {
  121. rdev->pm.requested_power_state_index = i;
  122. break;
  123. }
  124. }
  125. } else
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.current_power_state_index - 1;
  128. }
  129. rdev->pm.requested_clock_mode_index = 0;
  130. break;
  131. case PM_ACTION_UPCLOCK:
  132. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  133. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  134. rdev->pm.can_upclock = false;
  135. } else {
  136. if (rdev->pm.active_crtc_count > 1) {
  137. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  138. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  139. continue;
  140. else if (i <= rdev->pm.current_power_state_index) {
  141. rdev->pm.requested_power_state_index =
  142. rdev->pm.current_power_state_index;
  143. break;
  144. } else {
  145. rdev->pm.requested_power_state_index = i;
  146. break;
  147. }
  148. }
  149. } else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index + 1;
  152. }
  153. rdev->pm.requested_clock_mode_index = 0;
  154. break;
  155. case PM_ACTION_DEFAULT:
  156. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  157. rdev->pm.requested_clock_mode_index = 0;
  158. rdev->pm.can_upclock = false;
  159. break;
  160. case PM_ACTION_NONE:
  161. default:
  162. DRM_ERROR("Requested mode for not defined action\n");
  163. return;
  164. }
  165. } else {
  166. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  167. /* for now just select the first power state and switch between clock modes */
  168. /* power state array is low to high, default is first (0) */
  169. if (rdev->pm.active_crtc_count > 1) {
  170. rdev->pm.requested_power_state_index = -1;
  171. /* start at 1 as we don't want the default mode */
  172. for (i = 1; i < rdev->pm.num_power_states; i++) {
  173. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  174. continue;
  175. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  176. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. /* if nothing selected, grab the default state. */
  182. if (rdev->pm.requested_power_state_index == -1)
  183. rdev->pm.requested_power_state_index = 0;
  184. } else
  185. rdev->pm.requested_power_state_index = 1;
  186. switch (action) {
  187. case PM_ACTION_MINIMUM:
  188. rdev->pm.requested_clock_mode_index = 0;
  189. rdev->pm.can_downclock = false;
  190. break;
  191. case PM_ACTION_DOWNCLOCK:
  192. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  193. if (rdev->pm.current_clock_mode_index == 0) {
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.can_downclock = false;
  196. } else
  197. rdev->pm.requested_clock_mode_index =
  198. rdev->pm.current_clock_mode_index - 1;
  199. } else {
  200. rdev->pm.requested_clock_mode_index = 0;
  201. rdev->pm.can_downclock = false;
  202. }
  203. break;
  204. case PM_ACTION_UPCLOCK:
  205. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  206. if (rdev->pm.current_clock_mode_index ==
  207. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  208. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  209. rdev->pm.can_upclock = false;
  210. } else
  211. rdev->pm.requested_clock_mode_index =
  212. rdev->pm.current_clock_mode_index + 1;
  213. } else {
  214. rdev->pm.requested_clock_mode_index =
  215. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  216. rdev->pm.can_upclock = false;
  217. }
  218. break;
  219. case PM_ACTION_DEFAULT:
  220. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  221. rdev->pm.requested_clock_mode_index = 0;
  222. rdev->pm.can_upclock = false;
  223. break;
  224. case PM_ACTION_NONE:
  225. default:
  226. DRM_ERROR("Requested mode for not defined action\n");
  227. return;
  228. }
  229. }
  230. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  231. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  232. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  233. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  234. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  235. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  236. pcie_lanes);
  237. }
  238. void r600_set_power_state(struct radeon_device *rdev, bool static_switch)
  239. {
  240. u32 sclk, mclk;
  241. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  242. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  243. return;
  244. if (radeon_gui_idle(rdev)) {
  245. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  246. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  247. if (sclk > rdev->clock.default_sclk)
  248. sclk = rdev->clock.default_sclk;
  249. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  251. if (mclk > rdev->clock.default_mclk)
  252. mclk = rdev->clock.default_mclk;
  253. /* voltage, pcie lanes, etc.*/
  254. radeon_pm_misc(rdev);
  255. if (static_switch) {
  256. radeon_pm_prepare(rdev);
  257. /* set engine clock */
  258. if (sclk != rdev->pm.current_sclk) {
  259. radeon_set_engine_clock(rdev, sclk);
  260. rdev->pm.current_sclk = sclk;
  261. DRM_INFO("Setting: e: %d\n", sclk);
  262. }
  263. /* set memory clock */
  264. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  265. radeon_set_memory_clock(rdev, mclk);
  266. rdev->pm.current_mclk = mclk;
  267. DRM_INFO("Setting: m: %d\n", mclk);
  268. }
  269. radeon_pm_finish(rdev);
  270. } else {
  271. radeon_sync_with_vblank(rdev);
  272. if (!radeon_pm_in_vbl(rdev))
  273. return;
  274. radeon_pm_prepare(rdev);
  275. if (sclk != rdev->pm.current_sclk) {
  276. radeon_pm_debug_check_in_vbl(rdev, false);
  277. radeon_set_engine_clock(rdev, sclk);
  278. radeon_pm_debug_check_in_vbl(rdev, true);
  279. rdev->pm.current_sclk = sclk;
  280. DRM_INFO("Setting: e: %d\n", sclk);
  281. }
  282. /* set memory clock */
  283. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  284. radeon_pm_debug_check_in_vbl(rdev, false);
  285. radeon_set_memory_clock(rdev, mclk);
  286. radeon_pm_debug_check_in_vbl(rdev, true);
  287. rdev->pm.current_mclk = mclk;
  288. DRM_INFO("Setting: m: %d\n", mclk);
  289. }
  290. radeon_pm_finish(rdev);
  291. }
  292. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  293. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  294. } else
  295. DRM_INFO("GUI not idle!!!\n");
  296. }
  297. void r600_pm_misc(struct radeon_device *rdev)
  298. {
  299. }
  300. bool r600_gui_idle(struct radeon_device *rdev)
  301. {
  302. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  303. return false;
  304. else
  305. return true;
  306. }
  307. /* hpd for digital panel detect/disconnect */
  308. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  309. {
  310. bool connected = false;
  311. if (ASIC_IS_DCE3(rdev)) {
  312. switch (hpd) {
  313. case RADEON_HPD_1:
  314. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  315. connected = true;
  316. break;
  317. case RADEON_HPD_2:
  318. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  319. connected = true;
  320. break;
  321. case RADEON_HPD_3:
  322. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  323. connected = true;
  324. break;
  325. case RADEON_HPD_4:
  326. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  327. connected = true;
  328. break;
  329. /* DCE 3.2 */
  330. case RADEON_HPD_5:
  331. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  332. connected = true;
  333. break;
  334. case RADEON_HPD_6:
  335. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  336. connected = true;
  337. break;
  338. default:
  339. break;
  340. }
  341. } else {
  342. switch (hpd) {
  343. case RADEON_HPD_1:
  344. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  345. connected = true;
  346. break;
  347. case RADEON_HPD_2:
  348. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  349. connected = true;
  350. break;
  351. case RADEON_HPD_3:
  352. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  353. connected = true;
  354. break;
  355. default:
  356. break;
  357. }
  358. }
  359. return connected;
  360. }
  361. void r600_hpd_set_polarity(struct radeon_device *rdev,
  362. enum radeon_hpd_id hpd)
  363. {
  364. u32 tmp;
  365. bool connected = r600_hpd_sense(rdev, hpd);
  366. if (ASIC_IS_DCE3(rdev)) {
  367. switch (hpd) {
  368. case RADEON_HPD_1:
  369. tmp = RREG32(DC_HPD1_INT_CONTROL);
  370. if (connected)
  371. tmp &= ~DC_HPDx_INT_POLARITY;
  372. else
  373. tmp |= DC_HPDx_INT_POLARITY;
  374. WREG32(DC_HPD1_INT_CONTROL, tmp);
  375. break;
  376. case RADEON_HPD_2:
  377. tmp = RREG32(DC_HPD2_INT_CONTROL);
  378. if (connected)
  379. tmp &= ~DC_HPDx_INT_POLARITY;
  380. else
  381. tmp |= DC_HPDx_INT_POLARITY;
  382. WREG32(DC_HPD2_INT_CONTROL, tmp);
  383. break;
  384. case RADEON_HPD_3:
  385. tmp = RREG32(DC_HPD3_INT_CONTROL);
  386. if (connected)
  387. tmp &= ~DC_HPDx_INT_POLARITY;
  388. else
  389. tmp |= DC_HPDx_INT_POLARITY;
  390. WREG32(DC_HPD3_INT_CONTROL, tmp);
  391. break;
  392. case RADEON_HPD_4:
  393. tmp = RREG32(DC_HPD4_INT_CONTROL);
  394. if (connected)
  395. tmp &= ~DC_HPDx_INT_POLARITY;
  396. else
  397. tmp |= DC_HPDx_INT_POLARITY;
  398. WREG32(DC_HPD4_INT_CONTROL, tmp);
  399. break;
  400. case RADEON_HPD_5:
  401. tmp = RREG32(DC_HPD5_INT_CONTROL);
  402. if (connected)
  403. tmp &= ~DC_HPDx_INT_POLARITY;
  404. else
  405. tmp |= DC_HPDx_INT_POLARITY;
  406. WREG32(DC_HPD5_INT_CONTROL, tmp);
  407. break;
  408. /* DCE 3.2 */
  409. case RADEON_HPD_6:
  410. tmp = RREG32(DC_HPD6_INT_CONTROL);
  411. if (connected)
  412. tmp &= ~DC_HPDx_INT_POLARITY;
  413. else
  414. tmp |= DC_HPDx_INT_POLARITY;
  415. WREG32(DC_HPD6_INT_CONTROL, tmp);
  416. break;
  417. default:
  418. break;
  419. }
  420. } else {
  421. switch (hpd) {
  422. case RADEON_HPD_1:
  423. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  424. if (connected)
  425. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  426. else
  427. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  428. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  429. break;
  430. case RADEON_HPD_2:
  431. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  432. if (connected)
  433. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  434. else
  435. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  436. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  437. break;
  438. case RADEON_HPD_3:
  439. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  440. if (connected)
  441. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  442. else
  443. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  444. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  445. break;
  446. default:
  447. break;
  448. }
  449. }
  450. }
  451. void r600_hpd_init(struct radeon_device *rdev)
  452. {
  453. struct drm_device *dev = rdev->ddev;
  454. struct drm_connector *connector;
  455. if (ASIC_IS_DCE3(rdev)) {
  456. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  457. if (ASIC_IS_DCE32(rdev))
  458. tmp |= DC_HPDx_EN;
  459. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  460. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  461. switch (radeon_connector->hpd.hpd) {
  462. case RADEON_HPD_1:
  463. WREG32(DC_HPD1_CONTROL, tmp);
  464. rdev->irq.hpd[0] = true;
  465. break;
  466. case RADEON_HPD_2:
  467. WREG32(DC_HPD2_CONTROL, tmp);
  468. rdev->irq.hpd[1] = true;
  469. break;
  470. case RADEON_HPD_3:
  471. WREG32(DC_HPD3_CONTROL, tmp);
  472. rdev->irq.hpd[2] = true;
  473. break;
  474. case RADEON_HPD_4:
  475. WREG32(DC_HPD4_CONTROL, tmp);
  476. rdev->irq.hpd[3] = true;
  477. break;
  478. /* DCE 3.2 */
  479. case RADEON_HPD_5:
  480. WREG32(DC_HPD5_CONTROL, tmp);
  481. rdev->irq.hpd[4] = true;
  482. break;
  483. case RADEON_HPD_6:
  484. WREG32(DC_HPD6_CONTROL, tmp);
  485. rdev->irq.hpd[5] = true;
  486. break;
  487. default:
  488. break;
  489. }
  490. }
  491. } else {
  492. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  493. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  494. switch (radeon_connector->hpd.hpd) {
  495. case RADEON_HPD_1:
  496. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  497. rdev->irq.hpd[0] = true;
  498. break;
  499. case RADEON_HPD_2:
  500. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  501. rdev->irq.hpd[1] = true;
  502. break;
  503. case RADEON_HPD_3:
  504. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  505. rdev->irq.hpd[2] = true;
  506. break;
  507. default:
  508. break;
  509. }
  510. }
  511. }
  512. if (rdev->irq.installed)
  513. r600_irq_set(rdev);
  514. }
  515. void r600_hpd_fini(struct radeon_device *rdev)
  516. {
  517. struct drm_device *dev = rdev->ddev;
  518. struct drm_connector *connector;
  519. if (ASIC_IS_DCE3(rdev)) {
  520. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  521. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  522. switch (radeon_connector->hpd.hpd) {
  523. case RADEON_HPD_1:
  524. WREG32(DC_HPD1_CONTROL, 0);
  525. rdev->irq.hpd[0] = false;
  526. break;
  527. case RADEON_HPD_2:
  528. WREG32(DC_HPD2_CONTROL, 0);
  529. rdev->irq.hpd[1] = false;
  530. break;
  531. case RADEON_HPD_3:
  532. WREG32(DC_HPD3_CONTROL, 0);
  533. rdev->irq.hpd[2] = false;
  534. break;
  535. case RADEON_HPD_4:
  536. WREG32(DC_HPD4_CONTROL, 0);
  537. rdev->irq.hpd[3] = false;
  538. break;
  539. /* DCE 3.2 */
  540. case RADEON_HPD_5:
  541. WREG32(DC_HPD5_CONTROL, 0);
  542. rdev->irq.hpd[4] = false;
  543. break;
  544. case RADEON_HPD_6:
  545. WREG32(DC_HPD6_CONTROL, 0);
  546. rdev->irq.hpd[5] = false;
  547. break;
  548. default:
  549. break;
  550. }
  551. }
  552. } else {
  553. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  554. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  555. switch (radeon_connector->hpd.hpd) {
  556. case RADEON_HPD_1:
  557. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  558. rdev->irq.hpd[0] = false;
  559. break;
  560. case RADEON_HPD_2:
  561. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  562. rdev->irq.hpd[1] = false;
  563. break;
  564. case RADEON_HPD_3:
  565. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  566. rdev->irq.hpd[2] = false;
  567. break;
  568. default:
  569. break;
  570. }
  571. }
  572. }
  573. }
  574. /*
  575. * R600 PCIE GART
  576. */
  577. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  578. {
  579. unsigned i;
  580. u32 tmp;
  581. /* flush hdp cache so updates hit vram */
  582. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  583. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  584. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  585. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  586. for (i = 0; i < rdev->usec_timeout; i++) {
  587. /* read MC_STATUS */
  588. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  589. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  590. if (tmp == 2) {
  591. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  592. return;
  593. }
  594. if (tmp) {
  595. return;
  596. }
  597. udelay(1);
  598. }
  599. }
  600. int r600_pcie_gart_init(struct radeon_device *rdev)
  601. {
  602. int r;
  603. if (rdev->gart.table.vram.robj) {
  604. WARN(1, "R600 PCIE GART already initialized.\n");
  605. return 0;
  606. }
  607. /* Initialize common gart structure */
  608. r = radeon_gart_init(rdev);
  609. if (r)
  610. return r;
  611. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  612. return radeon_gart_table_vram_alloc(rdev);
  613. }
  614. int r600_pcie_gart_enable(struct radeon_device *rdev)
  615. {
  616. u32 tmp;
  617. int r, i;
  618. if (rdev->gart.table.vram.robj == NULL) {
  619. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  620. return -EINVAL;
  621. }
  622. r = radeon_gart_table_vram_pin(rdev);
  623. if (r)
  624. return r;
  625. radeon_gart_restore(rdev);
  626. /* Setup L2 cache */
  627. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  628. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  629. EFFECTIVE_L2_QUEUE_SIZE(7));
  630. WREG32(VM_L2_CNTL2, 0);
  631. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  632. /* Setup TLB control */
  633. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  634. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  635. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  636. ENABLE_WAIT_L2_QUERY;
  637. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  638. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  639. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  640. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  641. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  642. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  643. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  644. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  645. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  646. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  647. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  648. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  649. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  650. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  651. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  652. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  653. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  654. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  655. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  656. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  657. (u32)(rdev->dummy_page.addr >> 12));
  658. for (i = 1; i < 7; i++)
  659. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  660. r600_pcie_gart_tlb_flush(rdev);
  661. rdev->gart.ready = true;
  662. return 0;
  663. }
  664. void r600_pcie_gart_disable(struct radeon_device *rdev)
  665. {
  666. u32 tmp;
  667. int i, r;
  668. /* Disable all tables */
  669. for (i = 0; i < 7; i++)
  670. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  671. /* Disable L2 cache */
  672. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  673. EFFECTIVE_L2_QUEUE_SIZE(7));
  674. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  675. /* Setup L1 TLB control */
  676. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  677. ENABLE_WAIT_L2_QUERY;
  678. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  679. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  680. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  681. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  682. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  683. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  684. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  685. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  686. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  687. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  688. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  689. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  690. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  691. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  692. if (rdev->gart.table.vram.robj) {
  693. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  694. if (likely(r == 0)) {
  695. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  696. radeon_bo_unpin(rdev->gart.table.vram.robj);
  697. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  698. }
  699. }
  700. }
  701. void r600_pcie_gart_fini(struct radeon_device *rdev)
  702. {
  703. radeon_gart_fini(rdev);
  704. r600_pcie_gart_disable(rdev);
  705. radeon_gart_table_vram_free(rdev);
  706. }
  707. void r600_agp_enable(struct radeon_device *rdev)
  708. {
  709. u32 tmp;
  710. int i;
  711. /* Setup L2 cache */
  712. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  713. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  714. EFFECTIVE_L2_QUEUE_SIZE(7));
  715. WREG32(VM_L2_CNTL2, 0);
  716. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  717. /* Setup TLB control */
  718. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  719. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  720. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  721. ENABLE_WAIT_L2_QUERY;
  722. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  723. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  724. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  725. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  726. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  727. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  728. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  729. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  730. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  731. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  732. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  733. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  734. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  735. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  736. for (i = 0; i < 7; i++)
  737. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  738. }
  739. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  740. {
  741. unsigned i;
  742. u32 tmp;
  743. for (i = 0; i < rdev->usec_timeout; i++) {
  744. /* read MC_STATUS */
  745. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  746. if (!tmp)
  747. return 0;
  748. udelay(1);
  749. }
  750. return -1;
  751. }
  752. static void r600_mc_program(struct radeon_device *rdev)
  753. {
  754. struct rv515_mc_save save;
  755. u32 tmp;
  756. int i, j;
  757. /* Initialize HDP */
  758. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  759. WREG32((0x2c14 + j), 0x00000000);
  760. WREG32((0x2c18 + j), 0x00000000);
  761. WREG32((0x2c1c + j), 0x00000000);
  762. WREG32((0x2c20 + j), 0x00000000);
  763. WREG32((0x2c24 + j), 0x00000000);
  764. }
  765. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  766. rv515_mc_stop(rdev, &save);
  767. if (r600_mc_wait_for_idle(rdev)) {
  768. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  769. }
  770. /* Lockout access through VGA aperture (doesn't exist before R600) */
  771. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  772. /* Update configuration */
  773. if (rdev->flags & RADEON_IS_AGP) {
  774. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  775. /* VRAM before AGP */
  776. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  777. rdev->mc.vram_start >> 12);
  778. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  779. rdev->mc.gtt_end >> 12);
  780. } else {
  781. /* VRAM after AGP */
  782. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  783. rdev->mc.gtt_start >> 12);
  784. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  785. rdev->mc.vram_end >> 12);
  786. }
  787. } else {
  788. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  789. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  790. }
  791. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  792. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  793. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  794. WREG32(MC_VM_FB_LOCATION, tmp);
  795. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  796. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  797. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  798. if (rdev->flags & RADEON_IS_AGP) {
  799. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  800. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  801. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  802. } else {
  803. WREG32(MC_VM_AGP_BASE, 0);
  804. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  805. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  806. }
  807. if (r600_mc_wait_for_idle(rdev)) {
  808. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  809. }
  810. rv515_mc_resume(rdev, &save);
  811. /* we need to own VRAM, so turn off the VGA renderer here
  812. * to stop it overwriting our objects */
  813. rv515_vga_render_disable(rdev);
  814. }
  815. /**
  816. * r600_vram_gtt_location - try to find VRAM & GTT location
  817. * @rdev: radeon device structure holding all necessary informations
  818. * @mc: memory controller structure holding memory informations
  819. *
  820. * Function will place try to place VRAM at same place as in CPU (PCI)
  821. * address space as some GPU seems to have issue when we reprogram at
  822. * different address space.
  823. *
  824. * If there is not enough space to fit the unvisible VRAM after the
  825. * aperture then we limit the VRAM size to the aperture.
  826. *
  827. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  828. * them to be in one from GPU point of view so that we can program GPU to
  829. * catch access outside them (weird GPU policy see ??).
  830. *
  831. * This function will never fails, worst case are limiting VRAM or GTT.
  832. *
  833. * Note: GTT start, end, size should be initialized before calling this
  834. * function on AGP platform.
  835. */
  836. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  837. {
  838. u64 size_bf, size_af;
  839. if (mc->mc_vram_size > 0xE0000000) {
  840. /* leave room for at least 512M GTT */
  841. dev_warn(rdev->dev, "limiting VRAM\n");
  842. mc->real_vram_size = 0xE0000000;
  843. mc->mc_vram_size = 0xE0000000;
  844. }
  845. if (rdev->flags & RADEON_IS_AGP) {
  846. size_bf = mc->gtt_start;
  847. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  848. if (size_bf > size_af) {
  849. if (mc->mc_vram_size > size_bf) {
  850. dev_warn(rdev->dev, "limiting VRAM\n");
  851. mc->real_vram_size = size_bf;
  852. mc->mc_vram_size = size_bf;
  853. }
  854. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  855. } else {
  856. if (mc->mc_vram_size > size_af) {
  857. dev_warn(rdev->dev, "limiting VRAM\n");
  858. mc->real_vram_size = size_af;
  859. mc->mc_vram_size = size_af;
  860. }
  861. mc->vram_start = mc->gtt_end;
  862. }
  863. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  864. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  865. mc->mc_vram_size >> 20, mc->vram_start,
  866. mc->vram_end, mc->real_vram_size >> 20);
  867. } else {
  868. u64 base = 0;
  869. if (rdev->flags & RADEON_IS_IGP)
  870. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  871. radeon_vram_location(rdev, &rdev->mc, base);
  872. radeon_gtt_location(rdev, mc);
  873. }
  874. }
  875. int r600_mc_init(struct radeon_device *rdev)
  876. {
  877. u32 tmp;
  878. int chansize, numchan;
  879. /* Get VRAM informations */
  880. rdev->mc.vram_is_ddr = true;
  881. tmp = RREG32(RAMCFG);
  882. if (tmp & CHANSIZE_OVERRIDE) {
  883. chansize = 16;
  884. } else if (tmp & CHANSIZE_MASK) {
  885. chansize = 64;
  886. } else {
  887. chansize = 32;
  888. }
  889. tmp = RREG32(CHMAP);
  890. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  891. case 0:
  892. default:
  893. numchan = 1;
  894. break;
  895. case 1:
  896. numchan = 2;
  897. break;
  898. case 2:
  899. numchan = 4;
  900. break;
  901. case 3:
  902. numchan = 8;
  903. break;
  904. }
  905. rdev->mc.vram_width = numchan * chansize;
  906. /* Could aper size report 0 ? */
  907. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  908. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  909. /* Setup GPU memory space */
  910. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  911. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  912. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  913. r600_vram_gtt_location(rdev, &rdev->mc);
  914. if (rdev->flags & RADEON_IS_IGP)
  915. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  916. radeon_update_bandwidth_info(rdev);
  917. return 0;
  918. }
  919. /* We doesn't check that the GPU really needs a reset we simply do the
  920. * reset, it's up to the caller to determine if the GPU needs one. We
  921. * might add an helper function to check that.
  922. */
  923. int r600_gpu_soft_reset(struct radeon_device *rdev)
  924. {
  925. struct rv515_mc_save save;
  926. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  927. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  928. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  929. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  930. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  931. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  932. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  933. S_008010_GUI_ACTIVE(1);
  934. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  935. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  936. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  937. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  938. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  939. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  940. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  941. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  942. u32 tmp;
  943. dev_info(rdev->dev, "GPU softreset \n");
  944. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  945. RREG32(R_008010_GRBM_STATUS));
  946. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  947. RREG32(R_008014_GRBM_STATUS2));
  948. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  949. RREG32(R_000E50_SRBM_STATUS));
  950. rv515_mc_stop(rdev, &save);
  951. if (r600_mc_wait_for_idle(rdev)) {
  952. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  953. }
  954. /* Disable CP parsing/prefetching */
  955. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  956. /* Check if any of the rendering block is busy and reset it */
  957. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  958. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  959. tmp = S_008020_SOFT_RESET_CR(1) |
  960. S_008020_SOFT_RESET_DB(1) |
  961. S_008020_SOFT_RESET_CB(1) |
  962. S_008020_SOFT_RESET_PA(1) |
  963. S_008020_SOFT_RESET_SC(1) |
  964. S_008020_SOFT_RESET_SMX(1) |
  965. S_008020_SOFT_RESET_SPI(1) |
  966. S_008020_SOFT_RESET_SX(1) |
  967. S_008020_SOFT_RESET_SH(1) |
  968. S_008020_SOFT_RESET_TC(1) |
  969. S_008020_SOFT_RESET_TA(1) |
  970. S_008020_SOFT_RESET_VC(1) |
  971. S_008020_SOFT_RESET_VGT(1);
  972. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  973. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  974. RREG32(R_008020_GRBM_SOFT_RESET);
  975. mdelay(15);
  976. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  977. }
  978. /* Reset CP (we always reset CP) */
  979. tmp = S_008020_SOFT_RESET_CP(1);
  980. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  981. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  982. RREG32(R_008020_GRBM_SOFT_RESET);
  983. mdelay(15);
  984. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  985. /* Wait a little for things to settle down */
  986. mdelay(1);
  987. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  988. RREG32(R_008010_GRBM_STATUS));
  989. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  990. RREG32(R_008014_GRBM_STATUS2));
  991. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  992. RREG32(R_000E50_SRBM_STATUS));
  993. rv515_mc_resume(rdev, &save);
  994. return 0;
  995. }
  996. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  997. {
  998. u32 srbm_status;
  999. u32 grbm_status;
  1000. u32 grbm_status2;
  1001. int r;
  1002. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1003. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1004. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1005. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1006. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1007. return false;
  1008. }
  1009. /* force CP activities */
  1010. r = radeon_ring_lock(rdev, 2);
  1011. if (!r) {
  1012. /* PACKET2 NOP */
  1013. radeon_ring_write(rdev, 0x80000000);
  1014. radeon_ring_write(rdev, 0x80000000);
  1015. radeon_ring_unlock_commit(rdev);
  1016. }
  1017. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1018. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1019. }
  1020. int r600_asic_reset(struct radeon_device *rdev)
  1021. {
  1022. return r600_gpu_soft_reset(rdev);
  1023. }
  1024. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1025. u32 num_backends,
  1026. u32 backend_disable_mask)
  1027. {
  1028. u32 backend_map = 0;
  1029. u32 enabled_backends_mask;
  1030. u32 enabled_backends_count;
  1031. u32 cur_pipe;
  1032. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1033. u32 cur_backend;
  1034. u32 i;
  1035. if (num_tile_pipes > R6XX_MAX_PIPES)
  1036. num_tile_pipes = R6XX_MAX_PIPES;
  1037. if (num_tile_pipes < 1)
  1038. num_tile_pipes = 1;
  1039. if (num_backends > R6XX_MAX_BACKENDS)
  1040. num_backends = R6XX_MAX_BACKENDS;
  1041. if (num_backends < 1)
  1042. num_backends = 1;
  1043. enabled_backends_mask = 0;
  1044. enabled_backends_count = 0;
  1045. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1046. if (((backend_disable_mask >> i) & 1) == 0) {
  1047. enabled_backends_mask |= (1 << i);
  1048. ++enabled_backends_count;
  1049. }
  1050. if (enabled_backends_count == num_backends)
  1051. break;
  1052. }
  1053. if (enabled_backends_count == 0) {
  1054. enabled_backends_mask = 1;
  1055. enabled_backends_count = 1;
  1056. }
  1057. if (enabled_backends_count != num_backends)
  1058. num_backends = enabled_backends_count;
  1059. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1060. switch (num_tile_pipes) {
  1061. case 1:
  1062. swizzle_pipe[0] = 0;
  1063. break;
  1064. case 2:
  1065. swizzle_pipe[0] = 0;
  1066. swizzle_pipe[1] = 1;
  1067. break;
  1068. case 3:
  1069. swizzle_pipe[0] = 0;
  1070. swizzle_pipe[1] = 1;
  1071. swizzle_pipe[2] = 2;
  1072. break;
  1073. case 4:
  1074. swizzle_pipe[0] = 0;
  1075. swizzle_pipe[1] = 1;
  1076. swizzle_pipe[2] = 2;
  1077. swizzle_pipe[3] = 3;
  1078. break;
  1079. case 5:
  1080. swizzle_pipe[0] = 0;
  1081. swizzle_pipe[1] = 1;
  1082. swizzle_pipe[2] = 2;
  1083. swizzle_pipe[3] = 3;
  1084. swizzle_pipe[4] = 4;
  1085. break;
  1086. case 6:
  1087. swizzle_pipe[0] = 0;
  1088. swizzle_pipe[1] = 2;
  1089. swizzle_pipe[2] = 4;
  1090. swizzle_pipe[3] = 5;
  1091. swizzle_pipe[4] = 1;
  1092. swizzle_pipe[5] = 3;
  1093. break;
  1094. case 7:
  1095. swizzle_pipe[0] = 0;
  1096. swizzle_pipe[1] = 2;
  1097. swizzle_pipe[2] = 4;
  1098. swizzle_pipe[3] = 6;
  1099. swizzle_pipe[4] = 1;
  1100. swizzle_pipe[5] = 3;
  1101. swizzle_pipe[6] = 5;
  1102. break;
  1103. case 8:
  1104. swizzle_pipe[0] = 0;
  1105. swizzle_pipe[1] = 2;
  1106. swizzle_pipe[2] = 4;
  1107. swizzle_pipe[3] = 6;
  1108. swizzle_pipe[4] = 1;
  1109. swizzle_pipe[5] = 3;
  1110. swizzle_pipe[6] = 5;
  1111. swizzle_pipe[7] = 7;
  1112. break;
  1113. }
  1114. cur_backend = 0;
  1115. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1116. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1117. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1118. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1119. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1120. }
  1121. return backend_map;
  1122. }
  1123. int r600_count_pipe_bits(uint32_t val)
  1124. {
  1125. int i, ret = 0;
  1126. for (i = 0; i < 32; i++) {
  1127. ret += val & 1;
  1128. val >>= 1;
  1129. }
  1130. return ret;
  1131. }
  1132. void r600_gpu_init(struct radeon_device *rdev)
  1133. {
  1134. u32 tiling_config;
  1135. u32 ramcfg;
  1136. u32 backend_map;
  1137. u32 cc_rb_backend_disable;
  1138. u32 cc_gc_shader_pipe_config;
  1139. u32 tmp;
  1140. int i, j;
  1141. u32 sq_config;
  1142. u32 sq_gpr_resource_mgmt_1 = 0;
  1143. u32 sq_gpr_resource_mgmt_2 = 0;
  1144. u32 sq_thread_resource_mgmt = 0;
  1145. u32 sq_stack_resource_mgmt_1 = 0;
  1146. u32 sq_stack_resource_mgmt_2 = 0;
  1147. /* FIXME: implement */
  1148. switch (rdev->family) {
  1149. case CHIP_R600:
  1150. rdev->config.r600.max_pipes = 4;
  1151. rdev->config.r600.max_tile_pipes = 8;
  1152. rdev->config.r600.max_simds = 4;
  1153. rdev->config.r600.max_backends = 4;
  1154. rdev->config.r600.max_gprs = 256;
  1155. rdev->config.r600.max_threads = 192;
  1156. rdev->config.r600.max_stack_entries = 256;
  1157. rdev->config.r600.max_hw_contexts = 8;
  1158. rdev->config.r600.max_gs_threads = 16;
  1159. rdev->config.r600.sx_max_export_size = 128;
  1160. rdev->config.r600.sx_max_export_pos_size = 16;
  1161. rdev->config.r600.sx_max_export_smx_size = 128;
  1162. rdev->config.r600.sq_num_cf_insts = 2;
  1163. break;
  1164. case CHIP_RV630:
  1165. case CHIP_RV635:
  1166. rdev->config.r600.max_pipes = 2;
  1167. rdev->config.r600.max_tile_pipes = 2;
  1168. rdev->config.r600.max_simds = 3;
  1169. rdev->config.r600.max_backends = 1;
  1170. rdev->config.r600.max_gprs = 128;
  1171. rdev->config.r600.max_threads = 192;
  1172. rdev->config.r600.max_stack_entries = 128;
  1173. rdev->config.r600.max_hw_contexts = 8;
  1174. rdev->config.r600.max_gs_threads = 4;
  1175. rdev->config.r600.sx_max_export_size = 128;
  1176. rdev->config.r600.sx_max_export_pos_size = 16;
  1177. rdev->config.r600.sx_max_export_smx_size = 128;
  1178. rdev->config.r600.sq_num_cf_insts = 2;
  1179. break;
  1180. case CHIP_RV610:
  1181. case CHIP_RV620:
  1182. case CHIP_RS780:
  1183. case CHIP_RS880:
  1184. rdev->config.r600.max_pipes = 1;
  1185. rdev->config.r600.max_tile_pipes = 1;
  1186. rdev->config.r600.max_simds = 2;
  1187. rdev->config.r600.max_backends = 1;
  1188. rdev->config.r600.max_gprs = 128;
  1189. rdev->config.r600.max_threads = 192;
  1190. rdev->config.r600.max_stack_entries = 128;
  1191. rdev->config.r600.max_hw_contexts = 4;
  1192. rdev->config.r600.max_gs_threads = 4;
  1193. rdev->config.r600.sx_max_export_size = 128;
  1194. rdev->config.r600.sx_max_export_pos_size = 16;
  1195. rdev->config.r600.sx_max_export_smx_size = 128;
  1196. rdev->config.r600.sq_num_cf_insts = 1;
  1197. break;
  1198. case CHIP_RV670:
  1199. rdev->config.r600.max_pipes = 4;
  1200. rdev->config.r600.max_tile_pipes = 4;
  1201. rdev->config.r600.max_simds = 4;
  1202. rdev->config.r600.max_backends = 4;
  1203. rdev->config.r600.max_gprs = 192;
  1204. rdev->config.r600.max_threads = 192;
  1205. rdev->config.r600.max_stack_entries = 256;
  1206. rdev->config.r600.max_hw_contexts = 8;
  1207. rdev->config.r600.max_gs_threads = 16;
  1208. rdev->config.r600.sx_max_export_size = 128;
  1209. rdev->config.r600.sx_max_export_pos_size = 16;
  1210. rdev->config.r600.sx_max_export_smx_size = 128;
  1211. rdev->config.r600.sq_num_cf_insts = 2;
  1212. break;
  1213. default:
  1214. break;
  1215. }
  1216. /* Initialize HDP */
  1217. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1218. WREG32((0x2c14 + j), 0x00000000);
  1219. WREG32((0x2c18 + j), 0x00000000);
  1220. WREG32((0x2c1c + j), 0x00000000);
  1221. WREG32((0x2c20 + j), 0x00000000);
  1222. WREG32((0x2c24 + j), 0x00000000);
  1223. }
  1224. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1225. /* Setup tiling */
  1226. tiling_config = 0;
  1227. ramcfg = RREG32(RAMCFG);
  1228. switch (rdev->config.r600.max_tile_pipes) {
  1229. case 1:
  1230. tiling_config |= PIPE_TILING(0);
  1231. break;
  1232. case 2:
  1233. tiling_config |= PIPE_TILING(1);
  1234. break;
  1235. case 4:
  1236. tiling_config |= PIPE_TILING(2);
  1237. break;
  1238. case 8:
  1239. tiling_config |= PIPE_TILING(3);
  1240. break;
  1241. default:
  1242. break;
  1243. }
  1244. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1245. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1246. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1247. tiling_config |= GROUP_SIZE(0);
  1248. rdev->config.r600.tiling_group_size = 256;
  1249. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1250. if (tmp > 3) {
  1251. tiling_config |= ROW_TILING(3);
  1252. tiling_config |= SAMPLE_SPLIT(3);
  1253. } else {
  1254. tiling_config |= ROW_TILING(tmp);
  1255. tiling_config |= SAMPLE_SPLIT(tmp);
  1256. }
  1257. tiling_config |= BANK_SWAPS(1);
  1258. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1259. cc_rb_backend_disable |=
  1260. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1261. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1262. cc_gc_shader_pipe_config |=
  1263. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1264. cc_gc_shader_pipe_config |=
  1265. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1266. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1267. (R6XX_MAX_BACKENDS -
  1268. r600_count_pipe_bits((cc_rb_backend_disable &
  1269. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1270. (cc_rb_backend_disable >> 16));
  1271. tiling_config |= BACKEND_MAP(backend_map);
  1272. WREG32(GB_TILING_CONFIG, tiling_config);
  1273. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1274. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1275. /* Setup pipes */
  1276. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1277. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1278. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1279. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1280. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1281. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1282. /* Setup some CP states */
  1283. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1284. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1285. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1286. SYNC_WALKER | SYNC_ALIGNER));
  1287. /* Setup various GPU states */
  1288. if (rdev->family == CHIP_RV670)
  1289. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1290. tmp = RREG32(SX_DEBUG_1);
  1291. tmp |= SMX_EVENT_RELEASE;
  1292. if ((rdev->family > CHIP_R600))
  1293. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1294. WREG32(SX_DEBUG_1, tmp);
  1295. if (((rdev->family) == CHIP_R600) ||
  1296. ((rdev->family) == CHIP_RV630) ||
  1297. ((rdev->family) == CHIP_RV610) ||
  1298. ((rdev->family) == CHIP_RV620) ||
  1299. ((rdev->family) == CHIP_RS780) ||
  1300. ((rdev->family) == CHIP_RS880)) {
  1301. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1302. } else {
  1303. WREG32(DB_DEBUG, 0);
  1304. }
  1305. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1306. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1307. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1308. WREG32(VGT_NUM_INSTANCES, 0);
  1309. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1310. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1311. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1312. if (((rdev->family) == CHIP_RV610) ||
  1313. ((rdev->family) == CHIP_RV620) ||
  1314. ((rdev->family) == CHIP_RS780) ||
  1315. ((rdev->family) == CHIP_RS880)) {
  1316. tmp = (CACHE_FIFO_SIZE(0xa) |
  1317. FETCH_FIFO_HIWATER(0xa) |
  1318. DONE_FIFO_HIWATER(0xe0) |
  1319. ALU_UPDATE_FIFO_HIWATER(0x8));
  1320. } else if (((rdev->family) == CHIP_R600) ||
  1321. ((rdev->family) == CHIP_RV630)) {
  1322. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1323. tmp |= DONE_FIFO_HIWATER(0x4);
  1324. }
  1325. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1326. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1327. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1328. */
  1329. sq_config = RREG32(SQ_CONFIG);
  1330. sq_config &= ~(PS_PRIO(3) |
  1331. VS_PRIO(3) |
  1332. GS_PRIO(3) |
  1333. ES_PRIO(3));
  1334. sq_config |= (DX9_CONSTS |
  1335. VC_ENABLE |
  1336. PS_PRIO(0) |
  1337. VS_PRIO(1) |
  1338. GS_PRIO(2) |
  1339. ES_PRIO(3));
  1340. if ((rdev->family) == CHIP_R600) {
  1341. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1342. NUM_VS_GPRS(124) |
  1343. NUM_CLAUSE_TEMP_GPRS(4));
  1344. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1345. NUM_ES_GPRS(0));
  1346. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1347. NUM_VS_THREADS(48) |
  1348. NUM_GS_THREADS(4) |
  1349. NUM_ES_THREADS(4));
  1350. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1351. NUM_VS_STACK_ENTRIES(128));
  1352. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1353. NUM_ES_STACK_ENTRIES(0));
  1354. } else if (((rdev->family) == CHIP_RV610) ||
  1355. ((rdev->family) == CHIP_RV620) ||
  1356. ((rdev->family) == CHIP_RS780) ||
  1357. ((rdev->family) == CHIP_RS880)) {
  1358. /* no vertex cache */
  1359. sq_config &= ~VC_ENABLE;
  1360. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1361. NUM_VS_GPRS(44) |
  1362. NUM_CLAUSE_TEMP_GPRS(2));
  1363. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1364. NUM_ES_GPRS(17));
  1365. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1366. NUM_VS_THREADS(78) |
  1367. NUM_GS_THREADS(4) |
  1368. NUM_ES_THREADS(31));
  1369. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1370. NUM_VS_STACK_ENTRIES(40));
  1371. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1372. NUM_ES_STACK_ENTRIES(16));
  1373. } else if (((rdev->family) == CHIP_RV630) ||
  1374. ((rdev->family) == CHIP_RV635)) {
  1375. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1376. NUM_VS_GPRS(44) |
  1377. NUM_CLAUSE_TEMP_GPRS(2));
  1378. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1379. NUM_ES_GPRS(18));
  1380. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1381. NUM_VS_THREADS(78) |
  1382. NUM_GS_THREADS(4) |
  1383. NUM_ES_THREADS(31));
  1384. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1385. NUM_VS_STACK_ENTRIES(40));
  1386. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1387. NUM_ES_STACK_ENTRIES(16));
  1388. } else if ((rdev->family) == CHIP_RV670) {
  1389. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1390. NUM_VS_GPRS(44) |
  1391. NUM_CLAUSE_TEMP_GPRS(2));
  1392. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1393. NUM_ES_GPRS(17));
  1394. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1395. NUM_VS_THREADS(78) |
  1396. NUM_GS_THREADS(4) |
  1397. NUM_ES_THREADS(31));
  1398. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1399. NUM_VS_STACK_ENTRIES(64));
  1400. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1401. NUM_ES_STACK_ENTRIES(64));
  1402. }
  1403. WREG32(SQ_CONFIG, sq_config);
  1404. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1405. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1406. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1407. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1408. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1409. if (((rdev->family) == CHIP_RV610) ||
  1410. ((rdev->family) == CHIP_RV620) ||
  1411. ((rdev->family) == CHIP_RS780) ||
  1412. ((rdev->family) == CHIP_RS880)) {
  1413. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1414. } else {
  1415. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1416. }
  1417. /* More default values. 2D/3D driver should adjust as needed */
  1418. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1419. S1_X(0x4) | S1_Y(0xc)));
  1420. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1421. S1_X(0x2) | S1_Y(0x2) |
  1422. S2_X(0xa) | S2_Y(0x6) |
  1423. S3_X(0x6) | S3_Y(0xa)));
  1424. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1425. S1_X(0x4) | S1_Y(0xc) |
  1426. S2_X(0x1) | S2_Y(0x6) |
  1427. S3_X(0xa) | S3_Y(0xe)));
  1428. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1429. S5_X(0x0) | S5_Y(0x0) |
  1430. S6_X(0xb) | S6_Y(0x4) |
  1431. S7_X(0x7) | S7_Y(0x8)));
  1432. WREG32(VGT_STRMOUT_EN, 0);
  1433. tmp = rdev->config.r600.max_pipes * 16;
  1434. switch (rdev->family) {
  1435. case CHIP_RV610:
  1436. case CHIP_RV620:
  1437. case CHIP_RS780:
  1438. case CHIP_RS880:
  1439. tmp += 32;
  1440. break;
  1441. case CHIP_RV670:
  1442. tmp += 128;
  1443. break;
  1444. default:
  1445. break;
  1446. }
  1447. if (tmp > 256) {
  1448. tmp = 256;
  1449. }
  1450. WREG32(VGT_ES_PER_GS, 128);
  1451. WREG32(VGT_GS_PER_ES, tmp);
  1452. WREG32(VGT_GS_PER_VS, 2);
  1453. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1454. /* more default values. 2D/3D driver should adjust as needed */
  1455. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1456. WREG32(VGT_STRMOUT_EN, 0);
  1457. WREG32(SX_MISC, 0);
  1458. WREG32(PA_SC_MODE_CNTL, 0);
  1459. WREG32(PA_SC_AA_CONFIG, 0);
  1460. WREG32(PA_SC_LINE_STIPPLE, 0);
  1461. WREG32(SPI_INPUT_Z, 0);
  1462. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1463. WREG32(CB_COLOR7_FRAG, 0);
  1464. /* Clear render buffer base addresses */
  1465. WREG32(CB_COLOR0_BASE, 0);
  1466. WREG32(CB_COLOR1_BASE, 0);
  1467. WREG32(CB_COLOR2_BASE, 0);
  1468. WREG32(CB_COLOR3_BASE, 0);
  1469. WREG32(CB_COLOR4_BASE, 0);
  1470. WREG32(CB_COLOR5_BASE, 0);
  1471. WREG32(CB_COLOR6_BASE, 0);
  1472. WREG32(CB_COLOR7_BASE, 0);
  1473. WREG32(CB_COLOR7_FRAG, 0);
  1474. switch (rdev->family) {
  1475. case CHIP_RV610:
  1476. case CHIP_RV620:
  1477. case CHIP_RS780:
  1478. case CHIP_RS880:
  1479. tmp = TC_L2_SIZE(8);
  1480. break;
  1481. case CHIP_RV630:
  1482. case CHIP_RV635:
  1483. tmp = TC_L2_SIZE(4);
  1484. break;
  1485. case CHIP_R600:
  1486. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1487. break;
  1488. default:
  1489. tmp = TC_L2_SIZE(0);
  1490. break;
  1491. }
  1492. WREG32(TC_CNTL, tmp);
  1493. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1494. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1495. tmp = RREG32(ARB_POP);
  1496. tmp |= ENABLE_TC128;
  1497. WREG32(ARB_POP, tmp);
  1498. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1499. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1500. NUM_CLIP_SEQ(3)));
  1501. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1502. }
  1503. /*
  1504. * Indirect registers accessor
  1505. */
  1506. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1507. {
  1508. u32 r;
  1509. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1510. (void)RREG32(PCIE_PORT_INDEX);
  1511. r = RREG32(PCIE_PORT_DATA);
  1512. return r;
  1513. }
  1514. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1515. {
  1516. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1517. (void)RREG32(PCIE_PORT_INDEX);
  1518. WREG32(PCIE_PORT_DATA, (v));
  1519. (void)RREG32(PCIE_PORT_DATA);
  1520. }
  1521. /*
  1522. * CP & Ring
  1523. */
  1524. void r600_cp_stop(struct radeon_device *rdev)
  1525. {
  1526. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1527. }
  1528. int r600_init_microcode(struct radeon_device *rdev)
  1529. {
  1530. struct platform_device *pdev;
  1531. const char *chip_name;
  1532. const char *rlc_chip_name;
  1533. size_t pfp_req_size, me_req_size, rlc_req_size;
  1534. char fw_name[30];
  1535. int err;
  1536. DRM_DEBUG("\n");
  1537. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1538. err = IS_ERR(pdev);
  1539. if (err) {
  1540. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1541. return -EINVAL;
  1542. }
  1543. switch (rdev->family) {
  1544. case CHIP_R600:
  1545. chip_name = "R600";
  1546. rlc_chip_name = "R600";
  1547. break;
  1548. case CHIP_RV610:
  1549. chip_name = "RV610";
  1550. rlc_chip_name = "R600";
  1551. break;
  1552. case CHIP_RV630:
  1553. chip_name = "RV630";
  1554. rlc_chip_name = "R600";
  1555. break;
  1556. case CHIP_RV620:
  1557. chip_name = "RV620";
  1558. rlc_chip_name = "R600";
  1559. break;
  1560. case CHIP_RV635:
  1561. chip_name = "RV635";
  1562. rlc_chip_name = "R600";
  1563. break;
  1564. case CHIP_RV670:
  1565. chip_name = "RV670";
  1566. rlc_chip_name = "R600";
  1567. break;
  1568. case CHIP_RS780:
  1569. case CHIP_RS880:
  1570. chip_name = "RS780";
  1571. rlc_chip_name = "R600";
  1572. break;
  1573. case CHIP_RV770:
  1574. chip_name = "RV770";
  1575. rlc_chip_name = "R700";
  1576. break;
  1577. case CHIP_RV730:
  1578. case CHIP_RV740:
  1579. chip_name = "RV730";
  1580. rlc_chip_name = "R700";
  1581. break;
  1582. case CHIP_RV710:
  1583. chip_name = "RV710";
  1584. rlc_chip_name = "R700";
  1585. break;
  1586. case CHIP_CEDAR:
  1587. chip_name = "CEDAR";
  1588. rlc_chip_name = "CEDAR";
  1589. break;
  1590. case CHIP_REDWOOD:
  1591. chip_name = "REDWOOD";
  1592. rlc_chip_name = "REDWOOD";
  1593. break;
  1594. case CHIP_JUNIPER:
  1595. chip_name = "JUNIPER";
  1596. rlc_chip_name = "JUNIPER";
  1597. break;
  1598. case CHIP_CYPRESS:
  1599. case CHIP_HEMLOCK:
  1600. chip_name = "CYPRESS";
  1601. rlc_chip_name = "CYPRESS";
  1602. break;
  1603. default: BUG();
  1604. }
  1605. if (rdev->family >= CHIP_CEDAR) {
  1606. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1607. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1608. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1609. } else if (rdev->family >= CHIP_RV770) {
  1610. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1611. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1612. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1613. } else {
  1614. pfp_req_size = PFP_UCODE_SIZE * 4;
  1615. me_req_size = PM4_UCODE_SIZE * 12;
  1616. rlc_req_size = RLC_UCODE_SIZE * 4;
  1617. }
  1618. DRM_INFO("Loading %s Microcode\n", chip_name);
  1619. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1620. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1621. if (err)
  1622. goto out;
  1623. if (rdev->pfp_fw->size != pfp_req_size) {
  1624. printk(KERN_ERR
  1625. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1626. rdev->pfp_fw->size, fw_name);
  1627. err = -EINVAL;
  1628. goto out;
  1629. }
  1630. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1631. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1632. if (err)
  1633. goto out;
  1634. if (rdev->me_fw->size != me_req_size) {
  1635. printk(KERN_ERR
  1636. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1637. rdev->me_fw->size, fw_name);
  1638. err = -EINVAL;
  1639. }
  1640. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1641. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1642. if (err)
  1643. goto out;
  1644. if (rdev->rlc_fw->size != rlc_req_size) {
  1645. printk(KERN_ERR
  1646. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1647. rdev->rlc_fw->size, fw_name);
  1648. err = -EINVAL;
  1649. }
  1650. out:
  1651. platform_device_unregister(pdev);
  1652. if (err) {
  1653. if (err != -EINVAL)
  1654. printk(KERN_ERR
  1655. "r600_cp: Failed to load firmware \"%s\"\n",
  1656. fw_name);
  1657. release_firmware(rdev->pfp_fw);
  1658. rdev->pfp_fw = NULL;
  1659. release_firmware(rdev->me_fw);
  1660. rdev->me_fw = NULL;
  1661. release_firmware(rdev->rlc_fw);
  1662. rdev->rlc_fw = NULL;
  1663. }
  1664. return err;
  1665. }
  1666. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1667. {
  1668. const __be32 *fw_data;
  1669. int i;
  1670. if (!rdev->me_fw || !rdev->pfp_fw)
  1671. return -EINVAL;
  1672. r600_cp_stop(rdev);
  1673. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1674. /* Reset cp */
  1675. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1676. RREG32(GRBM_SOFT_RESET);
  1677. mdelay(15);
  1678. WREG32(GRBM_SOFT_RESET, 0);
  1679. WREG32(CP_ME_RAM_WADDR, 0);
  1680. fw_data = (const __be32 *)rdev->me_fw->data;
  1681. WREG32(CP_ME_RAM_WADDR, 0);
  1682. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1683. WREG32(CP_ME_RAM_DATA,
  1684. be32_to_cpup(fw_data++));
  1685. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1686. WREG32(CP_PFP_UCODE_ADDR, 0);
  1687. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1688. WREG32(CP_PFP_UCODE_DATA,
  1689. be32_to_cpup(fw_data++));
  1690. WREG32(CP_PFP_UCODE_ADDR, 0);
  1691. WREG32(CP_ME_RAM_WADDR, 0);
  1692. WREG32(CP_ME_RAM_RADDR, 0);
  1693. return 0;
  1694. }
  1695. int r600_cp_start(struct radeon_device *rdev)
  1696. {
  1697. int r;
  1698. uint32_t cp_me;
  1699. r = radeon_ring_lock(rdev, 7);
  1700. if (r) {
  1701. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1702. return r;
  1703. }
  1704. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1705. radeon_ring_write(rdev, 0x1);
  1706. if (rdev->family >= CHIP_CEDAR) {
  1707. radeon_ring_write(rdev, 0x0);
  1708. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1709. } else if (rdev->family >= CHIP_RV770) {
  1710. radeon_ring_write(rdev, 0x0);
  1711. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1712. } else {
  1713. radeon_ring_write(rdev, 0x3);
  1714. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1715. }
  1716. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1717. radeon_ring_write(rdev, 0);
  1718. radeon_ring_write(rdev, 0);
  1719. radeon_ring_unlock_commit(rdev);
  1720. cp_me = 0xff;
  1721. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1722. return 0;
  1723. }
  1724. int r600_cp_resume(struct radeon_device *rdev)
  1725. {
  1726. u32 tmp;
  1727. u32 rb_bufsz;
  1728. int r;
  1729. /* Reset cp */
  1730. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1731. RREG32(GRBM_SOFT_RESET);
  1732. mdelay(15);
  1733. WREG32(GRBM_SOFT_RESET, 0);
  1734. /* Set ring buffer size */
  1735. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1736. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1737. #ifdef __BIG_ENDIAN
  1738. tmp |= BUF_SWAP_32BIT;
  1739. #endif
  1740. WREG32(CP_RB_CNTL, tmp);
  1741. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1742. /* Set the write pointer delay */
  1743. WREG32(CP_RB_WPTR_DELAY, 0);
  1744. /* Initialize the ring buffer's read and write pointers */
  1745. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1746. WREG32(CP_RB_RPTR_WR, 0);
  1747. WREG32(CP_RB_WPTR, 0);
  1748. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1749. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1750. mdelay(1);
  1751. WREG32(CP_RB_CNTL, tmp);
  1752. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1753. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1754. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1755. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1756. r600_cp_start(rdev);
  1757. rdev->cp.ready = true;
  1758. r = radeon_ring_test(rdev);
  1759. if (r) {
  1760. rdev->cp.ready = false;
  1761. return r;
  1762. }
  1763. return 0;
  1764. }
  1765. void r600_cp_commit(struct radeon_device *rdev)
  1766. {
  1767. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1768. (void)RREG32(CP_RB_WPTR);
  1769. }
  1770. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1771. {
  1772. u32 rb_bufsz;
  1773. /* Align ring size */
  1774. rb_bufsz = drm_order(ring_size / 8);
  1775. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1776. rdev->cp.ring_size = ring_size;
  1777. rdev->cp.align_mask = 16 - 1;
  1778. }
  1779. void r600_cp_fini(struct radeon_device *rdev)
  1780. {
  1781. r600_cp_stop(rdev);
  1782. radeon_ring_fini(rdev);
  1783. }
  1784. /*
  1785. * GPU scratch registers helpers function.
  1786. */
  1787. void r600_scratch_init(struct radeon_device *rdev)
  1788. {
  1789. int i;
  1790. rdev->scratch.num_reg = 7;
  1791. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1792. rdev->scratch.free[i] = true;
  1793. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1794. }
  1795. }
  1796. int r600_ring_test(struct radeon_device *rdev)
  1797. {
  1798. uint32_t scratch;
  1799. uint32_t tmp = 0;
  1800. unsigned i;
  1801. int r;
  1802. r = radeon_scratch_get(rdev, &scratch);
  1803. if (r) {
  1804. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1805. return r;
  1806. }
  1807. WREG32(scratch, 0xCAFEDEAD);
  1808. r = radeon_ring_lock(rdev, 3);
  1809. if (r) {
  1810. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1811. radeon_scratch_free(rdev, scratch);
  1812. return r;
  1813. }
  1814. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1815. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1816. radeon_ring_write(rdev, 0xDEADBEEF);
  1817. radeon_ring_unlock_commit(rdev);
  1818. for (i = 0; i < rdev->usec_timeout; i++) {
  1819. tmp = RREG32(scratch);
  1820. if (tmp == 0xDEADBEEF)
  1821. break;
  1822. DRM_UDELAY(1);
  1823. }
  1824. if (i < rdev->usec_timeout) {
  1825. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1826. } else {
  1827. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1828. scratch, tmp);
  1829. r = -EINVAL;
  1830. }
  1831. radeon_scratch_free(rdev, scratch);
  1832. return r;
  1833. }
  1834. void r600_wb_disable(struct radeon_device *rdev)
  1835. {
  1836. int r;
  1837. WREG32(SCRATCH_UMSK, 0);
  1838. if (rdev->wb.wb_obj) {
  1839. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1840. if (unlikely(r != 0))
  1841. return;
  1842. radeon_bo_kunmap(rdev->wb.wb_obj);
  1843. radeon_bo_unpin(rdev->wb.wb_obj);
  1844. radeon_bo_unreserve(rdev->wb.wb_obj);
  1845. }
  1846. }
  1847. void r600_wb_fini(struct radeon_device *rdev)
  1848. {
  1849. r600_wb_disable(rdev);
  1850. if (rdev->wb.wb_obj) {
  1851. radeon_bo_unref(&rdev->wb.wb_obj);
  1852. rdev->wb.wb = NULL;
  1853. rdev->wb.wb_obj = NULL;
  1854. }
  1855. }
  1856. int r600_wb_enable(struct radeon_device *rdev)
  1857. {
  1858. int r;
  1859. if (rdev->wb.wb_obj == NULL) {
  1860. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1861. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1862. if (r) {
  1863. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1864. return r;
  1865. }
  1866. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1867. if (unlikely(r != 0)) {
  1868. r600_wb_fini(rdev);
  1869. return r;
  1870. }
  1871. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1872. &rdev->wb.gpu_addr);
  1873. if (r) {
  1874. radeon_bo_unreserve(rdev->wb.wb_obj);
  1875. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1876. r600_wb_fini(rdev);
  1877. return r;
  1878. }
  1879. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1880. radeon_bo_unreserve(rdev->wb.wb_obj);
  1881. if (r) {
  1882. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1883. r600_wb_fini(rdev);
  1884. return r;
  1885. }
  1886. }
  1887. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1888. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1889. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1890. WREG32(SCRATCH_UMSK, 0xff);
  1891. return 0;
  1892. }
  1893. void r600_fence_ring_emit(struct radeon_device *rdev,
  1894. struct radeon_fence *fence)
  1895. {
  1896. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1897. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1898. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1899. /* wait for 3D idle clean */
  1900. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1901. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1902. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1903. /* Emit fence sequence & fire IRQ */
  1904. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1905. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1906. radeon_ring_write(rdev, fence->seq);
  1907. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1908. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1909. radeon_ring_write(rdev, RB_INT_STAT);
  1910. }
  1911. int r600_copy_blit(struct radeon_device *rdev,
  1912. uint64_t src_offset, uint64_t dst_offset,
  1913. unsigned num_pages, struct radeon_fence *fence)
  1914. {
  1915. int r;
  1916. mutex_lock(&rdev->r600_blit.mutex);
  1917. rdev->r600_blit.vb_ib = NULL;
  1918. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1919. if (r) {
  1920. if (rdev->r600_blit.vb_ib)
  1921. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1922. mutex_unlock(&rdev->r600_blit.mutex);
  1923. return r;
  1924. }
  1925. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1926. r600_blit_done_copy(rdev, fence);
  1927. mutex_unlock(&rdev->r600_blit.mutex);
  1928. return 0;
  1929. }
  1930. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1931. uint32_t tiling_flags, uint32_t pitch,
  1932. uint32_t offset, uint32_t obj_size)
  1933. {
  1934. /* FIXME: implement */
  1935. return 0;
  1936. }
  1937. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1938. {
  1939. /* FIXME: implement */
  1940. }
  1941. bool r600_card_posted(struct radeon_device *rdev)
  1942. {
  1943. uint32_t reg;
  1944. /* first check CRTCs */
  1945. reg = RREG32(D1CRTC_CONTROL) |
  1946. RREG32(D2CRTC_CONTROL);
  1947. if (reg & CRTC_EN)
  1948. return true;
  1949. /* then check MEM_SIZE, in case the crtcs are off */
  1950. if (RREG32(CONFIG_MEMSIZE))
  1951. return true;
  1952. return false;
  1953. }
  1954. int r600_startup(struct radeon_device *rdev)
  1955. {
  1956. int r;
  1957. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1958. r = r600_init_microcode(rdev);
  1959. if (r) {
  1960. DRM_ERROR("Failed to load firmware!\n");
  1961. return r;
  1962. }
  1963. }
  1964. r600_mc_program(rdev);
  1965. if (rdev->flags & RADEON_IS_AGP) {
  1966. r600_agp_enable(rdev);
  1967. } else {
  1968. r = r600_pcie_gart_enable(rdev);
  1969. if (r)
  1970. return r;
  1971. }
  1972. r600_gpu_init(rdev);
  1973. r = r600_blit_init(rdev);
  1974. if (r) {
  1975. r600_blit_fini(rdev);
  1976. rdev->asic->copy = NULL;
  1977. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1978. }
  1979. /* pin copy shader into vram */
  1980. if (rdev->r600_blit.shader_obj) {
  1981. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1982. if (unlikely(r != 0))
  1983. return r;
  1984. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1985. &rdev->r600_blit.shader_gpu_addr);
  1986. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1987. if (r) {
  1988. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1989. return r;
  1990. }
  1991. }
  1992. /* Enable IRQ */
  1993. r = r600_irq_init(rdev);
  1994. if (r) {
  1995. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1996. radeon_irq_kms_fini(rdev);
  1997. return r;
  1998. }
  1999. r600_irq_set(rdev);
  2000. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2001. if (r)
  2002. return r;
  2003. r = r600_cp_load_microcode(rdev);
  2004. if (r)
  2005. return r;
  2006. r = r600_cp_resume(rdev);
  2007. if (r)
  2008. return r;
  2009. /* write back buffer are not vital so don't worry about failure */
  2010. r600_wb_enable(rdev);
  2011. return 0;
  2012. }
  2013. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2014. {
  2015. uint32_t temp;
  2016. temp = RREG32(CONFIG_CNTL);
  2017. if (state == false) {
  2018. temp &= ~(1<<0);
  2019. temp |= (1<<1);
  2020. } else {
  2021. temp &= ~(1<<1);
  2022. }
  2023. WREG32(CONFIG_CNTL, temp);
  2024. }
  2025. int r600_resume(struct radeon_device *rdev)
  2026. {
  2027. int r;
  2028. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2029. * posting will perform necessary task to bring back GPU into good
  2030. * shape.
  2031. */
  2032. /* post card */
  2033. atom_asic_init(rdev->mode_info.atom_context);
  2034. /* Initialize clocks */
  2035. r = radeon_clocks_init(rdev);
  2036. if (r) {
  2037. return r;
  2038. }
  2039. r = r600_startup(rdev);
  2040. if (r) {
  2041. DRM_ERROR("r600 startup failed on resume\n");
  2042. return r;
  2043. }
  2044. r = r600_ib_test(rdev);
  2045. if (r) {
  2046. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2047. return r;
  2048. }
  2049. r = r600_audio_init(rdev);
  2050. if (r) {
  2051. DRM_ERROR("radeon: audio resume failed\n");
  2052. return r;
  2053. }
  2054. return r;
  2055. }
  2056. int r600_suspend(struct radeon_device *rdev)
  2057. {
  2058. int r;
  2059. r600_audio_fini(rdev);
  2060. /* FIXME: we should wait for ring to be empty */
  2061. r600_cp_stop(rdev);
  2062. rdev->cp.ready = false;
  2063. r600_irq_suspend(rdev);
  2064. r600_wb_disable(rdev);
  2065. r600_pcie_gart_disable(rdev);
  2066. /* unpin shaders bo */
  2067. if (rdev->r600_blit.shader_obj) {
  2068. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2069. if (!r) {
  2070. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2071. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2072. }
  2073. }
  2074. return 0;
  2075. }
  2076. /* Plan is to move initialization in that function and use
  2077. * helper function so that radeon_device_init pretty much
  2078. * do nothing more than calling asic specific function. This
  2079. * should also allow to remove a bunch of callback function
  2080. * like vram_info.
  2081. */
  2082. int r600_init(struct radeon_device *rdev)
  2083. {
  2084. int r;
  2085. r = radeon_dummy_page_init(rdev);
  2086. if (r)
  2087. return r;
  2088. if (r600_debugfs_mc_info_init(rdev)) {
  2089. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2090. }
  2091. /* This don't do much */
  2092. r = radeon_gem_init(rdev);
  2093. if (r)
  2094. return r;
  2095. /* Read BIOS */
  2096. if (!radeon_get_bios(rdev)) {
  2097. if (ASIC_IS_AVIVO(rdev))
  2098. return -EINVAL;
  2099. }
  2100. /* Must be an ATOMBIOS */
  2101. if (!rdev->is_atom_bios) {
  2102. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2103. return -EINVAL;
  2104. }
  2105. r = radeon_atombios_init(rdev);
  2106. if (r)
  2107. return r;
  2108. /* Post card if necessary */
  2109. if (!r600_card_posted(rdev)) {
  2110. if (!rdev->bios) {
  2111. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2112. return -EINVAL;
  2113. }
  2114. DRM_INFO("GPU not posted. posting now...\n");
  2115. atom_asic_init(rdev->mode_info.atom_context);
  2116. }
  2117. /* Initialize scratch registers */
  2118. r600_scratch_init(rdev);
  2119. /* Initialize surface registers */
  2120. radeon_surface_init(rdev);
  2121. /* Initialize clocks */
  2122. radeon_get_clock_info(rdev->ddev);
  2123. r = radeon_clocks_init(rdev);
  2124. if (r)
  2125. return r;
  2126. /* Initialize power management */
  2127. radeon_pm_init(rdev);
  2128. /* Fence driver */
  2129. r = radeon_fence_driver_init(rdev);
  2130. if (r)
  2131. return r;
  2132. if (rdev->flags & RADEON_IS_AGP) {
  2133. r = radeon_agp_init(rdev);
  2134. if (r)
  2135. radeon_agp_disable(rdev);
  2136. }
  2137. r = r600_mc_init(rdev);
  2138. if (r)
  2139. return r;
  2140. /* Memory manager */
  2141. r = radeon_bo_init(rdev);
  2142. if (r)
  2143. return r;
  2144. r = radeon_irq_kms_init(rdev);
  2145. if (r)
  2146. return r;
  2147. rdev->cp.ring_obj = NULL;
  2148. r600_ring_init(rdev, 1024 * 1024);
  2149. rdev->ih.ring_obj = NULL;
  2150. r600_ih_ring_init(rdev, 64 * 1024);
  2151. r = r600_pcie_gart_init(rdev);
  2152. if (r)
  2153. return r;
  2154. rdev->accel_working = true;
  2155. r = r600_startup(rdev);
  2156. if (r) {
  2157. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2158. r600_cp_fini(rdev);
  2159. r600_wb_fini(rdev);
  2160. r600_irq_fini(rdev);
  2161. radeon_irq_kms_fini(rdev);
  2162. r600_pcie_gart_fini(rdev);
  2163. rdev->accel_working = false;
  2164. }
  2165. if (rdev->accel_working) {
  2166. r = radeon_ib_pool_init(rdev);
  2167. if (r) {
  2168. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2169. rdev->accel_working = false;
  2170. } else {
  2171. r = r600_ib_test(rdev);
  2172. if (r) {
  2173. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2174. rdev->accel_working = false;
  2175. }
  2176. }
  2177. }
  2178. r = r600_audio_init(rdev);
  2179. if (r)
  2180. return r; /* TODO error handling */
  2181. return 0;
  2182. }
  2183. void r600_fini(struct radeon_device *rdev)
  2184. {
  2185. radeon_pm_fini(rdev);
  2186. r600_audio_fini(rdev);
  2187. r600_blit_fini(rdev);
  2188. r600_cp_fini(rdev);
  2189. r600_wb_fini(rdev);
  2190. r600_irq_fini(rdev);
  2191. radeon_irq_kms_fini(rdev);
  2192. r600_pcie_gart_fini(rdev);
  2193. radeon_agp_fini(rdev);
  2194. radeon_gem_fini(rdev);
  2195. radeon_fence_driver_fini(rdev);
  2196. radeon_clocks_fini(rdev);
  2197. radeon_bo_fini(rdev);
  2198. radeon_atombios_fini(rdev);
  2199. kfree(rdev->bios);
  2200. rdev->bios = NULL;
  2201. radeon_dummy_page_fini(rdev);
  2202. }
  2203. /*
  2204. * CS stuff
  2205. */
  2206. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2207. {
  2208. /* FIXME: implement */
  2209. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2210. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2211. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2212. radeon_ring_write(rdev, ib->length_dw);
  2213. }
  2214. int r600_ib_test(struct radeon_device *rdev)
  2215. {
  2216. struct radeon_ib *ib;
  2217. uint32_t scratch;
  2218. uint32_t tmp = 0;
  2219. unsigned i;
  2220. int r;
  2221. r = radeon_scratch_get(rdev, &scratch);
  2222. if (r) {
  2223. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2224. return r;
  2225. }
  2226. WREG32(scratch, 0xCAFEDEAD);
  2227. r = radeon_ib_get(rdev, &ib);
  2228. if (r) {
  2229. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2230. return r;
  2231. }
  2232. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2233. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2234. ib->ptr[2] = 0xDEADBEEF;
  2235. ib->ptr[3] = PACKET2(0);
  2236. ib->ptr[4] = PACKET2(0);
  2237. ib->ptr[5] = PACKET2(0);
  2238. ib->ptr[6] = PACKET2(0);
  2239. ib->ptr[7] = PACKET2(0);
  2240. ib->ptr[8] = PACKET2(0);
  2241. ib->ptr[9] = PACKET2(0);
  2242. ib->ptr[10] = PACKET2(0);
  2243. ib->ptr[11] = PACKET2(0);
  2244. ib->ptr[12] = PACKET2(0);
  2245. ib->ptr[13] = PACKET2(0);
  2246. ib->ptr[14] = PACKET2(0);
  2247. ib->ptr[15] = PACKET2(0);
  2248. ib->length_dw = 16;
  2249. r = radeon_ib_schedule(rdev, ib);
  2250. if (r) {
  2251. radeon_scratch_free(rdev, scratch);
  2252. radeon_ib_free(rdev, &ib);
  2253. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2254. return r;
  2255. }
  2256. r = radeon_fence_wait(ib->fence, false);
  2257. if (r) {
  2258. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2259. return r;
  2260. }
  2261. for (i = 0; i < rdev->usec_timeout; i++) {
  2262. tmp = RREG32(scratch);
  2263. if (tmp == 0xDEADBEEF)
  2264. break;
  2265. DRM_UDELAY(1);
  2266. }
  2267. if (i < rdev->usec_timeout) {
  2268. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2269. } else {
  2270. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2271. scratch, tmp);
  2272. r = -EINVAL;
  2273. }
  2274. radeon_scratch_free(rdev, scratch);
  2275. radeon_ib_free(rdev, &ib);
  2276. return r;
  2277. }
  2278. /*
  2279. * Interrupts
  2280. *
  2281. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2282. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2283. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2284. * and host consumes. As the host irq handler processes interrupts, it
  2285. * increments the rptr. When the rptr catches up with the wptr, all the
  2286. * current interrupts have been processed.
  2287. */
  2288. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2289. {
  2290. u32 rb_bufsz;
  2291. /* Align ring size */
  2292. rb_bufsz = drm_order(ring_size / 4);
  2293. ring_size = (1 << rb_bufsz) * 4;
  2294. rdev->ih.ring_size = ring_size;
  2295. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2296. rdev->ih.rptr = 0;
  2297. }
  2298. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2299. {
  2300. int r;
  2301. /* Allocate ring buffer */
  2302. if (rdev->ih.ring_obj == NULL) {
  2303. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2304. true,
  2305. RADEON_GEM_DOMAIN_GTT,
  2306. &rdev->ih.ring_obj);
  2307. if (r) {
  2308. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2309. return r;
  2310. }
  2311. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2312. if (unlikely(r != 0))
  2313. return r;
  2314. r = radeon_bo_pin(rdev->ih.ring_obj,
  2315. RADEON_GEM_DOMAIN_GTT,
  2316. &rdev->ih.gpu_addr);
  2317. if (r) {
  2318. radeon_bo_unreserve(rdev->ih.ring_obj);
  2319. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2320. return r;
  2321. }
  2322. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2323. (void **)&rdev->ih.ring);
  2324. radeon_bo_unreserve(rdev->ih.ring_obj);
  2325. if (r) {
  2326. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2327. return r;
  2328. }
  2329. }
  2330. return 0;
  2331. }
  2332. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2333. {
  2334. int r;
  2335. if (rdev->ih.ring_obj) {
  2336. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2337. if (likely(r == 0)) {
  2338. radeon_bo_kunmap(rdev->ih.ring_obj);
  2339. radeon_bo_unpin(rdev->ih.ring_obj);
  2340. radeon_bo_unreserve(rdev->ih.ring_obj);
  2341. }
  2342. radeon_bo_unref(&rdev->ih.ring_obj);
  2343. rdev->ih.ring = NULL;
  2344. rdev->ih.ring_obj = NULL;
  2345. }
  2346. }
  2347. void r600_rlc_stop(struct radeon_device *rdev)
  2348. {
  2349. if ((rdev->family >= CHIP_RV770) &&
  2350. (rdev->family <= CHIP_RV740)) {
  2351. /* r7xx asics need to soft reset RLC before halting */
  2352. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2353. RREG32(SRBM_SOFT_RESET);
  2354. udelay(15000);
  2355. WREG32(SRBM_SOFT_RESET, 0);
  2356. RREG32(SRBM_SOFT_RESET);
  2357. }
  2358. WREG32(RLC_CNTL, 0);
  2359. }
  2360. static void r600_rlc_start(struct radeon_device *rdev)
  2361. {
  2362. WREG32(RLC_CNTL, RLC_ENABLE);
  2363. }
  2364. static int r600_rlc_init(struct radeon_device *rdev)
  2365. {
  2366. u32 i;
  2367. const __be32 *fw_data;
  2368. if (!rdev->rlc_fw)
  2369. return -EINVAL;
  2370. r600_rlc_stop(rdev);
  2371. WREG32(RLC_HB_BASE, 0);
  2372. WREG32(RLC_HB_CNTL, 0);
  2373. WREG32(RLC_HB_RPTR, 0);
  2374. WREG32(RLC_HB_WPTR, 0);
  2375. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2376. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2377. WREG32(RLC_MC_CNTL, 0);
  2378. WREG32(RLC_UCODE_CNTL, 0);
  2379. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2380. if (rdev->family >= CHIP_CEDAR) {
  2381. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2382. WREG32(RLC_UCODE_ADDR, i);
  2383. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2384. }
  2385. } else if (rdev->family >= CHIP_RV770) {
  2386. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2387. WREG32(RLC_UCODE_ADDR, i);
  2388. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2389. }
  2390. } else {
  2391. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2392. WREG32(RLC_UCODE_ADDR, i);
  2393. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2394. }
  2395. }
  2396. WREG32(RLC_UCODE_ADDR, 0);
  2397. r600_rlc_start(rdev);
  2398. return 0;
  2399. }
  2400. static void r600_enable_interrupts(struct radeon_device *rdev)
  2401. {
  2402. u32 ih_cntl = RREG32(IH_CNTL);
  2403. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2404. ih_cntl |= ENABLE_INTR;
  2405. ih_rb_cntl |= IH_RB_ENABLE;
  2406. WREG32(IH_CNTL, ih_cntl);
  2407. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2408. rdev->ih.enabled = true;
  2409. }
  2410. void r600_disable_interrupts(struct radeon_device *rdev)
  2411. {
  2412. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2413. u32 ih_cntl = RREG32(IH_CNTL);
  2414. ih_rb_cntl &= ~IH_RB_ENABLE;
  2415. ih_cntl &= ~ENABLE_INTR;
  2416. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2417. WREG32(IH_CNTL, ih_cntl);
  2418. /* set rptr, wptr to 0 */
  2419. WREG32(IH_RB_RPTR, 0);
  2420. WREG32(IH_RB_WPTR, 0);
  2421. rdev->ih.enabled = false;
  2422. rdev->ih.wptr = 0;
  2423. rdev->ih.rptr = 0;
  2424. }
  2425. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2426. {
  2427. u32 tmp;
  2428. WREG32(CP_INT_CNTL, 0);
  2429. WREG32(GRBM_INT_CNTL, 0);
  2430. WREG32(DxMODE_INT_MASK, 0);
  2431. if (ASIC_IS_DCE3(rdev)) {
  2432. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2433. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2434. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2435. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2436. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2437. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2438. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2439. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2440. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2441. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2442. if (ASIC_IS_DCE32(rdev)) {
  2443. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2444. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2445. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2446. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2447. }
  2448. } else {
  2449. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2450. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2451. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2452. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2453. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2454. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2455. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2456. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2457. }
  2458. }
  2459. int r600_irq_init(struct radeon_device *rdev)
  2460. {
  2461. int ret = 0;
  2462. int rb_bufsz;
  2463. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2464. /* allocate ring */
  2465. ret = r600_ih_ring_alloc(rdev);
  2466. if (ret)
  2467. return ret;
  2468. /* disable irqs */
  2469. r600_disable_interrupts(rdev);
  2470. /* init rlc */
  2471. ret = r600_rlc_init(rdev);
  2472. if (ret) {
  2473. r600_ih_ring_fini(rdev);
  2474. return ret;
  2475. }
  2476. /* setup interrupt control */
  2477. /* set dummy read address to ring address */
  2478. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2479. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2480. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2481. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2482. */
  2483. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2484. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2485. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2486. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2487. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2488. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2489. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2490. IH_WPTR_OVERFLOW_CLEAR |
  2491. (rb_bufsz << 1));
  2492. /* WPTR writeback, not yet */
  2493. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2494. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2495. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2496. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2497. /* set rptr, wptr to 0 */
  2498. WREG32(IH_RB_RPTR, 0);
  2499. WREG32(IH_RB_WPTR, 0);
  2500. /* Default settings for IH_CNTL (disabled at first) */
  2501. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2502. /* RPTR_REARM only works if msi's are enabled */
  2503. if (rdev->msi_enabled)
  2504. ih_cntl |= RPTR_REARM;
  2505. #ifdef __BIG_ENDIAN
  2506. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2507. #endif
  2508. WREG32(IH_CNTL, ih_cntl);
  2509. /* force the active interrupt state to all disabled */
  2510. if (rdev->family >= CHIP_CEDAR)
  2511. evergreen_disable_interrupt_state(rdev);
  2512. else
  2513. r600_disable_interrupt_state(rdev);
  2514. /* enable irqs */
  2515. r600_enable_interrupts(rdev);
  2516. return ret;
  2517. }
  2518. void r600_irq_suspend(struct radeon_device *rdev)
  2519. {
  2520. r600_irq_disable(rdev);
  2521. r600_rlc_stop(rdev);
  2522. }
  2523. void r600_irq_fini(struct radeon_device *rdev)
  2524. {
  2525. r600_irq_suspend(rdev);
  2526. r600_ih_ring_fini(rdev);
  2527. }
  2528. int r600_irq_set(struct radeon_device *rdev)
  2529. {
  2530. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2531. u32 mode_int = 0;
  2532. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2533. u32 grbm_int_cntl = 0;
  2534. u32 hdmi1, hdmi2;
  2535. if (!rdev->irq.installed) {
  2536. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2537. return -EINVAL;
  2538. }
  2539. /* don't enable anything if the ih is disabled */
  2540. if (!rdev->ih.enabled) {
  2541. r600_disable_interrupts(rdev);
  2542. /* force the active interrupt state to all disabled */
  2543. r600_disable_interrupt_state(rdev);
  2544. return 0;
  2545. }
  2546. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2547. if (ASIC_IS_DCE3(rdev)) {
  2548. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2549. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2550. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2551. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2552. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2553. if (ASIC_IS_DCE32(rdev)) {
  2554. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2555. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2556. }
  2557. } else {
  2558. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2559. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2560. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2561. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2562. }
  2563. if (rdev->irq.sw_int) {
  2564. DRM_DEBUG("r600_irq_set: sw int\n");
  2565. cp_int_cntl |= RB_INT_ENABLE;
  2566. }
  2567. if (rdev->irq.crtc_vblank_int[0]) {
  2568. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2569. mode_int |= D1MODE_VBLANK_INT_MASK;
  2570. }
  2571. if (rdev->irq.crtc_vblank_int[1]) {
  2572. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2573. mode_int |= D2MODE_VBLANK_INT_MASK;
  2574. }
  2575. if (rdev->irq.hpd[0]) {
  2576. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2577. hpd1 |= DC_HPDx_INT_EN;
  2578. }
  2579. if (rdev->irq.hpd[1]) {
  2580. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2581. hpd2 |= DC_HPDx_INT_EN;
  2582. }
  2583. if (rdev->irq.hpd[2]) {
  2584. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2585. hpd3 |= DC_HPDx_INT_EN;
  2586. }
  2587. if (rdev->irq.hpd[3]) {
  2588. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2589. hpd4 |= DC_HPDx_INT_EN;
  2590. }
  2591. if (rdev->irq.hpd[4]) {
  2592. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2593. hpd5 |= DC_HPDx_INT_EN;
  2594. }
  2595. if (rdev->irq.hpd[5]) {
  2596. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2597. hpd6 |= DC_HPDx_INT_EN;
  2598. }
  2599. if (rdev->irq.hdmi[0]) {
  2600. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2601. hdmi1 |= R600_HDMI_INT_EN;
  2602. }
  2603. if (rdev->irq.hdmi[1]) {
  2604. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2605. hdmi2 |= R600_HDMI_INT_EN;
  2606. }
  2607. if (rdev->irq.gui_idle) {
  2608. DRM_DEBUG("gui idle\n");
  2609. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2610. }
  2611. WREG32(CP_INT_CNTL, cp_int_cntl);
  2612. WREG32(DxMODE_INT_MASK, mode_int);
  2613. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2614. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2615. if (ASIC_IS_DCE3(rdev)) {
  2616. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2617. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2618. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2619. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2620. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2621. if (ASIC_IS_DCE32(rdev)) {
  2622. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2623. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2624. }
  2625. } else {
  2626. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2627. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2628. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2629. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2630. }
  2631. return 0;
  2632. }
  2633. static inline void r600_irq_ack(struct radeon_device *rdev,
  2634. u32 *disp_int,
  2635. u32 *disp_int_cont,
  2636. u32 *disp_int_cont2)
  2637. {
  2638. u32 tmp;
  2639. if (ASIC_IS_DCE3(rdev)) {
  2640. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2641. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2642. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2643. } else {
  2644. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2645. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2646. *disp_int_cont2 = 0;
  2647. }
  2648. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2649. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2650. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2651. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2652. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2653. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2654. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2655. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2656. if (*disp_int & DC_HPD1_INTERRUPT) {
  2657. if (ASIC_IS_DCE3(rdev)) {
  2658. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2659. tmp |= DC_HPDx_INT_ACK;
  2660. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2661. } else {
  2662. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2663. tmp |= DC_HPDx_INT_ACK;
  2664. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2665. }
  2666. }
  2667. if (*disp_int & DC_HPD2_INTERRUPT) {
  2668. if (ASIC_IS_DCE3(rdev)) {
  2669. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2670. tmp |= DC_HPDx_INT_ACK;
  2671. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2672. } else {
  2673. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2674. tmp |= DC_HPDx_INT_ACK;
  2675. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2676. }
  2677. }
  2678. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2679. if (ASIC_IS_DCE3(rdev)) {
  2680. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2681. tmp |= DC_HPDx_INT_ACK;
  2682. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2683. } else {
  2684. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2685. tmp |= DC_HPDx_INT_ACK;
  2686. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2687. }
  2688. }
  2689. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2690. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2691. tmp |= DC_HPDx_INT_ACK;
  2692. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2693. }
  2694. if (ASIC_IS_DCE32(rdev)) {
  2695. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2696. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2697. tmp |= DC_HPDx_INT_ACK;
  2698. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2699. }
  2700. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2701. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2702. tmp |= DC_HPDx_INT_ACK;
  2703. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2704. }
  2705. }
  2706. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2707. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2708. }
  2709. if (ASIC_IS_DCE3(rdev)) {
  2710. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2711. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2712. }
  2713. } else {
  2714. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2715. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2716. }
  2717. }
  2718. }
  2719. void r600_irq_disable(struct radeon_device *rdev)
  2720. {
  2721. u32 disp_int, disp_int_cont, disp_int_cont2;
  2722. r600_disable_interrupts(rdev);
  2723. /* Wait and acknowledge irq */
  2724. mdelay(1);
  2725. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2726. r600_disable_interrupt_state(rdev);
  2727. }
  2728. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2729. {
  2730. u32 wptr, tmp;
  2731. /* XXX use writeback */
  2732. wptr = RREG32(IH_RB_WPTR);
  2733. if (wptr & RB_OVERFLOW) {
  2734. /* When a ring buffer overflow happen start parsing interrupt
  2735. * from the last not overwritten vector (wptr + 16). Hopefully
  2736. * this should allow us to catchup.
  2737. */
  2738. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2739. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2740. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2741. tmp = RREG32(IH_RB_CNTL);
  2742. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2743. WREG32(IH_RB_CNTL, tmp);
  2744. }
  2745. return (wptr & rdev->ih.ptr_mask);
  2746. }
  2747. /* r600 IV Ring
  2748. * Each IV ring entry is 128 bits:
  2749. * [7:0] - interrupt source id
  2750. * [31:8] - reserved
  2751. * [59:32] - interrupt source data
  2752. * [127:60] - reserved
  2753. *
  2754. * The basic interrupt vector entries
  2755. * are decoded as follows:
  2756. * src_id src_data description
  2757. * 1 0 D1 Vblank
  2758. * 1 1 D1 Vline
  2759. * 5 0 D2 Vblank
  2760. * 5 1 D2 Vline
  2761. * 19 0 FP Hot plug detection A
  2762. * 19 1 FP Hot plug detection B
  2763. * 19 2 DAC A auto-detection
  2764. * 19 3 DAC B auto-detection
  2765. * 21 4 HDMI block A
  2766. * 21 5 HDMI block B
  2767. * 176 - CP_INT RB
  2768. * 177 - CP_INT IB1
  2769. * 178 - CP_INT IB2
  2770. * 181 - EOP Interrupt
  2771. * 233 - GUI Idle
  2772. *
  2773. * Note, these are based on r600 and may need to be
  2774. * adjusted or added to on newer asics
  2775. */
  2776. int r600_irq_process(struct radeon_device *rdev)
  2777. {
  2778. u32 wptr = r600_get_ih_wptr(rdev);
  2779. u32 rptr = rdev->ih.rptr;
  2780. u32 src_id, src_data;
  2781. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2782. unsigned long flags;
  2783. bool queue_hotplug = false;
  2784. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2785. if (!rdev->ih.enabled)
  2786. return IRQ_NONE;
  2787. spin_lock_irqsave(&rdev->ih.lock, flags);
  2788. if (rptr == wptr) {
  2789. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2790. return IRQ_NONE;
  2791. }
  2792. if (rdev->shutdown) {
  2793. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2794. return IRQ_NONE;
  2795. }
  2796. restart_ih:
  2797. /* display interrupts */
  2798. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2799. rdev->ih.wptr = wptr;
  2800. while (rptr != wptr) {
  2801. /* wptr/rptr are in bytes! */
  2802. ring_index = rptr / 4;
  2803. src_id = rdev->ih.ring[ring_index] & 0xff;
  2804. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2805. switch (src_id) {
  2806. case 1: /* D1 vblank/vline */
  2807. switch (src_data) {
  2808. case 0: /* D1 vblank */
  2809. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2810. drm_handle_vblank(rdev->ddev, 0);
  2811. rdev->pm.vblank_sync = true;
  2812. wake_up(&rdev->irq.vblank_queue);
  2813. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2814. DRM_DEBUG("IH: D1 vblank\n");
  2815. }
  2816. break;
  2817. case 1: /* D1 vline */
  2818. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2819. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2820. DRM_DEBUG("IH: D1 vline\n");
  2821. }
  2822. break;
  2823. default:
  2824. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2825. break;
  2826. }
  2827. break;
  2828. case 5: /* D2 vblank/vline */
  2829. switch (src_data) {
  2830. case 0: /* D2 vblank */
  2831. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2832. drm_handle_vblank(rdev->ddev, 1);
  2833. rdev->pm.vblank_sync = true;
  2834. wake_up(&rdev->irq.vblank_queue);
  2835. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2836. DRM_DEBUG("IH: D2 vblank\n");
  2837. }
  2838. break;
  2839. case 1: /* D1 vline */
  2840. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2841. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2842. DRM_DEBUG("IH: D2 vline\n");
  2843. }
  2844. break;
  2845. default:
  2846. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2847. break;
  2848. }
  2849. break;
  2850. case 19: /* HPD/DAC hotplug */
  2851. switch (src_data) {
  2852. case 0:
  2853. if (disp_int & DC_HPD1_INTERRUPT) {
  2854. disp_int &= ~DC_HPD1_INTERRUPT;
  2855. queue_hotplug = true;
  2856. DRM_DEBUG("IH: HPD1\n");
  2857. }
  2858. break;
  2859. case 1:
  2860. if (disp_int & DC_HPD2_INTERRUPT) {
  2861. disp_int &= ~DC_HPD2_INTERRUPT;
  2862. queue_hotplug = true;
  2863. DRM_DEBUG("IH: HPD2\n");
  2864. }
  2865. break;
  2866. case 4:
  2867. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2868. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2869. queue_hotplug = true;
  2870. DRM_DEBUG("IH: HPD3\n");
  2871. }
  2872. break;
  2873. case 5:
  2874. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2875. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2876. queue_hotplug = true;
  2877. DRM_DEBUG("IH: HPD4\n");
  2878. }
  2879. break;
  2880. case 10:
  2881. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2882. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2883. queue_hotplug = true;
  2884. DRM_DEBUG("IH: HPD5\n");
  2885. }
  2886. break;
  2887. case 12:
  2888. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2889. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2890. queue_hotplug = true;
  2891. DRM_DEBUG("IH: HPD6\n");
  2892. }
  2893. break;
  2894. default:
  2895. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2896. break;
  2897. }
  2898. break;
  2899. case 21: /* HDMI */
  2900. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  2901. r600_audio_schedule_polling(rdev);
  2902. break;
  2903. case 176: /* CP_INT in ring buffer */
  2904. case 177: /* CP_INT in IB1 */
  2905. case 178: /* CP_INT in IB2 */
  2906. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2907. radeon_fence_process(rdev);
  2908. break;
  2909. case 181: /* CP EOP event */
  2910. DRM_DEBUG("IH: CP EOP\n");
  2911. break;
  2912. case 233: /* GUI IDLE */
  2913. DRM_DEBUG("IH: CP EOP\n");
  2914. rdev->pm.gui_idle = true;
  2915. wake_up(&rdev->irq.idle_queue);
  2916. break;
  2917. default:
  2918. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2919. break;
  2920. }
  2921. /* wptr/rptr are in bytes! */
  2922. rptr += 16;
  2923. rptr &= rdev->ih.ptr_mask;
  2924. }
  2925. /* make sure wptr hasn't changed while processing */
  2926. wptr = r600_get_ih_wptr(rdev);
  2927. if (wptr != rdev->ih.wptr)
  2928. goto restart_ih;
  2929. if (queue_hotplug)
  2930. queue_work(rdev->wq, &rdev->hotplug_work);
  2931. rdev->ih.rptr = rptr;
  2932. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2933. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2934. return IRQ_HANDLED;
  2935. }
  2936. /*
  2937. * Debugfs info
  2938. */
  2939. #if defined(CONFIG_DEBUG_FS)
  2940. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2941. {
  2942. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2943. struct drm_device *dev = node->minor->dev;
  2944. struct radeon_device *rdev = dev->dev_private;
  2945. unsigned count, i, j;
  2946. radeon_ring_free_size(rdev);
  2947. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2948. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2949. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2950. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2951. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2952. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2953. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2954. seq_printf(m, "%u dwords in ring\n", count);
  2955. i = rdev->cp.rptr;
  2956. for (j = 0; j <= count; j++) {
  2957. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2958. i = (i + 1) & rdev->cp.ptr_mask;
  2959. }
  2960. return 0;
  2961. }
  2962. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2963. {
  2964. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2965. struct drm_device *dev = node->minor->dev;
  2966. struct radeon_device *rdev = dev->dev_private;
  2967. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2968. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2969. return 0;
  2970. }
  2971. static struct drm_info_list r600_mc_info_list[] = {
  2972. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2973. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2974. };
  2975. #endif
  2976. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2977. {
  2978. #if defined(CONFIG_DEBUG_FS)
  2979. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2980. #else
  2981. return 0;
  2982. #endif
  2983. }
  2984. /**
  2985. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2986. * rdev: radeon device structure
  2987. * bo: buffer object struct which userspace is waiting for idle
  2988. *
  2989. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2990. * through ring buffer, this leads to corruption in rendering, see
  2991. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2992. * directly perform HDP flush by writing register through MMIO.
  2993. */
  2994. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2995. {
  2996. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2997. }