vmwgfx_fifo.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "vmwgfx_drv.h"
  28. #include "drmP.h"
  29. #include "ttm/ttm_placement.h"
  30. bool vmw_fifo_have_3d(struct vmw_private *dev_priv)
  31. {
  32. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  33. uint32_t fifo_min, hwversion;
  34. if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
  35. return false;
  36. fifo_min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  37. if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int))
  38. return false;
  39. hwversion = ioread32(fifo_mem + SVGA_FIFO_3D_HWVERSION);
  40. if (hwversion == 0)
  41. return false;
  42. if (hwversion < SVGA3D_HWVERSION_WS8_B1)
  43. return false;
  44. /* Non-Screen Object path does not support surfaces */
  45. if (!dev_priv->sou_priv)
  46. return false;
  47. return true;
  48. }
  49. bool vmw_fifo_have_pitchlock(struct vmw_private *dev_priv)
  50. {
  51. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  52. uint32_t caps;
  53. if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
  54. return false;
  55. caps = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
  56. if (caps & SVGA_FIFO_CAP_PITCHLOCK)
  57. return true;
  58. return false;
  59. }
  60. int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
  61. {
  62. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  63. uint32_t max;
  64. uint32_t min;
  65. uint32_t dummy;
  66. fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
  67. fifo->static_buffer = vmalloc(fifo->static_buffer_size);
  68. if (unlikely(fifo->static_buffer == NULL))
  69. return -ENOMEM;
  70. fifo->dynamic_buffer = NULL;
  71. fifo->reserved_size = 0;
  72. fifo->using_bounce_buffer = false;
  73. mutex_init(&fifo->fifo_mutex);
  74. init_rwsem(&fifo->rwsem);
  75. /*
  76. * Allow mapping the first page read-only to user-space.
  77. */
  78. DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH));
  79. DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT));
  80. DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL));
  81. mutex_lock(&dev_priv->hw_mutex);
  82. dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE);
  83. dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE);
  84. dev_priv->traces_state = vmw_read(dev_priv, SVGA_REG_TRACES);
  85. vmw_write(dev_priv, SVGA_REG_ENABLE, 1);
  86. min = 4;
  87. if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)
  88. min = vmw_read(dev_priv, SVGA_REG_MEM_REGS);
  89. min <<= 2;
  90. if (min < PAGE_SIZE)
  91. min = PAGE_SIZE;
  92. iowrite32(min, fifo_mem + SVGA_FIFO_MIN);
  93. iowrite32(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX);
  94. wmb();
  95. iowrite32(min, fifo_mem + SVGA_FIFO_NEXT_CMD);
  96. iowrite32(min, fifo_mem + SVGA_FIFO_STOP);
  97. iowrite32(0, fifo_mem + SVGA_FIFO_BUSY);
  98. mb();
  99. vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1);
  100. mutex_unlock(&dev_priv->hw_mutex);
  101. max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  102. min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  103. fifo->capabilities = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
  104. DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n",
  105. (unsigned int) max,
  106. (unsigned int) min,
  107. (unsigned int) fifo->capabilities);
  108. atomic_set(&dev_priv->marker_seq, dev_priv->last_read_seqno);
  109. iowrite32(dev_priv->last_read_seqno, fifo_mem + SVGA_FIFO_FENCE);
  110. vmw_marker_queue_init(&fifo->marker_queue);
  111. return vmw_fifo_send_fence(dev_priv, &dummy);
  112. }
  113. void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason)
  114. {
  115. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  116. mutex_lock(&dev_priv->hw_mutex);
  117. if (unlikely(ioread32(fifo_mem + SVGA_FIFO_BUSY) == 0)) {
  118. iowrite32(1, fifo_mem + SVGA_FIFO_BUSY);
  119. vmw_write(dev_priv, SVGA_REG_SYNC, reason);
  120. }
  121. mutex_unlock(&dev_priv->hw_mutex);
  122. }
  123. void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
  124. {
  125. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  126. mutex_lock(&dev_priv->hw_mutex);
  127. while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0)
  128. vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC);
  129. dev_priv->last_read_seqno = ioread32(fifo_mem + SVGA_FIFO_FENCE);
  130. vmw_write(dev_priv, SVGA_REG_CONFIG_DONE,
  131. dev_priv->config_done_state);
  132. vmw_write(dev_priv, SVGA_REG_ENABLE,
  133. dev_priv->enable_state);
  134. vmw_write(dev_priv, SVGA_REG_TRACES,
  135. dev_priv->traces_state);
  136. mutex_unlock(&dev_priv->hw_mutex);
  137. vmw_marker_queue_takedown(&fifo->marker_queue);
  138. if (likely(fifo->static_buffer != NULL)) {
  139. vfree(fifo->static_buffer);
  140. fifo->static_buffer = NULL;
  141. }
  142. if (likely(fifo->dynamic_buffer != NULL)) {
  143. vfree(fifo->dynamic_buffer);
  144. fifo->dynamic_buffer = NULL;
  145. }
  146. }
  147. static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes)
  148. {
  149. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  150. uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  151. uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  152. uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  153. uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
  154. return ((max - next_cmd) + (stop - min) <= bytes);
  155. }
  156. static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv,
  157. uint32_t bytes, bool interruptible,
  158. unsigned long timeout)
  159. {
  160. int ret = 0;
  161. unsigned long end_jiffies = jiffies + timeout;
  162. DEFINE_WAIT(__wait);
  163. DRM_INFO("Fifo wait noirq.\n");
  164. for (;;) {
  165. prepare_to_wait(&dev_priv->fifo_queue, &__wait,
  166. (interruptible) ?
  167. TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
  168. if (!vmw_fifo_is_full(dev_priv, bytes))
  169. break;
  170. if (time_after_eq(jiffies, end_jiffies)) {
  171. ret = -EBUSY;
  172. DRM_ERROR("SVGA device lockup.\n");
  173. break;
  174. }
  175. schedule_timeout(1);
  176. if (interruptible && signal_pending(current)) {
  177. ret = -ERESTARTSYS;
  178. break;
  179. }
  180. }
  181. finish_wait(&dev_priv->fifo_queue, &__wait);
  182. wake_up_all(&dev_priv->fifo_queue);
  183. DRM_INFO("Fifo noirq exit.\n");
  184. return ret;
  185. }
  186. static int vmw_fifo_wait(struct vmw_private *dev_priv,
  187. uint32_t bytes, bool interruptible,
  188. unsigned long timeout)
  189. {
  190. long ret = 1L;
  191. unsigned long irq_flags;
  192. if (likely(!vmw_fifo_is_full(dev_priv, bytes)))
  193. return 0;
  194. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL);
  195. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  196. return vmw_fifo_wait_noirq(dev_priv, bytes,
  197. interruptible, timeout);
  198. mutex_lock(&dev_priv->hw_mutex);
  199. if (atomic_add_return(1, &dev_priv->fifo_queue_waiters) > 0) {
  200. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  201. outl(SVGA_IRQFLAG_FIFO_PROGRESS,
  202. dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  203. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  204. vmw_read(dev_priv, SVGA_REG_IRQMASK) |
  205. SVGA_IRQFLAG_FIFO_PROGRESS);
  206. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  207. }
  208. mutex_unlock(&dev_priv->hw_mutex);
  209. if (interruptible)
  210. ret = wait_event_interruptible_timeout
  211. (dev_priv->fifo_queue,
  212. !vmw_fifo_is_full(dev_priv, bytes), timeout);
  213. else
  214. ret = wait_event_timeout
  215. (dev_priv->fifo_queue,
  216. !vmw_fifo_is_full(dev_priv, bytes), timeout);
  217. if (unlikely(ret == 0))
  218. ret = -EBUSY;
  219. else if (likely(ret > 0))
  220. ret = 0;
  221. mutex_lock(&dev_priv->hw_mutex);
  222. if (atomic_dec_and_test(&dev_priv->fifo_queue_waiters)) {
  223. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  224. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  225. vmw_read(dev_priv, SVGA_REG_IRQMASK) &
  226. ~SVGA_IRQFLAG_FIFO_PROGRESS);
  227. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  228. }
  229. mutex_unlock(&dev_priv->hw_mutex);
  230. return ret;
  231. }
  232. /**
  233. * Reserve @bytes number of bytes in the fifo.
  234. *
  235. * This function will return NULL (error) on two conditions:
  236. * If it timeouts waiting for fifo space, or if @bytes is larger than the
  237. * available fifo space.
  238. *
  239. * Returns:
  240. * Pointer to the fifo, or null on error (possible hardware hang).
  241. */
  242. void *vmw_fifo_reserve(struct vmw_private *dev_priv, uint32_t bytes)
  243. {
  244. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  245. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  246. uint32_t max;
  247. uint32_t min;
  248. uint32_t next_cmd;
  249. uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
  250. int ret;
  251. mutex_lock(&fifo_state->fifo_mutex);
  252. max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  253. min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  254. next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  255. if (unlikely(bytes >= (max - min)))
  256. goto out_err;
  257. BUG_ON(fifo_state->reserved_size != 0);
  258. BUG_ON(fifo_state->dynamic_buffer != NULL);
  259. fifo_state->reserved_size = bytes;
  260. while (1) {
  261. uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
  262. bool need_bounce = false;
  263. bool reserve_in_place = false;
  264. if (next_cmd >= stop) {
  265. if (likely((next_cmd + bytes < max ||
  266. (next_cmd + bytes == max && stop > min))))
  267. reserve_in_place = true;
  268. else if (vmw_fifo_is_full(dev_priv, bytes)) {
  269. ret = vmw_fifo_wait(dev_priv, bytes,
  270. false, 3 * HZ);
  271. if (unlikely(ret != 0))
  272. goto out_err;
  273. } else
  274. need_bounce = true;
  275. } else {
  276. if (likely((next_cmd + bytes < stop)))
  277. reserve_in_place = true;
  278. else {
  279. ret = vmw_fifo_wait(dev_priv, bytes,
  280. false, 3 * HZ);
  281. if (unlikely(ret != 0))
  282. goto out_err;
  283. }
  284. }
  285. if (reserve_in_place) {
  286. if (reserveable || bytes <= sizeof(uint32_t)) {
  287. fifo_state->using_bounce_buffer = false;
  288. if (reserveable)
  289. iowrite32(bytes, fifo_mem +
  290. SVGA_FIFO_RESERVED);
  291. return fifo_mem + (next_cmd >> 2);
  292. } else {
  293. need_bounce = true;
  294. }
  295. }
  296. if (need_bounce) {
  297. fifo_state->using_bounce_buffer = true;
  298. if (bytes < fifo_state->static_buffer_size)
  299. return fifo_state->static_buffer;
  300. else {
  301. fifo_state->dynamic_buffer = vmalloc(bytes);
  302. return fifo_state->dynamic_buffer;
  303. }
  304. }
  305. }
  306. out_err:
  307. fifo_state->reserved_size = 0;
  308. mutex_unlock(&fifo_state->fifo_mutex);
  309. return NULL;
  310. }
  311. static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state,
  312. __le32 __iomem *fifo_mem,
  313. uint32_t next_cmd,
  314. uint32_t max, uint32_t min, uint32_t bytes)
  315. {
  316. uint32_t chunk_size = max - next_cmd;
  317. uint32_t rest;
  318. uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
  319. fifo_state->dynamic_buffer : fifo_state->static_buffer;
  320. if (bytes < chunk_size)
  321. chunk_size = bytes;
  322. iowrite32(bytes, fifo_mem + SVGA_FIFO_RESERVED);
  323. mb();
  324. memcpy_toio(fifo_mem + (next_cmd >> 2), buffer, chunk_size);
  325. rest = bytes - chunk_size;
  326. if (rest)
  327. memcpy_toio(fifo_mem + (min >> 2), buffer + (chunk_size >> 2),
  328. rest);
  329. }
  330. static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state,
  331. __le32 __iomem *fifo_mem,
  332. uint32_t next_cmd,
  333. uint32_t max, uint32_t min, uint32_t bytes)
  334. {
  335. uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
  336. fifo_state->dynamic_buffer : fifo_state->static_buffer;
  337. while (bytes > 0) {
  338. iowrite32(*buffer++, fifo_mem + (next_cmd >> 2));
  339. next_cmd += sizeof(uint32_t);
  340. if (unlikely(next_cmd == max))
  341. next_cmd = min;
  342. mb();
  343. iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
  344. mb();
  345. bytes -= sizeof(uint32_t);
  346. }
  347. }
  348. void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
  349. {
  350. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  351. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  352. uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
  353. uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
  354. uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
  355. bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
  356. BUG_ON((bytes & 3) != 0);
  357. BUG_ON(bytes > fifo_state->reserved_size);
  358. fifo_state->reserved_size = 0;
  359. if (fifo_state->using_bounce_buffer) {
  360. if (reserveable)
  361. vmw_fifo_res_copy(fifo_state, fifo_mem,
  362. next_cmd, max, min, bytes);
  363. else
  364. vmw_fifo_slow_copy(fifo_state, fifo_mem,
  365. next_cmd, max, min, bytes);
  366. if (fifo_state->dynamic_buffer) {
  367. vfree(fifo_state->dynamic_buffer);
  368. fifo_state->dynamic_buffer = NULL;
  369. }
  370. }
  371. down_write(&fifo_state->rwsem);
  372. if (fifo_state->using_bounce_buffer || reserveable) {
  373. next_cmd += bytes;
  374. if (next_cmd >= max)
  375. next_cmd -= max - min;
  376. mb();
  377. iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
  378. }
  379. if (reserveable)
  380. iowrite32(0, fifo_mem + SVGA_FIFO_RESERVED);
  381. mb();
  382. up_write(&fifo_state->rwsem);
  383. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
  384. mutex_unlock(&fifo_state->fifo_mutex);
  385. }
  386. int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *seqno)
  387. {
  388. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  389. struct svga_fifo_cmd_fence *cmd_fence;
  390. void *fm;
  391. int ret = 0;
  392. uint32_t bytes = sizeof(__le32) + sizeof(*cmd_fence);
  393. fm = vmw_fifo_reserve(dev_priv, bytes);
  394. if (unlikely(fm == NULL)) {
  395. *seqno = atomic_read(&dev_priv->marker_seq);
  396. ret = -ENOMEM;
  397. (void)vmw_fallback_wait(dev_priv, false, true, *seqno,
  398. false, 3*HZ);
  399. goto out_err;
  400. }
  401. do {
  402. *seqno = atomic_add_return(1, &dev_priv->marker_seq);
  403. } while (*seqno == 0);
  404. if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) {
  405. /*
  406. * Don't request hardware to send a fence. The
  407. * waiting code in vmwgfx_irq.c will emulate this.
  408. */
  409. vmw_fifo_commit(dev_priv, 0);
  410. return 0;
  411. }
  412. *(__le32 *) fm = cpu_to_le32(SVGA_CMD_FENCE);
  413. cmd_fence = (struct svga_fifo_cmd_fence *)
  414. ((unsigned long)fm + sizeof(__le32));
  415. iowrite32(*seqno, &cmd_fence->fence);
  416. vmw_fifo_commit(dev_priv, bytes);
  417. (void) vmw_marker_push(&fifo_state->marker_queue, *seqno);
  418. vmw_update_seqno(dev_priv, fifo_state);
  419. out_err:
  420. return ret;
  421. }
  422. /**
  423. * vmw_fifo_emit_dummy_query - emits a dummy query to the fifo.
  424. *
  425. * @dev_priv: The device private structure.
  426. * @cid: The hardware context id used for the query.
  427. *
  428. * This function is used to emit a dummy occlusion query with
  429. * no primitives rendered between query begin and query end.
  430. * It's used to provide a query barrier, in order to know that when
  431. * this query is finished, all preceding queries are also finished.
  432. *
  433. * A Query results structure should have been initialized at the start
  434. * of the dev_priv->dummy_query_bo buffer object. And that buffer object
  435. * must also be either reserved or pinned when this function is called.
  436. *
  437. * Returns -ENOMEM on failure to reserve fifo space.
  438. */
  439. int vmw_fifo_emit_dummy_query(struct vmw_private *dev_priv,
  440. uint32_t cid)
  441. {
  442. /*
  443. * A query wait without a preceding query end will
  444. * actually finish all queries for this cid
  445. * without writing to the query result structure.
  446. */
  447. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  448. struct {
  449. SVGA3dCmdHeader header;
  450. SVGA3dCmdWaitForQuery body;
  451. } *cmd;
  452. cmd = vmw_fifo_reserve(dev_priv, sizeof(*cmd));
  453. if (unlikely(cmd == NULL)) {
  454. DRM_ERROR("Out of fifo space for dummy query.\n");
  455. return -ENOMEM;
  456. }
  457. cmd->header.id = SVGA_3D_CMD_WAIT_FOR_QUERY;
  458. cmd->header.size = sizeof(cmd->body);
  459. cmd->body.cid = cid;
  460. cmd->body.type = SVGA3D_QUERYTYPE_OCCLUSION;
  461. if (bo->mem.mem_type == TTM_PL_VRAM) {
  462. cmd->body.guestResult.gmrId = SVGA_GMR_FRAMEBUFFER;
  463. cmd->body.guestResult.offset = bo->offset;
  464. } else {
  465. cmd->body.guestResult.gmrId = bo->mem.start;
  466. cmd->body.guestResult.offset = 0;
  467. }
  468. vmw_fifo_commit(dev_priv, sizeof(*cmd));
  469. return 0;
  470. }